sdrc.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * SMS/SDRC (SDRAM controller) common code for OMAP2/3
  3. *
  4. * Copyright (C) 2005, 2008 Texas Instruments Inc.
  5. * Copyright (C) 2005, 2008 Nokia Corporation
  6. *
  7. * Tony Lindgren <tony@atomide.com>
  8. * Paul Walmsley
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <plat/common.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include <plat/sdrc.h>
  28. #include "sdrc.h"
  29. static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
  30. void __iomem *omap2_sdrc_base;
  31. void __iomem *omap2_sms_base;
  32. struct omap2_sms_regs {
  33. u32 sms_sysconfig;
  34. };
  35. static struct omap2_sms_regs sms_context;
  36. /* SDRC_POWER register bits */
  37. #define SDRC_POWER_EXTCLKDIS_SHIFT 3
  38. #define SDRC_POWER_PWDENA_SHIFT 2
  39. #define SDRC_POWER_PAGEPOLICY_SHIFT 0
  40. /**
  41. * omap2_sms_save_context - Save SMS registers
  42. *
  43. * Save SMS registers that need to be restored after off mode.
  44. */
  45. void omap2_sms_save_context(void)
  46. {
  47. sms_context.sms_sysconfig = sms_read_reg(SMS_SYSCONFIG);
  48. }
  49. /**
  50. * omap2_sms_restore_context - Restore SMS registers
  51. *
  52. * Restore SMS registers that need to be Restored after off mode.
  53. */
  54. void omap2_sms_restore_context(void)
  55. {
  56. sms_write_reg(sms_context.sms_sysconfig, SMS_SYSCONFIG);
  57. }
  58. /**
  59. * omap2_sdrc_get_params - return SDRC register values for a given clock rate
  60. * @r: SDRC clock rate (in Hz)
  61. * @sdrc_cs0: chip select 0 ram timings **
  62. * @sdrc_cs1: chip select 1 ram timings **
  63. *
  64. * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
  65. * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
  66. * structs,for a given SDRC clock rate 'r'.
  67. * These parameters control various timing delays in the SDRAM controller
  68. * that are expressed in terms of the number of SDRC clock cycles to
  69. * wait; hence the clock rate dependency.
  70. *
  71. * Supports 2 different timing parameters for both chip selects.
  72. *
  73. * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
  74. * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
  75. * as sdrc_init_params_cs_0.
  76. *
  77. * Fills in the struct omap_sdrc_params * for each chip select.
  78. * Returns 0 upon success or -1 upon failure.
  79. */
  80. int omap2_sdrc_get_params(unsigned long r,
  81. struct omap_sdrc_params **sdrc_cs0,
  82. struct omap_sdrc_params **sdrc_cs1)
  83. {
  84. struct omap_sdrc_params *sp0, *sp1;
  85. if (!sdrc_init_params_cs0)
  86. return -1;
  87. sp0 = sdrc_init_params_cs0;
  88. sp1 = sdrc_init_params_cs1;
  89. while (sp0->rate && sp0->rate != r) {
  90. sp0++;
  91. if (sdrc_init_params_cs1)
  92. sp1++;
  93. }
  94. if (!sp0->rate)
  95. return -1;
  96. *sdrc_cs0 = sp0;
  97. *sdrc_cs1 = sp1;
  98. return 0;
  99. }
  100. void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
  101. {
  102. /* Static mapping, never released */
  103. if (omap2_globals->sdrc) {
  104. omap2_sdrc_base = ioremap(omap2_globals->sdrc, SZ_64K);
  105. WARN_ON(!omap2_sdrc_base);
  106. }
  107. if (omap2_globals->sms) {
  108. omap2_sms_base = ioremap(omap2_globals->sms, SZ_64K);
  109. WARN_ON(!omap2_sms_base);
  110. }
  111. }
  112. /**
  113. * omap2_sdrc_init - initialize SMS, SDRC devices on boot
  114. * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
  115. * Support for 2 chip selects timings
  116. *
  117. * Turn on smart idle modes for SDRAM scheduler and controller.
  118. * Program a known-good configuration for the SDRC to deal with buggy
  119. * bootloaders.
  120. */
  121. void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  122. struct omap_sdrc_params *sdrc_cs1)
  123. {
  124. u32 l;
  125. l = sms_read_reg(SMS_SYSCONFIG);
  126. l &= ~(0x3 << 3);
  127. l |= (0x2 << 3);
  128. sms_write_reg(l, SMS_SYSCONFIG);
  129. l = sdrc_read_reg(SDRC_SYSCONFIG);
  130. l &= ~(0x3 << 3);
  131. l |= (0x2 << 3);
  132. sdrc_write_reg(l, SDRC_SYSCONFIG);
  133. sdrc_init_params_cs0 = sdrc_cs0;
  134. sdrc_init_params_cs1 = sdrc_cs1;
  135. /* XXX Enable SRFRONIDLEREQ here also? */
  136. /*
  137. * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
  138. * can cause random memory corruption
  139. */
  140. l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
  141. (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
  142. sdrc_write_reg(l, SDRC_POWER);
  143. omap2_sms_save_context();
  144. }
  145. void omap2_sms_write_rot_control(u32 val, unsigned ctx)
  146. {
  147. sms_write_reg(val, SMS_ROT_CONTROL(ctx));
  148. }
  149. void omap2_sms_write_rot_size(u32 val, unsigned ctx)
  150. {
  151. sms_write_reg(val, SMS_ROT_SIZE(ctx));
  152. }
  153. void omap2_sms_write_rot_physical_ba(u32 val, unsigned ctx)
  154. {
  155. sms_write_reg(val, SMS_ROT_PHYSICAL_BA(ctx));
  156. }