powerdomain44xx.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * OMAP4 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include "powerdomain.h"
  18. #include <plat/prcm.h>
  19. #include "prm2xxx_3xxx.h"
  20. #include "prm44xx.h"
  21. #include "prminst44xx.h"
  22. #include "prm-regbits-44xx.h"
  23. static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  24. {
  25. omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
  26. (pwrst << OMAP_POWERSTATE_SHIFT),
  27. pwrdm->prcm_partition,
  28. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  29. return 0;
  30. }
  31. static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  32. {
  33. u32 v;
  34. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  35. OMAP4_PM_PWSTCTRL);
  36. v &= OMAP_POWERSTATE_MASK;
  37. v >>= OMAP_POWERSTATE_SHIFT;
  38. return v;
  39. }
  40. static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  41. {
  42. u32 v;
  43. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  44. OMAP4_PM_PWSTST);
  45. v &= OMAP_POWERSTATEST_MASK;
  46. v >>= OMAP_POWERSTATEST_SHIFT;
  47. return v;
  48. }
  49. static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  50. {
  51. u32 v;
  52. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  53. OMAP4_PM_PWSTST);
  54. v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
  55. v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
  56. return v;
  57. }
  58. static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
  59. {
  60. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
  61. (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
  62. pwrdm->prcm_partition,
  63. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  64. return 0;
  65. }
  66. static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  67. {
  68. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
  69. OMAP4430_LASTPOWERSTATEENTERED_MASK,
  70. pwrdm->prcm_partition,
  71. pwrdm->prcm_offs, OMAP4_PM_PWSTST);
  72. return 0;
  73. }
  74. static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  75. {
  76. u32 v;
  77. v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
  78. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
  79. pwrdm->prcm_partition, pwrdm->prcm_offs,
  80. OMAP4_PM_PWSTCTRL);
  81. return 0;
  82. }
  83. static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  84. u8 pwrst)
  85. {
  86. u32 m;
  87. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  88. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  89. pwrdm->prcm_partition, pwrdm->prcm_offs,
  90. OMAP4_PM_PWSTCTRL);
  91. return 0;
  92. }
  93. static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  94. u8 pwrst)
  95. {
  96. u32 m;
  97. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  98. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  99. pwrdm->prcm_partition, pwrdm->prcm_offs,
  100. OMAP4_PM_PWSTCTRL);
  101. return 0;
  102. }
  103. static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  104. {
  105. u32 v;
  106. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  107. OMAP4_PM_PWSTST);
  108. v &= OMAP4430_LOGICSTATEST_MASK;
  109. v >>= OMAP4430_LOGICSTATEST_SHIFT;
  110. return v;
  111. }
  112. static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  113. {
  114. u32 v;
  115. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  116. OMAP4_PM_PWSTCTRL);
  117. v &= OMAP4430_LOGICRETSTATE_MASK;
  118. v >>= OMAP4430_LOGICRETSTATE_SHIFT;
  119. return v;
  120. }
  121. static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  122. {
  123. u32 m, v;
  124. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  125. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  126. OMAP4_PM_PWSTST);
  127. v &= m;
  128. v >>= __ffs(m);
  129. return v;
  130. }
  131. static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  132. {
  133. u32 m, v;
  134. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  135. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  136. OMAP4_PM_PWSTCTRL);
  137. v &= m;
  138. v >>= __ffs(m);
  139. return v;
  140. }
  141. static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
  142. {
  143. u32 c = 0;
  144. /*
  145. * REVISIT: pwrdm_wait_transition() may be better implemented
  146. * via a callback and a periodic timer check -- how long do we expect
  147. * powerdomain transitions to take?
  148. */
  149. /* XXX Is this udelay() value meaningful? */
  150. while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  151. pwrdm->prcm_offs,
  152. OMAP4_PM_PWSTST) &
  153. OMAP_INTRANSITION_MASK) &&
  154. (c++ < PWRDM_TRANSITION_BAILOUT))
  155. udelay(1);
  156. if (c > PWRDM_TRANSITION_BAILOUT) {
  157. printk(KERN_ERR "powerdomain: waited too long for "
  158. "powerdomain %s to complete transition\n", pwrdm->name);
  159. return -EAGAIN;
  160. }
  161. pr_debug("powerdomain: completed transition in %d loops\n", c);
  162. return 0;
  163. }
  164. struct pwrdm_ops omap4_pwrdm_operations = {
  165. .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
  166. .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
  167. .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
  168. .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
  169. .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
  170. .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
  171. .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
  172. .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
  173. .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
  174. .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
  175. .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
  176. .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
  177. .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
  178. .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
  179. };