powerdomain.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * OMAP2/3/4 powerdomain control
  3. *
  4. * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * XXX This should be moved to the mach-omap2/ directory at the earliest
  14. * opportunity.
  15. */
  16. #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  17. #define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  18. #include <linux/types.h>
  19. #include <linux/list.h>
  20. #include <linux/atomic.h>
  21. #include <plat/cpu.h>
  22. /* Powerdomain basic power states */
  23. #define PWRDM_POWER_OFF 0x0
  24. #define PWRDM_POWER_RET 0x1
  25. #define PWRDM_POWER_INACTIVE 0x2
  26. #define PWRDM_POWER_ON 0x3
  27. #define PWRDM_MAX_PWRSTS 4
  28. /* Powerdomain allowable state bitfields */
  29. #define PWRSTS_ON (1 << PWRDM_POWER_ON)
  30. #define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
  31. #define PWRSTS_RET (1 << PWRDM_POWER_RET)
  32. #define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
  33. #define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
  34. #define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
  35. #define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
  36. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
  37. /* Powerdomain flags */
  38. #define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
  39. #define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
  40. * in MEM bank 1 position. This is
  41. * true for OMAP3430
  42. */
  43. #define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
  44. * support to transition from a
  45. * sleep state to a lower sleep
  46. * state without waking up the
  47. * powerdomain
  48. */
  49. /*
  50. * Number of memory banks that are power-controllable. On OMAP4430, the
  51. * maximum is 5.
  52. */
  53. #define PWRDM_MAX_MEM_BANKS 5
  54. /*
  55. * Maximum number of clockdomains that can be associated with a powerdomain.
  56. * CORE powerdomain on OMAP4 is the worst case
  57. */
  58. #define PWRDM_MAX_CLKDMS 9
  59. /* XXX A completely arbitrary number. What is reasonable here? */
  60. #define PWRDM_TRANSITION_BAILOUT 100000
  61. struct clockdomain;
  62. struct powerdomain;
  63. /**
  64. * struct powerdomain - OMAP powerdomain
  65. * @name: Powerdomain name
  66. * @omap_chip: represents the OMAP chip types containing this pwrdm
  67. * @prcm_offs: the address offset from CM_BASE/PRM_BASE
  68. * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
  69. * @pwrsts: Possible powerdomain power states
  70. * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
  71. * @flags: Powerdomain flags
  72. * @banks: Number of software-controllable memory banks in this powerdomain
  73. * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
  74. * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
  75. * @pwrdm_clkdms: Clockdomains in this powerdomain
  76. * @node: list_head linking all powerdomains
  77. * @state:
  78. * @state_counter:
  79. * @timer:
  80. * @state_timer:
  81. *
  82. * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
  83. */
  84. struct powerdomain {
  85. const char *name;
  86. const struct omap_chip_id omap_chip;
  87. const s16 prcm_offs;
  88. const u8 pwrsts;
  89. const u8 pwrsts_logic_ret;
  90. const u8 flags;
  91. const u8 banks;
  92. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  93. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  94. const u8 prcm_partition;
  95. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  96. struct list_head node;
  97. int state;
  98. unsigned state_counter[PWRDM_MAX_PWRSTS];
  99. unsigned ret_logic_off_counter;
  100. unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
  101. #ifdef CONFIG_PM_DEBUG
  102. s64 timer;
  103. s64 state_timer[PWRDM_MAX_PWRSTS];
  104. #endif
  105. };
  106. /**
  107. * struct pwrdm_ops - Arch specific function implementations
  108. * @pwrdm_set_next_pwrst: Set the target power state for a pd
  109. * @pwrdm_read_next_pwrst: Read the target power state set for a pd
  110. * @pwrdm_read_pwrst: Read the current power state of a pd
  111. * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
  112. * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
  113. * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
  114. * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
  115. * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
  116. * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
  117. * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
  118. * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
  119. * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
  120. * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
  121. * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
  122. * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
  123. * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
  124. * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
  125. * @pwrdm_wait_transition: Wait for a pd state transition to complete
  126. */
  127. struct pwrdm_ops {
  128. int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
  129. int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
  130. int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
  131. int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
  132. int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
  133. int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  134. int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  135. int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
  136. int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
  137. int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
  138. int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  139. int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  140. int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
  141. int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
  142. int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
  143. int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
  144. int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
  145. int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
  146. };
  147. void pwrdm_init(struct powerdomain **pwrdm_list, struct pwrdm_ops *custom_funcs);
  148. struct powerdomain *pwrdm_lookup(const char *name);
  149. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  150. void *user);
  151. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  152. void *user);
  153. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  154. int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  155. int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
  156. int (*fn)(struct powerdomain *pwrdm,
  157. struct clockdomain *clkdm));
  158. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  159. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  160. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  161. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  162. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  163. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  164. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  165. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  166. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  167. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  168. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  169. int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
  170. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  171. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  172. int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
  173. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  174. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  175. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  176. int pwrdm_wait_transition(struct powerdomain *pwrdm);
  177. int pwrdm_state_switch(struct powerdomain *pwrdm);
  178. int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
  179. int pwrdm_pre_transition(void);
  180. int pwrdm_post_transition(void);
  181. int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
  182. u32 pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
  183. bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
  184. extern void omap2xxx_powerdomains_init(void);
  185. extern void omap3xxx_powerdomains_init(void);
  186. extern void omap44xx_powerdomains_init(void);
  187. extern struct pwrdm_ops omap2_pwrdm_operations;
  188. extern struct pwrdm_ops omap3_pwrdm_operations;
  189. extern struct pwrdm_ops omap4_pwrdm_operations;
  190. /* Common Internal functions used across OMAP rev's */
  191. extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
  192. extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
  193. extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
  194. extern struct powerdomain wkup_omap2_pwrdm;
  195. extern struct powerdomain gfx_omap2_pwrdm;
  196. #endif