omap-smp.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific fucntions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/gic.h>
  24. #include <asm/smp_scu.h>
  25. #include <mach/hardware.h>
  26. #include <mach/omap4-common.h>
  27. /* SCU base address */
  28. static void __iomem *scu_base;
  29. static DEFINE_SPINLOCK(boot_lock);
  30. void __cpuinit platform_secondary_init(unsigned int cpu)
  31. {
  32. /*
  33. * If any interrupts are already enabled for the primary
  34. * core (e.g. timer irq), then they will not have been enabled
  35. * for us: do so
  36. */
  37. gic_secondary_init(0);
  38. /*
  39. * Synchronise with the boot thread.
  40. */
  41. spin_lock(&boot_lock);
  42. spin_unlock(&boot_lock);
  43. }
  44. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  45. {
  46. /*
  47. * Set synchronisation state between this boot processor
  48. * and the secondary one
  49. */
  50. spin_lock(&boot_lock);
  51. /*
  52. * Update the AuxCoreBoot0 with boot state for secondary core.
  53. * omap_secondary_startup() routine will hold the secondary core till
  54. * the AuxCoreBoot1 register is updated with cpu state
  55. * A barrier is added to ensure that write buffer is drained
  56. */
  57. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  58. flush_cache_all();
  59. smp_wmb();
  60. gic_raise_softirq(cpumask_of(cpu), 1);
  61. /*
  62. * Now the secondary core is starting up let it run its
  63. * calibrations, then wait for it to finish
  64. */
  65. spin_unlock(&boot_lock);
  66. return 0;
  67. }
  68. static void __init wakeup_secondary(void)
  69. {
  70. /*
  71. * Write the address of secondary startup routine into the
  72. * AuxCoreBoot1 where ROM code will jump and start executing
  73. * on secondary core once out of WFE
  74. * A barrier is added to ensure that write buffer is drained
  75. */
  76. omap_auxcoreboot_addr(virt_to_phys(omap_secondary_startup));
  77. smp_wmb();
  78. /*
  79. * Send a 'sev' to wake the secondary core from WFE.
  80. * Drain the outstanding writes to memory
  81. */
  82. dsb_sev();
  83. mb();
  84. }
  85. /*
  86. * Initialise the CPU possible map early - this describes the CPUs
  87. * which may be present or become present in the system.
  88. */
  89. void __init smp_init_cpus(void)
  90. {
  91. unsigned int i, ncores;
  92. /* Never released */
  93. scu_base = ioremap(OMAP44XX_SCU_BASE, SZ_256);
  94. BUG_ON(!scu_base);
  95. ncores = scu_get_core_count(scu_base);
  96. /* sanity check */
  97. if (ncores > NR_CPUS) {
  98. printk(KERN_WARNING
  99. "OMAP4: no. of cores (%d) greater than configured "
  100. "maximum of %d - clipping\n",
  101. ncores, NR_CPUS);
  102. ncores = NR_CPUS;
  103. }
  104. for (i = 0; i < ncores; i++)
  105. set_cpu_possible(i, true);
  106. set_smp_cross_call(gic_raise_softirq);
  107. }
  108. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  109. {
  110. /*
  111. * Initialise the SCU and wake up the secondary core using
  112. * wakeup_secondary().
  113. */
  114. scu_enable(scu_base);
  115. wakeup_secondary();
  116. }