hsmmc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * linux/arch/arm/mach-omap2/hsmmc.c
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Author: Texas Instruments
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/string.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <mach/hardware.h>
  18. #include <plat/mmc.h>
  19. #include <plat/omap-pm.h>
  20. #include <plat/mux.h>
  21. #include <plat/omap_device.h>
  22. #include "mux.h"
  23. #include "hsmmc.h"
  24. #include "control.h"
  25. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  26. static u16 control_pbias_offset;
  27. static u16 control_devconf1_offset;
  28. static u16 control_mmc1;
  29. #define HSMMC_NAME_LEN 9
  30. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  31. static int hsmmc_get_context_loss(struct device *dev)
  32. {
  33. return omap_pm_get_dev_context_loss_count(dev);
  34. }
  35. #else
  36. #define hsmmc_get_context_loss NULL
  37. #endif
  38. static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
  39. int power_on, int vdd)
  40. {
  41. u32 reg, prog_io;
  42. struct omap_mmc_platform_data *mmc = dev->platform_data;
  43. if (mmc->slots[0].remux)
  44. mmc->slots[0].remux(dev, slot, power_on);
  45. /*
  46. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  47. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  48. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  49. *
  50. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  51. * is most naturally TWL VSIM; those pins also use PBIAS.
  52. *
  53. * FIXME handle VMMC1A as needed ...
  54. */
  55. if (power_on) {
  56. if (cpu_is_omap2430()) {
  57. reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
  58. if ((1 << vdd) >= MMC_VDD_30_31)
  59. reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
  60. else
  61. reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
  62. omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
  63. }
  64. if (mmc->slots[0].internal_clock) {
  65. reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  66. reg |= OMAP2_MMCSDIO1ADPCLKISEL;
  67. omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
  68. }
  69. reg = omap_ctrl_readl(control_pbias_offset);
  70. if (cpu_is_omap3630()) {
  71. /* Set MMC I/O to 52Mhz */
  72. prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  73. prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
  74. omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
  75. } else {
  76. reg |= OMAP2_PBIASSPEEDCTRL0;
  77. }
  78. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  79. omap_ctrl_writel(reg, control_pbias_offset);
  80. } else {
  81. reg = omap_ctrl_readl(control_pbias_offset);
  82. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  83. omap_ctrl_writel(reg, control_pbias_offset);
  84. }
  85. }
  86. static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
  87. int power_on, int vdd)
  88. {
  89. u32 reg;
  90. /* 100ms delay required for PBIAS configuration */
  91. msleep(100);
  92. if (power_on) {
  93. reg = omap_ctrl_readl(control_pbias_offset);
  94. reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
  95. if ((1 << vdd) <= MMC_VDD_165_195)
  96. reg &= ~OMAP2_PBIASLITEVMODE0;
  97. else
  98. reg |= OMAP2_PBIASLITEVMODE0;
  99. omap_ctrl_writel(reg, control_pbias_offset);
  100. } else {
  101. reg = omap_ctrl_readl(control_pbias_offset);
  102. reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
  103. OMAP2_PBIASLITEVMODE0);
  104. omap_ctrl_writel(reg, control_pbias_offset);
  105. }
  106. }
  107. static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
  108. int power_on, int vdd)
  109. {
  110. u32 reg;
  111. /*
  112. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  113. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  114. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  115. *
  116. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  117. * is most naturally TWL VSIM; those pins also use PBIAS.
  118. *
  119. * FIXME handle VMMC1A as needed ...
  120. */
  121. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  122. reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  123. OMAP4_MMC1_PWRDNZ_MASK |
  124. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  125. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  126. }
  127. static void omap4_hsmmc1_after_set_reg(struct device *dev, int slot,
  128. int power_on, int vdd)
  129. {
  130. u32 reg;
  131. unsigned long timeout;
  132. if (power_on) {
  133. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  134. reg |= OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK;
  135. if ((1 << vdd) <= MMC_VDD_165_195)
  136. reg &= ~OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  137. else
  138. reg |= OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  139. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  140. OMAP4_MMC1_PWRDNZ_MASK |
  141. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  142. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  143. timeout = jiffies + msecs_to_jiffies(5);
  144. do {
  145. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  146. if (!(reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK))
  147. break;
  148. usleep_range(100, 200);
  149. } while (!time_after(jiffies, timeout));
  150. if (reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK) {
  151. pr_err("Pbias Voltage is not same as LDO\n");
  152. /* Caution : On VMODE_ERROR Power Down MMC IO */
  153. reg &= ~(OMAP4_MMC1_PWRDNZ_MASK |
  154. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  155. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  156. }
  157. } else {
  158. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  159. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  160. OMAP4_MMC1_PWRDNZ_MASK |
  161. OMAP4_MMC1_PBIASLITE_VMODE_MASK |
  162. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  163. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  164. }
  165. }
  166. static void hsmmc23_before_set_reg(struct device *dev, int slot,
  167. int power_on, int vdd)
  168. {
  169. struct omap_mmc_platform_data *mmc = dev->platform_data;
  170. if (mmc->slots[0].remux)
  171. mmc->slots[0].remux(dev, slot, power_on);
  172. if (power_on) {
  173. /* Only MMC2 supports a CLKIN */
  174. if (mmc->slots[0].internal_clock) {
  175. u32 reg;
  176. reg = omap_ctrl_readl(control_devconf1_offset);
  177. reg |= OMAP2_MMCSDIO2ADPCLKISEL;
  178. omap_ctrl_writel(reg, control_devconf1_offset);
  179. }
  180. }
  181. }
  182. static int nop_mmc_set_power(struct device *dev, int slot, int power_on,
  183. int vdd)
  184. {
  185. return 0;
  186. }
  187. static inline void omap_hsmmc_mux(struct omap_mmc_platform_data *mmc_controller,
  188. int controller_nr)
  189. {
  190. if (gpio_is_valid(mmc_controller->slots[0].switch_pin))
  191. omap_mux_init_gpio(mmc_controller->slots[0].switch_pin,
  192. OMAP_PIN_INPUT_PULLUP);
  193. if (gpio_is_valid(mmc_controller->slots[0].gpio_wp))
  194. omap_mux_init_gpio(mmc_controller->slots[0].gpio_wp,
  195. OMAP_PIN_INPUT_PULLUP);
  196. if (cpu_is_omap34xx()) {
  197. if (controller_nr == 0) {
  198. omap_mux_init_signal("sdmmc1_clk",
  199. OMAP_PIN_INPUT_PULLUP);
  200. omap_mux_init_signal("sdmmc1_cmd",
  201. OMAP_PIN_INPUT_PULLUP);
  202. omap_mux_init_signal("sdmmc1_dat0",
  203. OMAP_PIN_INPUT_PULLUP);
  204. if (mmc_controller->slots[0].caps &
  205. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  206. omap_mux_init_signal("sdmmc1_dat1",
  207. OMAP_PIN_INPUT_PULLUP);
  208. omap_mux_init_signal("sdmmc1_dat2",
  209. OMAP_PIN_INPUT_PULLUP);
  210. omap_mux_init_signal("sdmmc1_dat3",
  211. OMAP_PIN_INPUT_PULLUP);
  212. }
  213. if (mmc_controller->slots[0].caps &
  214. MMC_CAP_8_BIT_DATA) {
  215. omap_mux_init_signal("sdmmc1_dat4",
  216. OMAP_PIN_INPUT_PULLUP);
  217. omap_mux_init_signal("sdmmc1_dat5",
  218. OMAP_PIN_INPUT_PULLUP);
  219. omap_mux_init_signal("sdmmc1_dat6",
  220. OMAP_PIN_INPUT_PULLUP);
  221. omap_mux_init_signal("sdmmc1_dat7",
  222. OMAP_PIN_INPUT_PULLUP);
  223. }
  224. }
  225. if (controller_nr == 1) {
  226. /* MMC2 */
  227. omap_mux_init_signal("sdmmc2_clk",
  228. OMAP_PIN_INPUT_PULLUP);
  229. omap_mux_init_signal("sdmmc2_cmd",
  230. OMAP_PIN_INPUT_PULLUP);
  231. omap_mux_init_signal("sdmmc2_dat0",
  232. OMAP_PIN_INPUT_PULLUP);
  233. /*
  234. * For 8 wire configurations, Lines DAT4, 5, 6 and 7
  235. * need to be muxed in the board-*.c files
  236. */
  237. if (mmc_controller->slots[0].caps &
  238. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  239. omap_mux_init_signal("sdmmc2_dat1",
  240. OMAP_PIN_INPUT_PULLUP);
  241. omap_mux_init_signal("sdmmc2_dat2",
  242. OMAP_PIN_INPUT_PULLUP);
  243. omap_mux_init_signal("sdmmc2_dat3",
  244. OMAP_PIN_INPUT_PULLUP);
  245. }
  246. if (mmc_controller->slots[0].caps &
  247. MMC_CAP_8_BIT_DATA) {
  248. omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
  249. OMAP_PIN_INPUT_PULLUP);
  250. omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
  251. OMAP_PIN_INPUT_PULLUP);
  252. omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
  253. OMAP_PIN_INPUT_PULLUP);
  254. omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
  255. OMAP_PIN_INPUT_PULLUP);
  256. }
  257. }
  258. /*
  259. * For MMC3 the pins need to be muxed in the board-*.c files
  260. */
  261. }
  262. }
  263. static int __init omap_hsmmc_pdata_init(struct omap2_hsmmc_info *c,
  264. struct omap_mmc_platform_data *mmc)
  265. {
  266. char *hc_name;
  267. hc_name = kzalloc(sizeof(char) * (HSMMC_NAME_LEN + 1), GFP_KERNEL);
  268. if (!hc_name) {
  269. pr_err("Cannot allocate memory for controller slot name\n");
  270. kfree(hc_name);
  271. return -ENOMEM;
  272. }
  273. if (c->name)
  274. strncpy(hc_name, c->name, HSMMC_NAME_LEN);
  275. else
  276. snprintf(hc_name, (HSMMC_NAME_LEN + 1), "mmc%islot%i",
  277. c->mmc, 1);
  278. mmc->slots[0].name = hc_name;
  279. mmc->nr_slots = 1;
  280. mmc->slots[0].caps = c->caps;
  281. mmc->slots[0].internal_clock = !c->ext_clock;
  282. mmc->dma_mask = 0xffffffff;
  283. if (cpu_is_omap44xx())
  284. mmc->reg_offset = OMAP4_MMC_REG_OFFSET;
  285. else
  286. mmc->reg_offset = 0;
  287. mmc->get_context_loss_count = hsmmc_get_context_loss;
  288. mmc->slots[0].switch_pin = c->gpio_cd;
  289. mmc->slots[0].gpio_wp = c->gpio_wp;
  290. mmc->slots[0].remux = c->remux;
  291. mmc->slots[0].init_card = c->init_card;
  292. if (c->cover_only)
  293. mmc->slots[0].cover = 1;
  294. if (c->nonremovable)
  295. mmc->slots[0].nonremovable = 1;
  296. if (c->power_saving)
  297. mmc->slots[0].power_saving = 1;
  298. if (c->no_off)
  299. mmc->slots[0].no_off = 1;
  300. if (c->no_off_init)
  301. mmc->slots[0].no_regulator_off_init = c->no_off_init;
  302. if (c->vcc_aux_disable_is_sleep)
  303. mmc->slots[0].vcc_aux_disable_is_sleep = 1;
  304. /*
  305. * NOTE: MMC slots should have a Vcc regulator set up.
  306. * This may be from a TWL4030-family chip, another
  307. * controllable regulator, or a fixed supply.
  308. *
  309. * temporary HACK: ocr_mask instead of fixed supply
  310. */
  311. mmc->slots[0].ocr_mask = c->ocr_mask;
  312. if (cpu_is_omap3517() || cpu_is_omap3505())
  313. mmc->slots[0].set_power = nop_mmc_set_power;
  314. else
  315. mmc->slots[0].features |= HSMMC_HAS_PBIAS;
  316. if (cpu_is_omap44xx() && (omap_rev() > OMAP4430_REV_ES1_0))
  317. mmc->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
  318. switch (c->mmc) {
  319. case 1:
  320. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  321. /* on-chip level shifting via PBIAS0/PBIAS1 */
  322. if (cpu_is_omap44xx()) {
  323. mmc->slots[0].before_set_reg =
  324. omap4_hsmmc1_before_set_reg;
  325. mmc->slots[0].after_set_reg =
  326. omap4_hsmmc1_after_set_reg;
  327. } else {
  328. mmc->slots[0].before_set_reg =
  329. omap_hsmmc1_before_set_reg;
  330. mmc->slots[0].after_set_reg =
  331. omap_hsmmc1_after_set_reg;
  332. }
  333. }
  334. /* OMAP3630 HSMMC1 supports only 4-bit */
  335. if (cpu_is_omap3630() &&
  336. (c->caps & MMC_CAP_8_BIT_DATA)) {
  337. c->caps &= ~MMC_CAP_8_BIT_DATA;
  338. c->caps |= MMC_CAP_4_BIT_DATA;
  339. mmc->slots[0].caps = c->caps;
  340. }
  341. break;
  342. case 2:
  343. if (c->ext_clock)
  344. c->transceiver = 1;
  345. if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
  346. c->caps &= ~MMC_CAP_8_BIT_DATA;
  347. c->caps |= MMC_CAP_4_BIT_DATA;
  348. }
  349. /* FALLTHROUGH */
  350. case 3:
  351. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  352. /* off-chip level shifting, or none */
  353. mmc->slots[0].before_set_reg = hsmmc23_before_set_reg;
  354. mmc->slots[0].after_set_reg = NULL;
  355. }
  356. break;
  357. case 4:
  358. case 5:
  359. mmc->slots[0].before_set_reg = NULL;
  360. mmc->slots[0].after_set_reg = NULL;
  361. break;
  362. default:
  363. pr_err("MMC%d configuration not supported!\n", c->mmc);
  364. kfree(hc_name);
  365. return -ENODEV;
  366. }
  367. return 0;
  368. }
  369. static struct omap_device_pm_latency omap_hsmmc_latency[] = {
  370. [0] = {
  371. .deactivate_func = omap_device_idle_hwmods,
  372. .activate_func = omap_device_enable_hwmods,
  373. .flags = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
  374. },
  375. /*
  376. * XXX There should also be an entry here to power off/on the
  377. * MMC regulators/PBIAS cells, etc.
  378. */
  379. };
  380. #define MAX_OMAP_MMC_HWMOD_NAME_LEN 16
  381. void __init omap_init_hsmmc(struct omap2_hsmmc_info *hsmmcinfo, int ctrl_nr)
  382. {
  383. struct omap_hwmod *oh;
  384. struct omap_device *od;
  385. struct omap_device_pm_latency *ohl;
  386. char oh_name[MAX_OMAP_MMC_HWMOD_NAME_LEN];
  387. struct omap_mmc_platform_data *mmc_data;
  388. struct omap_mmc_dev_attr *mmc_dev_attr;
  389. char *name;
  390. int l;
  391. int ohl_cnt = 0;
  392. mmc_data = kzalloc(sizeof(struct omap_mmc_platform_data), GFP_KERNEL);
  393. if (!mmc_data) {
  394. pr_err("Cannot allocate memory for mmc device!\n");
  395. goto done;
  396. }
  397. if (omap_hsmmc_pdata_init(hsmmcinfo, mmc_data) < 0) {
  398. pr_err("%s fails!\n", __func__);
  399. goto done;
  400. }
  401. omap_hsmmc_mux(mmc_data, (ctrl_nr - 1));
  402. name = "omap_hsmmc";
  403. ohl = omap_hsmmc_latency;
  404. ohl_cnt = ARRAY_SIZE(omap_hsmmc_latency);
  405. l = snprintf(oh_name, MAX_OMAP_MMC_HWMOD_NAME_LEN,
  406. "mmc%d", ctrl_nr);
  407. WARN(l >= MAX_OMAP_MMC_HWMOD_NAME_LEN,
  408. "String buffer overflow in MMC%d device setup\n", ctrl_nr);
  409. oh = omap_hwmod_lookup(oh_name);
  410. if (!oh) {
  411. pr_err("Could not look up %s\n", oh_name);
  412. kfree(mmc_data->slots[0].name);
  413. goto done;
  414. }
  415. if (oh->dev_attr != NULL) {
  416. mmc_dev_attr = oh->dev_attr;
  417. mmc_data->controller_flags = mmc_dev_attr->flags;
  418. }
  419. od = omap_device_build(name, ctrl_nr - 1, oh, mmc_data,
  420. sizeof(struct omap_mmc_platform_data), ohl, ohl_cnt, false);
  421. if (IS_ERR(od)) {
  422. WARN(1, "Can't build omap_device for %s:%s.\n", name, oh->name);
  423. kfree(mmc_data->slots[0].name);
  424. goto done;
  425. }
  426. /*
  427. * return device handle to board setup code
  428. * required to populate for regulator framework structure
  429. */
  430. hsmmcinfo->dev = &od->pdev.dev;
  431. done:
  432. kfree(mmc_data);
  433. }
  434. void __init omap2_hsmmc_init(struct omap2_hsmmc_info *controllers)
  435. {
  436. u32 reg;
  437. if (!cpu_is_omap44xx()) {
  438. if (cpu_is_omap2430()) {
  439. control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
  440. control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
  441. } else {
  442. control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
  443. control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
  444. }
  445. } else {
  446. control_pbias_offset =
  447. OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE;
  448. control_mmc1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1;
  449. reg = omap4_ctrl_pad_readl(control_mmc1);
  450. reg |= (OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK |
  451. OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK);
  452. reg &= ~(OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK |
  453. OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK);
  454. reg |= (OMAP4_USBC1_DR0_SPEEDCTRL_MASK|
  455. OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK |
  456. OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK);
  457. omap4_ctrl_pad_writel(reg, control_mmc1);
  458. }
  459. for (; controllers->mmc; controllers++)
  460. omap_init_hsmmc(controllers, controllers->mmc);
  461. }
  462. #endif