cm-regbits-34xx.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
  3. /*
  4. * OMAP3430 Clock Management register bits
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. /* Bits shared between registers */
  16. /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
  17. #define OMAP3430ES2_EN_MMC3_MASK (1 << 30)
  18. #define OMAP3430ES2_EN_MMC3_SHIFT 30
  19. #define OMAP3430_EN_MSPRO_MASK (1 << 23)
  20. #define OMAP3430_EN_MSPRO_SHIFT 23
  21. #define OMAP3430_EN_HDQ_MASK (1 << 22)
  22. #define OMAP3430_EN_HDQ_SHIFT 22
  23. #define OMAP3430ES1_EN_FSHOSTUSB_MASK (1 << 5)
  24. #define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
  25. #define OMAP3430ES1_EN_D2D_MASK (1 << 3)
  26. #define OMAP3430ES1_EN_D2D_SHIFT 3
  27. #define OMAP3430_EN_SSI_MASK (1 << 0)
  28. #define OMAP3430_EN_SSI_SHIFT 0
  29. /* CM_FCLKEN3_CORE and CM_ICLKEN3_CORE shared bits */
  30. #define OMAP3430ES2_EN_USBTLL_SHIFT 2
  31. #define OMAP3430ES2_EN_USBTLL_MASK (1 << 2)
  32. /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
  33. #define OMAP3430_EN_WDT2_MASK (1 << 5)
  34. #define OMAP3430_EN_WDT2_SHIFT 5
  35. /* CM_ICLKEN_CAM, CM_FCLKEN_CAM shared bits */
  36. #define OMAP3430_EN_CAM_MASK (1 << 0)
  37. #define OMAP3430_EN_CAM_SHIFT 0
  38. /* CM_FCLKEN_PER, CM_ICLKEN_PER shared bits */
  39. #define OMAP3430_EN_WDT3_MASK (1 << 12)
  40. #define OMAP3430_EN_WDT3_SHIFT 12
  41. /* CM_CLKSEL2_EMU, CM_CLKSEL3_EMU shared bits */
  42. #define OMAP3430_OVERRIDE_ENABLE_MASK (1 << 19)
  43. /* Bits specific to each register */
  44. /* CM_FCLKEN_IVA2 */
  45. #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)
  46. #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
  47. /* CM_CLKEN_PLL_IVA2 */
  48. #define OMAP3430_IVA2_DPLL_RAMPTIME_SHIFT 8
  49. #define OMAP3430_IVA2_DPLL_RAMPTIME_MASK (0x3 << 8)
  50. #define OMAP3430_IVA2_DPLL_FREQSEL_SHIFT 4
  51. #define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
  52. #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
  53. #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_MASK (1 << 3)
  54. #define OMAP3430_EN_IVA2_DPLL_SHIFT 0
  55. #define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
  56. /* CM_IDLEST_IVA2 */
  57. #define OMAP3430_ST_IVA2_MASK (1 << 0)
  58. /* CM_IDLEST_PLL_IVA2 */
  59. #define OMAP3430_ST_IVA2_CLK_SHIFT 0
  60. #define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
  61. /* CM_AUTOIDLE_PLL_IVA2 */
  62. #define OMAP3430_AUTO_IVA2_DPLL_SHIFT 0
  63. #define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
  64. /* CM_CLKSEL1_PLL_IVA2 */
  65. #define OMAP3430_IVA2_CLK_SRC_SHIFT 19
  66. #define OMAP3430_IVA2_CLK_SRC_MASK (0x3 << 19)
  67. #define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
  68. #define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
  69. #define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
  70. #define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
  71. /* CM_CLKSEL2_PLL_IVA2 */
  72. #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
  73. #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  74. /* CM_CLKSTCTRL_IVA2 */
  75. #define OMAP3430_CLKTRCTRL_IVA2_SHIFT 0
  76. #define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
  77. /* CM_CLKSTST_IVA2 */
  78. #define OMAP3430_CLKACTIVITY_IVA2_SHIFT 0
  79. #define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
  80. /* CM_REVISION specific bits */
  81. /* CM_SYSCONFIG specific bits */
  82. /* CM_CLKEN_PLL_MPU */
  83. #define OMAP3430_MPU_DPLL_RAMPTIME_SHIFT 8
  84. #define OMAP3430_MPU_DPLL_RAMPTIME_MASK (0x3 << 8)
  85. #define OMAP3430_MPU_DPLL_FREQSEL_SHIFT 4
  86. #define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
  87. #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
  88. #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_MASK (1 << 3)
  89. #define OMAP3430_EN_MPU_DPLL_SHIFT 0
  90. #define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
  91. /* CM_IDLEST_MPU */
  92. #define OMAP3430_ST_MPU_MASK (1 << 0)
  93. /* CM_IDLEST_PLL_MPU */
  94. #define OMAP3430_ST_MPU_CLK_SHIFT 0
  95. #define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
  96. /* CM_AUTOIDLE_PLL_MPU */
  97. #define OMAP3430_AUTO_MPU_DPLL_SHIFT 0
  98. #define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
  99. /* CM_CLKSEL1_PLL_MPU */
  100. #define OMAP3430_MPU_CLK_SRC_SHIFT 19
  101. #define OMAP3430_MPU_CLK_SRC_MASK (0x3 << 19)
  102. #define OMAP3430_MPU_DPLL_MULT_SHIFT 8
  103. #define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
  104. #define OMAP3430_MPU_DPLL_DIV_SHIFT 0
  105. #define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
  106. /* CM_CLKSEL2_PLL_MPU */
  107. #define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
  108. #define OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  109. /* CM_CLKSTCTRL_MPU */
  110. #define OMAP3430_CLKTRCTRL_MPU_SHIFT 0
  111. #define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
  112. /* CM_CLKSTST_MPU */
  113. #define OMAP3430_CLKACTIVITY_MPU_SHIFT 0
  114. #define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
  115. /* CM_FCLKEN1_CORE specific bits */
  116. #define OMAP3430_EN_MODEM_MASK (1 << 31)
  117. #define OMAP3430_EN_MODEM_SHIFT 31
  118. /* CM_ICLKEN1_CORE specific bits */
  119. #define OMAP3430_EN_ICR_MASK (1 << 29)
  120. #define OMAP3430_EN_ICR_SHIFT 29
  121. #define OMAP3430_EN_AES2_MASK (1 << 28)
  122. #define OMAP3430_EN_AES2_SHIFT 28
  123. #define OMAP3430_EN_SHA12_MASK (1 << 27)
  124. #define OMAP3430_EN_SHA12_SHIFT 27
  125. #define OMAP3430_EN_DES2_MASK (1 << 26)
  126. #define OMAP3430_EN_DES2_SHIFT 26
  127. #define OMAP3430ES1_EN_FAC_MASK (1 << 8)
  128. #define OMAP3430ES1_EN_FAC_SHIFT 8
  129. #define OMAP3430_EN_MAILBOXES_MASK (1 << 7)
  130. #define OMAP3430_EN_MAILBOXES_SHIFT 7
  131. #define OMAP3430_EN_OMAPCTRL_MASK (1 << 6)
  132. #define OMAP3430_EN_OMAPCTRL_SHIFT 6
  133. #define OMAP3430_EN_SAD2D_MASK (1 << 3)
  134. #define OMAP3430_EN_SAD2D_SHIFT 3
  135. #define OMAP3430_EN_SDRC_MASK (1 << 1)
  136. #define OMAP3430_EN_SDRC_SHIFT 1
  137. /* AM35XX specific CM_ICLKEN1_CORE bits */
  138. #define AM35XX_EN_IPSS_MASK (1 << 4)
  139. #define AM35XX_EN_IPSS_SHIFT 4
  140. #define AM35XX_EN_UART4_MASK (1 << 23)
  141. #define AM35XX_EN_UART4_SHIFT 23
  142. /* CM_ICLKEN2_CORE */
  143. #define OMAP3430_EN_PKA_MASK (1 << 4)
  144. #define OMAP3430_EN_PKA_SHIFT 4
  145. #define OMAP3430_EN_AES1_MASK (1 << 3)
  146. #define OMAP3430_EN_AES1_SHIFT 3
  147. #define OMAP3430_EN_RNG_MASK (1 << 2)
  148. #define OMAP3430_EN_RNG_SHIFT 2
  149. #define OMAP3430_EN_SHA11_MASK (1 << 1)
  150. #define OMAP3430_EN_SHA11_SHIFT 1
  151. #define OMAP3430_EN_DES1_MASK (1 << 0)
  152. #define OMAP3430_EN_DES1_SHIFT 0
  153. /* CM_ICLKEN3_CORE */
  154. #define OMAP3430_EN_MAD2D_SHIFT 3
  155. #define OMAP3430_EN_MAD2D_MASK (1 << 3)
  156. /* CM_FCLKEN3_CORE specific bits */
  157. #define OMAP3430ES2_EN_TS_SHIFT 1
  158. #define OMAP3430ES2_EN_TS_MASK (1 << 1)
  159. #define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
  160. #define OMAP3430ES2_EN_CPEFUSE_MASK (1 << 0)
  161. /* CM_IDLEST1_CORE specific bits */
  162. #define OMAP3430ES2_ST_MMC3_SHIFT 30
  163. #define OMAP3430ES2_ST_MMC3_MASK (1 << 30)
  164. #define OMAP3430_ST_ICR_SHIFT 29
  165. #define OMAP3430_ST_ICR_MASK (1 << 29)
  166. #define OMAP3430_ST_AES2_SHIFT 28
  167. #define OMAP3430_ST_AES2_MASK (1 << 28)
  168. #define OMAP3430_ST_SHA12_SHIFT 27
  169. #define OMAP3430_ST_SHA12_MASK (1 << 27)
  170. #define OMAP3430_ST_DES2_SHIFT 26
  171. #define OMAP3430_ST_DES2_MASK (1 << 26)
  172. #define OMAP3430_ST_MSPRO_SHIFT 23
  173. #define OMAP3430_ST_MSPRO_MASK (1 << 23)
  174. #define OMAP3430_ST_HDQ_SHIFT 22
  175. #define OMAP3430_ST_HDQ_MASK (1 << 22)
  176. #define OMAP3430ES1_ST_FAC_SHIFT 8
  177. #define OMAP3430ES1_ST_FAC_MASK (1 << 8)
  178. #define OMAP3430ES2_ST_SSI_IDLE_SHIFT 8
  179. #define OMAP3430ES2_ST_SSI_IDLE_MASK (1 << 8)
  180. #define OMAP3430_ST_MAILBOXES_SHIFT 7
  181. #define OMAP3430_ST_MAILBOXES_MASK (1 << 7)
  182. #define OMAP3430_ST_OMAPCTRL_SHIFT 6
  183. #define OMAP3430_ST_OMAPCTRL_MASK (1 << 6)
  184. #define OMAP3430_ST_SDMA_SHIFT 2
  185. #define OMAP3430_ST_SDMA_MASK (1 << 2)
  186. #define OMAP3430_ST_SDRC_SHIFT 1
  187. #define OMAP3430_ST_SDRC_MASK (1 << 1)
  188. #define OMAP3430_ST_SSI_STDBY_SHIFT 0
  189. #define OMAP3430_ST_SSI_STDBY_MASK (1 << 0)
  190. /* AM35xx specific CM_IDLEST1_CORE bits */
  191. #define AM35XX_ST_IPSS_SHIFT 5
  192. #define AM35XX_ST_IPSS_MASK (1 << 5)
  193. /* CM_IDLEST2_CORE */
  194. #define OMAP3430_ST_PKA_SHIFT 4
  195. #define OMAP3430_ST_PKA_MASK (1 << 4)
  196. #define OMAP3430_ST_AES1_SHIFT 3
  197. #define OMAP3430_ST_AES1_MASK (1 << 3)
  198. #define OMAP3430_ST_RNG_SHIFT 2
  199. #define OMAP3430_ST_RNG_MASK (1 << 2)
  200. #define OMAP3430_ST_SHA11_SHIFT 1
  201. #define OMAP3430_ST_SHA11_MASK (1 << 1)
  202. #define OMAP3430_ST_DES1_SHIFT 0
  203. #define OMAP3430_ST_DES1_MASK (1 << 0)
  204. /* CM_IDLEST3_CORE */
  205. #define OMAP3430ES2_ST_USBTLL_SHIFT 2
  206. #define OMAP3430ES2_ST_USBTLL_MASK (1 << 2)
  207. #define OMAP3430ES2_ST_CPEFUSE_SHIFT 0
  208. #define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
  209. /* CM_AUTOIDLE1_CORE */
  210. #define OMAP3430_AUTO_MODEM_MASK (1 << 31)
  211. #define OMAP3430_AUTO_MODEM_SHIFT 31
  212. #define OMAP3430ES2_AUTO_MMC3_MASK (1 << 30)
  213. #define OMAP3430ES2_AUTO_MMC3_SHIFT 30
  214. #define OMAP3430ES2_AUTO_ICR_MASK (1 << 29)
  215. #define OMAP3430ES2_AUTO_ICR_SHIFT 29
  216. #define OMAP3430_AUTO_AES2_MASK (1 << 28)
  217. #define OMAP3430_AUTO_AES2_SHIFT 28
  218. #define OMAP3430_AUTO_SHA12_MASK (1 << 27)
  219. #define OMAP3430_AUTO_SHA12_SHIFT 27
  220. #define OMAP3430_AUTO_DES2_MASK (1 << 26)
  221. #define OMAP3430_AUTO_DES2_SHIFT 26
  222. #define OMAP3430_AUTO_MMC2_MASK (1 << 25)
  223. #define OMAP3430_AUTO_MMC2_SHIFT 25
  224. #define OMAP3430_AUTO_MMC1_MASK (1 << 24)
  225. #define OMAP3430_AUTO_MMC1_SHIFT 24
  226. #define OMAP3430_AUTO_MSPRO_MASK (1 << 23)
  227. #define OMAP3430_AUTO_MSPRO_SHIFT 23
  228. #define OMAP3430_AUTO_HDQ_MASK (1 << 22)
  229. #define OMAP3430_AUTO_HDQ_SHIFT 22
  230. #define OMAP3430_AUTO_MCSPI4_MASK (1 << 21)
  231. #define OMAP3430_AUTO_MCSPI4_SHIFT 21
  232. #define OMAP3430_AUTO_MCSPI3_MASK (1 << 20)
  233. #define OMAP3430_AUTO_MCSPI3_SHIFT 20
  234. #define OMAP3430_AUTO_MCSPI2_MASK (1 << 19)
  235. #define OMAP3430_AUTO_MCSPI2_SHIFT 19
  236. #define OMAP3430_AUTO_MCSPI1_MASK (1 << 18)
  237. #define OMAP3430_AUTO_MCSPI1_SHIFT 18
  238. #define OMAP3430_AUTO_I2C3_MASK (1 << 17)
  239. #define OMAP3430_AUTO_I2C3_SHIFT 17
  240. #define OMAP3430_AUTO_I2C2_MASK (1 << 16)
  241. #define OMAP3430_AUTO_I2C2_SHIFT 16
  242. #define OMAP3430_AUTO_I2C1_MASK (1 << 15)
  243. #define OMAP3430_AUTO_I2C1_SHIFT 15
  244. #define OMAP3430_AUTO_UART2_MASK (1 << 14)
  245. #define OMAP3430_AUTO_UART2_SHIFT 14
  246. #define OMAP3430_AUTO_UART1_MASK (1 << 13)
  247. #define OMAP3430_AUTO_UART1_SHIFT 13
  248. #define OMAP3430_AUTO_GPT11_MASK (1 << 12)
  249. #define OMAP3430_AUTO_GPT11_SHIFT 12
  250. #define OMAP3430_AUTO_GPT10_MASK (1 << 11)
  251. #define OMAP3430_AUTO_GPT10_SHIFT 11
  252. #define OMAP3430_AUTO_MCBSP5_MASK (1 << 10)
  253. #define OMAP3430_AUTO_MCBSP5_SHIFT 10
  254. #define OMAP3430_AUTO_MCBSP1_MASK (1 << 9)
  255. #define OMAP3430_AUTO_MCBSP1_SHIFT 9
  256. #define OMAP3430ES1_AUTO_FAC_MASK (1 << 8)
  257. #define OMAP3430ES1_AUTO_FAC_SHIFT 8
  258. #define OMAP3430_AUTO_MAILBOXES_MASK (1 << 7)
  259. #define OMAP3430_AUTO_MAILBOXES_SHIFT 7
  260. #define OMAP3430_AUTO_OMAPCTRL_MASK (1 << 6)
  261. #define OMAP3430_AUTO_OMAPCTRL_SHIFT 6
  262. #define OMAP3430ES1_AUTO_FSHOSTUSB_MASK (1 << 5)
  263. #define OMAP3430ES1_AUTO_FSHOSTUSB_SHIFT 5
  264. #define OMAP3430_AUTO_HSOTGUSB_MASK (1 << 4)
  265. #define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
  266. #define OMAP3430ES1_AUTO_D2D_MASK (1 << 3)
  267. #define OMAP3430ES1_AUTO_D2D_SHIFT 3
  268. #define OMAP3430_AUTO_SAD2D_MASK (1 << 3)
  269. #define OMAP3430_AUTO_SAD2D_SHIFT 3
  270. #define OMAP3430_AUTO_SSI_MASK (1 << 0)
  271. #define OMAP3430_AUTO_SSI_SHIFT 0
  272. /* CM_AUTOIDLE2_CORE */
  273. #define OMAP3430_AUTO_PKA_MASK (1 << 4)
  274. #define OMAP3430_AUTO_PKA_SHIFT 4
  275. #define OMAP3430_AUTO_AES1_MASK (1 << 3)
  276. #define OMAP3430_AUTO_AES1_SHIFT 3
  277. #define OMAP3430_AUTO_RNG_MASK (1 << 2)
  278. #define OMAP3430_AUTO_RNG_SHIFT 2
  279. #define OMAP3430_AUTO_SHA11_MASK (1 << 1)
  280. #define OMAP3430_AUTO_SHA11_SHIFT 1
  281. #define OMAP3430_AUTO_DES1_MASK (1 << 0)
  282. #define OMAP3430_AUTO_DES1_SHIFT 0
  283. /* CM_AUTOIDLE3_CORE */
  284. #define OMAP3430ES2_AUTO_USBHOST (1 << 0)
  285. #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
  286. #define OMAP3430ES2_AUTO_USBTLL (1 << 2)
  287. #define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
  288. #define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
  289. #define OMAP3430_AUTO_MAD2D_SHIFT 3
  290. #define OMAP3430_AUTO_MAD2D_MASK (1 << 3)
  291. /* CM_CLKSEL_CORE */
  292. #define OMAP3430_CLKSEL_SSI_SHIFT 8
  293. #define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
  294. #define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
  295. #define OMAP3430_CLKSEL_GPT11_SHIFT 7
  296. #define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
  297. #define OMAP3430_CLKSEL_GPT10_SHIFT 6
  298. #define OMAP3430ES1_CLKSEL_FSHOSTUSB_SHIFT 4
  299. #define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
  300. #define OMAP3430_CLKSEL_L4_SHIFT 2
  301. #define OMAP3430_CLKSEL_L4_MASK (0x3 << 2)
  302. #define OMAP3430_CLKSEL_L3_SHIFT 0
  303. #define OMAP3430_CLKSEL_L3_MASK (0x3 << 0)
  304. #define OMAP3630_CLKSEL_96M_SHIFT 12
  305. #define OMAP3630_CLKSEL_96M_MASK (0x3 << 12)
  306. /* CM_CLKSTCTRL_CORE */
  307. #define OMAP3430ES1_CLKTRCTRL_D2D_SHIFT 4
  308. #define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
  309. #define OMAP3430_CLKTRCTRL_L4_SHIFT 2
  310. #define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
  311. #define OMAP3430_CLKTRCTRL_L3_SHIFT 0
  312. #define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
  313. /* CM_CLKSTST_CORE */
  314. #define OMAP3430ES1_CLKACTIVITY_D2D_SHIFT 2
  315. #define OMAP3430ES1_CLKACTIVITY_D2D_MASK (1 << 2)
  316. #define OMAP3430_CLKACTIVITY_L4_SHIFT 1
  317. #define OMAP3430_CLKACTIVITY_L4_MASK (1 << 1)
  318. #define OMAP3430_CLKACTIVITY_L3_SHIFT 0
  319. #define OMAP3430_CLKACTIVITY_L3_MASK (1 << 0)
  320. /* CM_FCLKEN_GFX */
  321. #define OMAP3430ES1_EN_3D_MASK (1 << 2)
  322. #define OMAP3430ES1_EN_3D_SHIFT 2
  323. #define OMAP3430ES1_EN_2D_MASK (1 << 1)
  324. #define OMAP3430ES1_EN_2D_SHIFT 1
  325. /* CM_ICLKEN_GFX specific bits */
  326. /* CM_IDLEST_GFX specific bits */
  327. /* CM_CLKSEL_GFX specific bits */
  328. /* CM_SLEEPDEP_GFX specific bits */
  329. /* CM_CLKSTCTRL_GFX */
  330. #define OMAP3430ES1_CLKTRCTRL_GFX_SHIFT 0
  331. #define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
  332. /* CM_CLKSTST_GFX */
  333. #define OMAP3430ES1_CLKACTIVITY_GFX_SHIFT 0
  334. #define OMAP3430ES1_CLKACTIVITY_GFX_MASK (1 << 0)
  335. /* CM_FCLKEN_SGX */
  336. #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT 1
  337. #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_MASK (1 << 1)
  338. /* CM_IDLEST_SGX */
  339. #define OMAP3430ES2_ST_SGX_SHIFT 1
  340. #define OMAP3430ES2_ST_SGX_MASK (1 << 1)
  341. /* CM_ICLKEN_SGX */
  342. #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT 0
  343. #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_MASK (1 << 0)
  344. /* CM_CLKSEL_SGX */
  345. #define OMAP3430ES2_CLKSEL_SGX_SHIFT 0
  346. #define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
  347. /* CM_CLKSTCTRL_SGX */
  348. #define OMAP3430ES2_CLKTRCTRL_SGX_SHIFT 0
  349. #define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
  350. /* CM_CLKSTST_SGX */
  351. #define OMAP3430ES2_CLKACTIVITY_SGX_SHIFT 0
  352. #define OMAP3430ES2_CLKACTIVITY_SGX_MASK (1 << 0)
  353. /* CM_FCLKEN_WKUP specific bits */
  354. #define OMAP3430ES2_EN_USIMOCP_SHIFT 9
  355. #define OMAP3430ES2_EN_USIMOCP_MASK (1 << 9)
  356. /* CM_ICLKEN_WKUP specific bits */
  357. #define OMAP3430_EN_WDT1_MASK (1 << 4)
  358. #define OMAP3430_EN_WDT1_SHIFT 4
  359. #define OMAP3430_EN_32KSYNC_MASK (1 << 2)
  360. #define OMAP3430_EN_32KSYNC_SHIFT 2
  361. /* CM_IDLEST_WKUP specific bits */
  362. #define OMAP3430ES2_ST_USIMOCP_SHIFT 9
  363. #define OMAP3430ES2_ST_USIMOCP_MASK (1 << 9)
  364. #define OMAP3430_ST_WDT2_SHIFT 5
  365. #define OMAP3430_ST_WDT2_MASK (1 << 5)
  366. #define OMAP3430_ST_WDT1_SHIFT 4
  367. #define OMAP3430_ST_WDT1_MASK (1 << 4)
  368. #define OMAP3430_ST_32KSYNC_SHIFT 2
  369. #define OMAP3430_ST_32KSYNC_MASK (1 << 2)
  370. /* CM_AUTOIDLE_WKUP */
  371. #define OMAP3430ES2_AUTO_USIMOCP_MASK (1 << 9)
  372. #define OMAP3430ES2_AUTO_USIMOCP_SHIFT 9
  373. #define OMAP3430_AUTO_WDT2_MASK (1 << 5)
  374. #define OMAP3430_AUTO_WDT2_SHIFT 5
  375. #define OMAP3430_AUTO_WDT1_MASK (1 << 4)
  376. #define OMAP3430_AUTO_WDT1_SHIFT 4
  377. #define OMAP3430_AUTO_GPIO1_MASK (1 << 3)
  378. #define OMAP3430_AUTO_GPIO1_SHIFT 3
  379. #define OMAP3430_AUTO_32KSYNC_MASK (1 << 2)
  380. #define OMAP3430_AUTO_32KSYNC_SHIFT 2
  381. #define OMAP3430_AUTO_GPT12_MASK (1 << 1)
  382. #define OMAP3430_AUTO_GPT12_SHIFT 1
  383. #define OMAP3430_AUTO_GPT1_MASK (1 << 0)
  384. #define OMAP3430_AUTO_GPT1_SHIFT 0
  385. /* CM_CLKSEL_WKUP */
  386. #define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
  387. #define OMAP3430_CLKSEL_RM_SHIFT 1
  388. #define OMAP3430_CLKSEL_RM_MASK (0x3 << 1)
  389. #define OMAP3430_CLKSEL_GPT1_SHIFT 0
  390. #define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
  391. /* CM_CLKEN_PLL */
  392. #define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
  393. #define OMAP3430_PWRDN_CAM_SHIFT 30
  394. #define OMAP3430_PWRDN_DSS1_SHIFT 29
  395. #define OMAP3430_PWRDN_TV_SHIFT 28
  396. #define OMAP3430_PWRDN_96M_SHIFT 27
  397. #define OMAP3430_PERIPH_DPLL_RAMPTIME_SHIFT 24
  398. #define OMAP3430_PERIPH_DPLL_RAMPTIME_MASK (0x3 << 24)
  399. #define OMAP3430_PERIPH_DPLL_FREQSEL_SHIFT 20
  400. #define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
  401. #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
  402. #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_MASK (1 << 19)
  403. #define OMAP3430_EN_PERIPH_DPLL_SHIFT 16
  404. #define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
  405. #define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
  406. #define OMAP3430_CORE_DPLL_RAMPTIME_SHIFT 8
  407. #define OMAP3430_CORE_DPLL_RAMPTIME_MASK (0x3 << 8)
  408. #define OMAP3430_CORE_DPLL_FREQSEL_SHIFT 4
  409. #define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
  410. #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
  411. #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_MASK (1 << 3)
  412. #define OMAP3430_EN_CORE_DPLL_SHIFT 0
  413. #define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
  414. /* CM_CLKEN2_PLL */
  415. #define OMAP3430ES2_EN_PERIPH2_DPLL_LPMODE_SHIFT 10
  416. #define OMAP3430ES2_PERIPH2_DPLL_RAMPTIME_MASK (0x3 << 8)
  417. #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_SHIFT 4
  418. #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
  419. #define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
  420. #define OMAP3430ES2_EN_PERIPH2_DPLL_SHIFT 0
  421. #define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
  422. /* CM_IDLEST_CKGEN */
  423. #define OMAP3430_ST_54M_CLK_MASK (1 << 5)
  424. #define OMAP3430_ST_12M_CLK_MASK (1 << 4)
  425. #define OMAP3430_ST_48M_CLK_MASK (1 << 3)
  426. #define OMAP3430_ST_96M_CLK_MASK (1 << 2)
  427. #define OMAP3430_ST_PERIPH_CLK_SHIFT 1
  428. #define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
  429. #define OMAP3430_ST_CORE_CLK_SHIFT 0
  430. #define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
  431. /* CM_IDLEST2_CKGEN */
  432. #define OMAP3430ES2_ST_USIM_CLK_SHIFT 2
  433. #define OMAP3430ES2_ST_USIM_CLK_MASK (1 << 2)
  434. #define OMAP3430ES2_ST_120M_CLK_SHIFT 1
  435. #define OMAP3430ES2_ST_120M_CLK_MASK (1 << 1)
  436. #define OMAP3430ES2_ST_PERIPH2_CLK_SHIFT 0
  437. #define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
  438. /* CM_AUTOIDLE_PLL */
  439. #define OMAP3430_AUTO_PERIPH_DPLL_SHIFT 3
  440. #define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
  441. #define OMAP3430_AUTO_CORE_DPLL_SHIFT 0
  442. #define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
  443. /* CM_AUTOIDLE2_PLL */
  444. #define OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT 0
  445. #define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
  446. /* CM_CLKSEL1_PLL */
  447. /* Note that OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK was (0x3 << 27) on 3430ES1 */
  448. #define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
  449. #define OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
  450. #define OMAP3430_CORE_DPLL_MULT_SHIFT 16
  451. #define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
  452. #define OMAP3430_CORE_DPLL_DIV_SHIFT 8
  453. #define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
  454. #define OMAP3430_SOURCE_96M_SHIFT 6
  455. #define OMAP3430_SOURCE_96M_MASK (1 << 6)
  456. #define OMAP3430_SOURCE_54M_SHIFT 5
  457. #define OMAP3430_SOURCE_54M_MASK (1 << 5)
  458. #define OMAP3430_SOURCE_48M_SHIFT 3
  459. #define OMAP3430_SOURCE_48M_MASK (1 << 3)
  460. /* CM_CLKSEL2_PLL */
  461. #define OMAP3430_PERIPH_DPLL_MULT_SHIFT 8
  462. #define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
  463. #define OMAP3630_PERIPH_DPLL_MULT_MASK (0xfff << 8)
  464. #define OMAP3430_PERIPH_DPLL_DIV_SHIFT 0
  465. #define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
  466. #define OMAP3630_PERIPH_DPLL_DCO_SEL_SHIFT 21
  467. #define OMAP3630_PERIPH_DPLL_DCO_SEL_MASK (0x7 << 21)
  468. #define OMAP3630_PERIPH_DPLL_SD_DIV_SHIFT 24
  469. #define OMAP3630_PERIPH_DPLL_SD_DIV_MASK (0xff << 24)
  470. /* CM_CLKSEL3_PLL */
  471. #define OMAP3430_DIV_96M_SHIFT 0
  472. #define OMAP3430_DIV_96M_MASK (0x1f << 0)
  473. #define OMAP3630_DIV_96M_MASK (0x3f << 0)
  474. /* CM_CLKSEL4_PLL */
  475. #define OMAP3430ES2_PERIPH2_DPLL_MULT_SHIFT 8
  476. #define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
  477. #define OMAP3430ES2_PERIPH2_DPLL_DIV_SHIFT 0
  478. #define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
  479. /* CM_CLKSEL5_PLL */
  480. #define OMAP3430ES2_DIV_120M_SHIFT 0
  481. #define OMAP3430ES2_DIV_120M_MASK (0x1f << 0)
  482. /* CM_CLKOUT_CTRL */
  483. #define OMAP3430_CLKOUT2_EN_SHIFT 7
  484. #define OMAP3430_CLKOUT2_EN_MASK (1 << 7)
  485. #define OMAP3430_CLKOUT2_DIV_SHIFT 3
  486. #define OMAP3430_CLKOUT2_DIV_MASK (0x7 << 3)
  487. #define OMAP3430_CLKOUT2SOURCE_SHIFT 0
  488. #define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
  489. /* CM_FCLKEN_DSS */
  490. #define OMAP3430_EN_TV_MASK (1 << 2)
  491. #define OMAP3430_EN_TV_SHIFT 2
  492. #define OMAP3430_EN_DSS2_MASK (1 << 1)
  493. #define OMAP3430_EN_DSS2_SHIFT 1
  494. #define OMAP3430_EN_DSS1_MASK (1 << 0)
  495. #define OMAP3430_EN_DSS1_SHIFT 0
  496. /* CM_ICLKEN_DSS */
  497. #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_MASK (1 << 0)
  498. #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
  499. /* CM_IDLEST_DSS */
  500. #define OMAP3430ES2_ST_DSS_IDLE_SHIFT 1
  501. #define OMAP3430ES2_ST_DSS_IDLE_MASK (1 << 1)
  502. #define OMAP3430ES2_ST_DSS_STDBY_SHIFT 0
  503. #define OMAP3430ES2_ST_DSS_STDBY_MASK (1 << 0)
  504. #define OMAP3430ES1_ST_DSS_SHIFT 0
  505. #define OMAP3430ES1_ST_DSS_MASK (1 << 0)
  506. /* CM_AUTOIDLE_DSS */
  507. #define OMAP3430_AUTO_DSS_MASK (1 << 0)
  508. #define OMAP3430_AUTO_DSS_SHIFT 0
  509. /* CM_CLKSEL_DSS */
  510. #define OMAP3430_CLKSEL_TV_SHIFT 8
  511. #define OMAP3430_CLKSEL_TV_MASK (0x1f << 8)
  512. #define OMAP3630_CLKSEL_TV_MASK (0x3f << 8)
  513. #define OMAP3430_CLKSEL_DSS1_SHIFT 0
  514. #define OMAP3430_CLKSEL_DSS1_MASK (0x1f << 0)
  515. #define OMAP3630_CLKSEL_DSS1_MASK (0x3f << 0)
  516. /* CM_SLEEPDEP_DSS specific bits */
  517. /* CM_CLKSTCTRL_DSS */
  518. #define OMAP3430_CLKTRCTRL_DSS_SHIFT 0
  519. #define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
  520. /* CM_CLKSTST_DSS */
  521. #define OMAP3430_CLKACTIVITY_DSS_SHIFT 0
  522. #define OMAP3430_CLKACTIVITY_DSS_MASK (1 << 0)
  523. /* CM_FCLKEN_CAM specific bits */
  524. #define OMAP3430_EN_CSI2_MASK (1 << 1)
  525. #define OMAP3430_EN_CSI2_SHIFT 1
  526. /* CM_ICLKEN_CAM specific bits */
  527. /* CM_IDLEST_CAM */
  528. #define OMAP3430_ST_CAM_MASK (1 << 0)
  529. /* CM_AUTOIDLE_CAM */
  530. #define OMAP3430_AUTO_CAM_MASK (1 << 0)
  531. #define OMAP3430_AUTO_CAM_SHIFT 0
  532. /* CM_CLKSEL_CAM */
  533. #define OMAP3430_CLKSEL_CAM_SHIFT 0
  534. #define OMAP3430_CLKSEL_CAM_MASK (0x1f << 0)
  535. #define OMAP3630_CLKSEL_CAM_MASK (0x3f << 0)
  536. /* CM_SLEEPDEP_CAM specific bits */
  537. /* CM_CLKSTCTRL_CAM */
  538. #define OMAP3430_CLKTRCTRL_CAM_SHIFT 0
  539. #define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
  540. /* CM_CLKSTST_CAM */
  541. #define OMAP3430_CLKACTIVITY_CAM_SHIFT 0
  542. #define OMAP3430_CLKACTIVITY_CAM_MASK (1 << 0)
  543. /* CM_FCLKEN_PER specific bits */
  544. /* CM_ICLKEN_PER specific bits */
  545. /* CM_IDLEST_PER */
  546. #define OMAP3430_ST_WDT3_SHIFT 12
  547. #define OMAP3430_ST_WDT3_MASK (1 << 12)
  548. #define OMAP3430_ST_MCBSP4_SHIFT 2
  549. #define OMAP3430_ST_MCBSP4_MASK (1 << 2)
  550. #define OMAP3430_ST_MCBSP3_SHIFT 1
  551. #define OMAP3430_ST_MCBSP3_MASK (1 << 1)
  552. #define OMAP3430_ST_MCBSP2_SHIFT 0
  553. #define OMAP3430_ST_MCBSP2_MASK (1 << 0)
  554. /* CM_AUTOIDLE_PER */
  555. #define OMAP3630_AUTO_UART4_MASK (1 << 18)
  556. #define OMAP3630_AUTO_UART4_SHIFT 18
  557. #define OMAP3430_AUTO_GPIO6_MASK (1 << 17)
  558. #define OMAP3430_AUTO_GPIO6_SHIFT 17
  559. #define OMAP3430_AUTO_GPIO5_MASK (1 << 16)
  560. #define OMAP3430_AUTO_GPIO5_SHIFT 16
  561. #define OMAP3430_AUTO_GPIO4_MASK (1 << 15)
  562. #define OMAP3430_AUTO_GPIO4_SHIFT 15
  563. #define OMAP3430_AUTO_GPIO3_MASK (1 << 14)
  564. #define OMAP3430_AUTO_GPIO3_SHIFT 14
  565. #define OMAP3430_AUTO_GPIO2_MASK (1 << 13)
  566. #define OMAP3430_AUTO_GPIO2_SHIFT 13
  567. #define OMAP3430_AUTO_WDT3_MASK (1 << 12)
  568. #define OMAP3430_AUTO_WDT3_SHIFT 12
  569. #define OMAP3430_AUTO_UART3_MASK (1 << 11)
  570. #define OMAP3430_AUTO_UART3_SHIFT 11
  571. #define OMAP3430_AUTO_GPT9_MASK (1 << 10)
  572. #define OMAP3430_AUTO_GPT9_SHIFT 10
  573. #define OMAP3430_AUTO_GPT8_MASK (1 << 9)
  574. #define OMAP3430_AUTO_GPT8_SHIFT 9
  575. #define OMAP3430_AUTO_GPT7_MASK (1 << 8)
  576. #define OMAP3430_AUTO_GPT7_SHIFT 8
  577. #define OMAP3430_AUTO_GPT6_MASK (1 << 7)
  578. #define OMAP3430_AUTO_GPT6_SHIFT 7
  579. #define OMAP3430_AUTO_GPT5_MASK (1 << 6)
  580. #define OMAP3430_AUTO_GPT5_SHIFT 6
  581. #define OMAP3430_AUTO_GPT4_MASK (1 << 5)
  582. #define OMAP3430_AUTO_GPT4_SHIFT 5
  583. #define OMAP3430_AUTO_GPT3_MASK (1 << 4)
  584. #define OMAP3430_AUTO_GPT3_SHIFT 4
  585. #define OMAP3430_AUTO_GPT2_MASK (1 << 3)
  586. #define OMAP3430_AUTO_GPT2_SHIFT 3
  587. #define OMAP3430_AUTO_MCBSP4_MASK (1 << 2)
  588. #define OMAP3430_AUTO_MCBSP4_SHIFT 2
  589. #define OMAP3430_AUTO_MCBSP3_MASK (1 << 1)
  590. #define OMAP3430_AUTO_MCBSP3_SHIFT 1
  591. #define OMAP3430_AUTO_MCBSP2_MASK (1 << 0)
  592. #define OMAP3430_AUTO_MCBSP2_SHIFT 0
  593. /* CM_CLKSEL_PER */
  594. #define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
  595. #define OMAP3430_CLKSEL_GPT9_SHIFT 7
  596. #define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
  597. #define OMAP3430_CLKSEL_GPT8_SHIFT 6
  598. #define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
  599. #define OMAP3430_CLKSEL_GPT7_SHIFT 5
  600. #define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
  601. #define OMAP3430_CLKSEL_GPT6_SHIFT 4
  602. #define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
  603. #define OMAP3430_CLKSEL_GPT5_SHIFT 3
  604. #define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
  605. #define OMAP3430_CLKSEL_GPT4_SHIFT 2
  606. #define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
  607. #define OMAP3430_CLKSEL_GPT3_SHIFT 1
  608. #define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
  609. #define OMAP3430_CLKSEL_GPT2_SHIFT 0
  610. /* CM_SLEEPDEP_PER specific bits */
  611. #define OMAP3430_CM_SLEEPDEP_PER_EN_IVA2_MASK (1 << 2)
  612. /* CM_CLKSTCTRL_PER */
  613. #define OMAP3430_CLKTRCTRL_PER_SHIFT 0
  614. #define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
  615. /* CM_CLKSTST_PER */
  616. #define OMAP3430_CLKACTIVITY_PER_SHIFT 0
  617. #define OMAP3430_CLKACTIVITY_PER_MASK (1 << 0)
  618. /* CM_CLKSEL1_EMU */
  619. #define OMAP3430_DIV_DPLL4_SHIFT 24
  620. #define OMAP3430_DIV_DPLL4_MASK (0x1f << 24)
  621. #define OMAP3630_DIV_DPLL4_MASK (0x3f << 24)
  622. #define OMAP3430_DIV_DPLL3_SHIFT 16
  623. #define OMAP3430_DIV_DPLL3_MASK (0x1f << 16)
  624. #define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
  625. #define OMAP3430_CLKSEL_TRACECLK_MASK (0x7 << 11)
  626. #define OMAP3430_CLKSEL_PCLK_SHIFT 8
  627. #define OMAP3430_CLKSEL_PCLK_MASK (0x7 << 8)
  628. #define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
  629. #define OMAP3430_CLKSEL_PCLKX2_MASK (0x3 << 6)
  630. #define OMAP3430_CLKSEL_ATCLK_SHIFT 4
  631. #define OMAP3430_CLKSEL_ATCLK_MASK (0x3 << 4)
  632. #define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
  633. #define OMAP3430_TRACE_MUX_CTRL_MASK (0x3 << 2)
  634. #define OMAP3430_MUX_CTRL_SHIFT 0
  635. #define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
  636. /* CM_CLKSTCTRL_EMU */
  637. #define OMAP3430_CLKTRCTRL_EMU_SHIFT 0
  638. #define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
  639. /* CM_CLKSTST_EMU */
  640. #define OMAP3430_CLKACTIVITY_EMU_SHIFT 0
  641. #define OMAP3430_CLKACTIVITY_EMU_MASK (1 << 0)
  642. /* CM_CLKSEL2_EMU specific bits */
  643. #define OMAP3430_CORE_DPLL_EMU_MULT_SHIFT 8
  644. #define OMAP3430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
  645. #define OMAP3430_CORE_DPLL_EMU_DIV_SHIFT 0
  646. #define OMAP3430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
  647. /* CM_CLKSEL3_EMU specific bits */
  648. #define OMAP3430_PERIPH_DPLL_EMU_MULT_SHIFT 8
  649. #define OMAP3430_PERIPH_DPLL_EMU_MULT_MASK (0x7ff << 8)
  650. #define OMAP3430_PERIPH_DPLL_EMU_DIV_SHIFT 0
  651. #define OMAP3430_PERIPH_DPLL_EMU_DIV_MASK (0x7f << 0)
  652. /* CM_POLCTRL */
  653. #define OMAP3430_CLKOUT2_POL_MASK (1 << 0)
  654. /* CM_IDLEST_NEON */
  655. #define OMAP3430_ST_NEON_MASK (1 << 0)
  656. /* CM_CLKSTCTRL_NEON */
  657. #define OMAP3430_CLKTRCTRL_NEON_SHIFT 0
  658. #define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
  659. /* CM_FCLKEN_USBHOST */
  660. #define OMAP3430ES2_EN_USBHOST2_SHIFT 1
  661. #define OMAP3430ES2_EN_USBHOST2_MASK (1 << 1)
  662. #define OMAP3430ES2_EN_USBHOST1_SHIFT 0
  663. #define OMAP3430ES2_EN_USBHOST1_MASK (1 << 0)
  664. /* CM_ICLKEN_USBHOST */
  665. #define OMAP3430ES2_EN_USBHOST_SHIFT 0
  666. #define OMAP3430ES2_EN_USBHOST_MASK (1 << 0)
  667. /* CM_IDLEST_USBHOST */
  668. #define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 1
  669. #define OMAP3430ES2_ST_USBHOST_IDLE_MASK (1 << 1)
  670. #define OMAP3430ES2_ST_USBHOST_STDBY_SHIFT 0
  671. #define OMAP3430ES2_ST_USBHOST_STDBY_MASK (1 << 0)
  672. /* CM_AUTOIDLE_USBHOST */
  673. #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
  674. #define OMAP3430ES2_AUTO_USBHOST_MASK (1 << 0)
  675. /* CM_SLEEPDEP_USBHOST */
  676. #define OMAP3430ES2_EN_MPU_SHIFT 1
  677. #define OMAP3430ES2_EN_MPU_MASK (1 << 1)
  678. #define OMAP3430ES2_EN_IVA2_SHIFT 2
  679. #define OMAP3430ES2_EN_IVA2_MASK (1 << 2)
  680. /* CM_CLKSTCTRL_USBHOST */
  681. #define OMAP3430ES2_CLKTRCTRL_USBHOST_SHIFT 0
  682. #define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
  683. /* CM_CLKSTST_USBHOST */
  684. #define OMAP3430ES2_CLKACTIVITY_USBHOST_SHIFT 0
  685. #define OMAP3430ES2_CLKACTIVITY_USBHOST_MASK (1 << 0)
  686. /*
  687. *
  688. */
  689. /* OMAP3XXX CM_CLKSTCTRL_*.CLKTRCTRL_* register bit values */
  690. #define OMAP34XX_CLKSTCTRL_DISABLE_AUTO 0x0
  691. #define OMAP34XX_CLKSTCTRL_FORCE_SLEEP 0x1
  692. #define OMAP34XX_CLKSTCTRL_FORCE_WAKEUP 0x2
  693. #define OMAP34XX_CLKSTCTRL_ENABLE_AUTO 0x3
  694. #endif