cm-regbits-24xx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_24XX_H
  3. /*
  4. * OMAP24XX Clock Management register bits
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. /* Bits shared between registers */
  16. /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
  17. #define OMAP24XX_EN_CAM_SHIFT 31
  18. #define OMAP24XX_EN_CAM_MASK (1 << 31)
  19. #define OMAP24XX_EN_WDT4_SHIFT 29
  20. #define OMAP24XX_EN_WDT4_MASK (1 << 29)
  21. #define OMAP2420_EN_WDT3_SHIFT 28
  22. #define OMAP2420_EN_WDT3_MASK (1 << 28)
  23. #define OMAP24XX_EN_MSPRO_SHIFT 27
  24. #define OMAP24XX_EN_MSPRO_MASK (1 << 27)
  25. #define OMAP24XX_EN_FAC_SHIFT 25
  26. #define OMAP24XX_EN_FAC_MASK (1 << 25)
  27. #define OMAP2420_EN_EAC_SHIFT 24
  28. #define OMAP2420_EN_EAC_MASK (1 << 24)
  29. #define OMAP24XX_EN_HDQ_SHIFT 23
  30. #define OMAP24XX_EN_HDQ_MASK (1 << 23)
  31. #define OMAP2420_EN_I2C2_SHIFT 20
  32. #define OMAP2420_EN_I2C2_MASK (1 << 20)
  33. #define OMAP2420_EN_I2C1_SHIFT 19
  34. #define OMAP2420_EN_I2C1_MASK (1 << 19)
  35. /* CM_FCLKEN2_CORE and CM_ICLKEN2_CORE shared bits */
  36. #define OMAP2430_EN_MCBSP5_SHIFT 5
  37. #define OMAP2430_EN_MCBSP5_MASK (1 << 5)
  38. #define OMAP2430_EN_MCBSP4_SHIFT 4
  39. #define OMAP2430_EN_MCBSP4_MASK (1 << 4)
  40. #define OMAP2430_EN_MCBSP3_SHIFT 3
  41. #define OMAP2430_EN_MCBSP3_MASK (1 << 3)
  42. #define OMAP24XX_EN_SSI_SHIFT 1
  43. #define OMAP24XX_EN_SSI_MASK (1 << 1)
  44. /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
  45. #define OMAP24XX_EN_MPU_WDT_SHIFT 3
  46. #define OMAP24XX_EN_MPU_WDT_MASK (1 << 3)
  47. /* Bits specific to each register */
  48. /* CM_IDLEST_MPU */
  49. /* 2430 only */
  50. #define OMAP2430_ST_MPU_MASK (1 << 0)
  51. /* CM_CLKSEL_MPU */
  52. #define OMAP24XX_CLKSEL_MPU_SHIFT 0
  53. #define OMAP24XX_CLKSEL_MPU_MASK (0x1f << 0)
  54. /* CM_CLKSTCTRL_MPU */
  55. #define OMAP24XX_AUTOSTATE_MPU_SHIFT 0
  56. #define OMAP24XX_AUTOSTATE_MPU_MASK (1 << 0)
  57. /* CM_FCLKEN1_CORE specific bits*/
  58. #define OMAP24XX_EN_TV_SHIFT 2
  59. #define OMAP24XX_EN_TV_MASK (1 << 2)
  60. #define OMAP24XX_EN_DSS2_SHIFT 1
  61. #define OMAP24XX_EN_DSS2_MASK (1 << 1)
  62. #define OMAP24XX_EN_DSS1_SHIFT 0
  63. #define OMAP24XX_EN_DSS1_MASK (1 << 0)
  64. /* CM_FCLKEN2_CORE specific bits */
  65. #define OMAP2430_EN_I2CHS2_SHIFT 20
  66. #define OMAP2430_EN_I2CHS2_MASK (1 << 20)
  67. #define OMAP2430_EN_I2CHS1_SHIFT 19
  68. #define OMAP2430_EN_I2CHS1_MASK (1 << 19)
  69. #define OMAP2430_EN_MMCHSDB2_SHIFT 17
  70. #define OMAP2430_EN_MMCHSDB2_MASK (1 << 17)
  71. #define OMAP2430_EN_MMCHSDB1_SHIFT 16
  72. #define OMAP2430_EN_MMCHSDB1_MASK (1 << 16)
  73. /* CM_ICLKEN1_CORE specific bits */
  74. #define OMAP24XX_EN_MAILBOXES_SHIFT 30
  75. #define OMAP24XX_EN_MAILBOXES_MASK (1 << 30)
  76. #define OMAP24XX_EN_DSS_SHIFT 0
  77. #define OMAP24XX_EN_DSS_MASK (1 << 0)
  78. /* CM_ICLKEN2_CORE specific bits */
  79. /* CM_ICLKEN3_CORE */
  80. /* 2430 only */
  81. #define OMAP2430_EN_SDRC_SHIFT 2
  82. #define OMAP2430_EN_SDRC_MASK (1 << 2)
  83. /* CM_ICLKEN4_CORE */
  84. #define OMAP24XX_EN_PKA_SHIFT 4
  85. #define OMAP24XX_EN_PKA_MASK (1 << 4)
  86. #define OMAP24XX_EN_AES_SHIFT 3
  87. #define OMAP24XX_EN_AES_MASK (1 << 3)
  88. #define OMAP24XX_EN_RNG_SHIFT 2
  89. #define OMAP24XX_EN_RNG_MASK (1 << 2)
  90. #define OMAP24XX_EN_SHA_SHIFT 1
  91. #define OMAP24XX_EN_SHA_MASK (1 << 1)
  92. #define OMAP24XX_EN_DES_SHIFT 0
  93. #define OMAP24XX_EN_DES_MASK (1 << 0)
  94. /* CM_IDLEST1_CORE specific bits */
  95. #define OMAP24XX_ST_MAILBOXES_SHIFT 30
  96. #define OMAP24XX_ST_MAILBOXES_MASK (1 << 30)
  97. #define OMAP24XX_ST_WDT4_SHIFT 29
  98. #define OMAP24XX_ST_WDT4_MASK (1 << 29)
  99. #define OMAP2420_ST_WDT3_SHIFT 28
  100. #define OMAP2420_ST_WDT3_MASK (1 << 28)
  101. #define OMAP24XX_ST_MSPRO_SHIFT 27
  102. #define OMAP24XX_ST_MSPRO_MASK (1 << 27)
  103. #define OMAP24XX_ST_FAC_SHIFT 25
  104. #define OMAP24XX_ST_FAC_MASK (1 << 25)
  105. #define OMAP2420_ST_EAC_SHIFT 24
  106. #define OMAP2420_ST_EAC_MASK (1 << 24)
  107. #define OMAP24XX_ST_HDQ_SHIFT 23
  108. #define OMAP24XX_ST_HDQ_MASK (1 << 23)
  109. #define OMAP2420_ST_I2C2_SHIFT 20
  110. #define OMAP2420_ST_I2C2_MASK (1 << 20)
  111. #define OMAP2430_ST_I2CHS1_SHIFT 19
  112. #define OMAP2430_ST_I2CHS1_MASK (1 << 19)
  113. #define OMAP2420_ST_I2C1_SHIFT 19
  114. #define OMAP2420_ST_I2C1_MASK (1 << 19)
  115. #define OMAP2430_ST_I2CHS2_SHIFT 20
  116. #define OMAP2430_ST_I2CHS2_MASK (1 << 20)
  117. #define OMAP24XX_ST_MCBSP2_SHIFT 16
  118. #define OMAP24XX_ST_MCBSP2_MASK (1 << 16)
  119. #define OMAP24XX_ST_MCBSP1_SHIFT 15
  120. #define OMAP24XX_ST_MCBSP1_MASK (1 << 15)
  121. #define OMAP24XX_ST_DSS_SHIFT 0
  122. #define OMAP24XX_ST_DSS_MASK (1 << 0)
  123. /* CM_IDLEST2_CORE */
  124. #define OMAP2430_ST_MCBSP5_SHIFT 5
  125. #define OMAP2430_ST_MCBSP5_MASK (1 << 5)
  126. #define OMAP2430_ST_MCBSP4_SHIFT 4
  127. #define OMAP2430_ST_MCBSP4_MASK (1 << 4)
  128. #define OMAP2430_ST_MCBSP3_SHIFT 3
  129. #define OMAP2430_ST_MCBSP3_MASK (1 << 3)
  130. #define OMAP24XX_ST_SSI_SHIFT 1
  131. #define OMAP24XX_ST_SSI_MASK (1 << 1)
  132. /* CM_IDLEST3_CORE */
  133. /* 2430 only */
  134. #define OMAP2430_ST_SDRC_MASK (1 << 2)
  135. /* CM_IDLEST4_CORE */
  136. #define OMAP24XX_ST_PKA_SHIFT 4
  137. #define OMAP24XX_ST_PKA_MASK (1 << 4)
  138. #define OMAP24XX_ST_AES_SHIFT 3
  139. #define OMAP24XX_ST_AES_MASK (1 << 3)
  140. #define OMAP24XX_ST_RNG_SHIFT 2
  141. #define OMAP24XX_ST_RNG_MASK (1 << 2)
  142. #define OMAP24XX_ST_SHA_SHIFT 1
  143. #define OMAP24XX_ST_SHA_MASK (1 << 1)
  144. #define OMAP24XX_ST_DES_SHIFT 0
  145. #define OMAP24XX_ST_DES_MASK (1 << 0)
  146. /* CM_AUTOIDLE1_CORE */
  147. #define OMAP24XX_AUTO_CAM_MASK (1 << 31)
  148. #define OMAP24XX_AUTO_MAILBOXES_MASK (1 << 30)
  149. #define OMAP24XX_AUTO_WDT4_MASK (1 << 29)
  150. #define OMAP2420_AUTO_WDT3_MASK (1 << 28)
  151. #define OMAP24XX_AUTO_MSPRO_MASK (1 << 27)
  152. #define OMAP2420_AUTO_MMC_MASK (1 << 26)
  153. #define OMAP24XX_AUTO_FAC_MASK (1 << 25)
  154. #define OMAP2420_AUTO_EAC_MASK (1 << 24)
  155. #define OMAP24XX_AUTO_HDQ_MASK (1 << 23)
  156. #define OMAP24XX_AUTO_UART2_MASK (1 << 22)
  157. #define OMAP24XX_AUTO_UART1_MASK (1 << 21)
  158. #define OMAP24XX_AUTO_I2C2_MASK (1 << 20)
  159. #define OMAP24XX_AUTO_I2C1_MASK (1 << 19)
  160. #define OMAP24XX_AUTO_MCSPI2_MASK (1 << 18)
  161. #define OMAP24XX_AUTO_MCSPI1_MASK (1 << 17)
  162. #define OMAP24XX_AUTO_MCBSP2_MASK (1 << 16)
  163. #define OMAP24XX_AUTO_MCBSP1_MASK (1 << 15)
  164. #define OMAP24XX_AUTO_GPT12_MASK (1 << 14)
  165. #define OMAP24XX_AUTO_GPT11_MASK (1 << 13)
  166. #define OMAP24XX_AUTO_GPT10_MASK (1 << 12)
  167. #define OMAP24XX_AUTO_GPT9_MASK (1 << 11)
  168. #define OMAP24XX_AUTO_GPT8_MASK (1 << 10)
  169. #define OMAP24XX_AUTO_GPT7_MASK (1 << 9)
  170. #define OMAP24XX_AUTO_GPT6_MASK (1 << 8)
  171. #define OMAP24XX_AUTO_GPT5_MASK (1 << 7)
  172. #define OMAP24XX_AUTO_GPT4_MASK (1 << 6)
  173. #define OMAP24XX_AUTO_GPT3_MASK (1 << 5)
  174. #define OMAP24XX_AUTO_GPT2_MASK (1 << 4)
  175. #define OMAP2420_AUTO_VLYNQ_MASK (1 << 3)
  176. #define OMAP24XX_AUTO_DSS_MASK (1 << 0)
  177. /* CM_AUTOIDLE2_CORE */
  178. #define OMAP2430_AUTO_MDM_INTC_MASK (1 << 11)
  179. #define OMAP2430_AUTO_GPIO5_MASK (1 << 10)
  180. #define OMAP2430_AUTO_MCSPI3_MASK (1 << 9)
  181. #define OMAP2430_AUTO_MMCHS2_MASK (1 << 8)
  182. #define OMAP2430_AUTO_MMCHS1_MASK (1 << 7)
  183. #define OMAP2430_AUTO_USBHS_MASK (1 << 6)
  184. #define OMAP2430_AUTO_MCBSP5_MASK (1 << 5)
  185. #define OMAP2430_AUTO_MCBSP4_MASK (1 << 4)
  186. #define OMAP2430_AUTO_MCBSP3_MASK (1 << 3)
  187. #define OMAP24XX_AUTO_UART3_MASK (1 << 2)
  188. #define OMAP24XX_AUTO_SSI_MASK (1 << 1)
  189. #define OMAP24XX_AUTO_USB_MASK (1 << 0)
  190. /* CM_AUTOIDLE3_CORE */
  191. #define OMAP24XX_AUTO_SDRC_SHIFT 2
  192. #define OMAP24XX_AUTO_SDRC_MASK (1 << 2)
  193. #define OMAP24XX_AUTO_GPMC_SHIFT 1
  194. #define OMAP24XX_AUTO_GPMC_MASK (1 << 1)
  195. #define OMAP24XX_AUTO_SDMA_SHIFT 0
  196. #define OMAP24XX_AUTO_SDMA_MASK (1 << 0)
  197. /* CM_AUTOIDLE4_CORE */
  198. #define OMAP24XX_AUTO_PKA_MASK (1 << 4)
  199. #define OMAP24XX_AUTO_AES_MASK (1 << 3)
  200. #define OMAP24XX_AUTO_RNG_MASK (1 << 2)
  201. #define OMAP24XX_AUTO_SHA_MASK (1 << 1)
  202. #define OMAP24XX_AUTO_DES_MASK (1 << 0)
  203. /* CM_CLKSEL1_CORE */
  204. #define OMAP24XX_CLKSEL_USB_SHIFT 25
  205. #define OMAP24XX_CLKSEL_USB_MASK (0x7 << 25)
  206. #define OMAP24XX_CLKSEL_SSI_SHIFT 20
  207. #define OMAP24XX_CLKSEL_SSI_MASK (0x1f << 20)
  208. #define OMAP2420_CLKSEL_VLYNQ_SHIFT 15
  209. #define OMAP2420_CLKSEL_VLYNQ_MASK (0x1f << 15)
  210. #define OMAP24XX_CLKSEL_DSS2_SHIFT 13
  211. #define OMAP24XX_CLKSEL_DSS2_MASK (0x1 << 13)
  212. #define OMAP24XX_CLKSEL_DSS1_SHIFT 8
  213. #define OMAP24XX_CLKSEL_DSS1_MASK (0x1f << 8)
  214. #define OMAP24XX_CLKSEL_L4_SHIFT 5
  215. #define OMAP24XX_CLKSEL_L4_MASK (0x3 << 5)
  216. #define OMAP24XX_CLKSEL_L3_SHIFT 0
  217. #define OMAP24XX_CLKSEL_L3_MASK (0x1f << 0)
  218. /* CM_CLKSEL2_CORE */
  219. #define OMAP24XX_CLKSEL_GPT12_SHIFT 22
  220. #define OMAP24XX_CLKSEL_GPT12_MASK (0x3 << 22)
  221. #define OMAP24XX_CLKSEL_GPT11_SHIFT 20
  222. #define OMAP24XX_CLKSEL_GPT11_MASK (0x3 << 20)
  223. #define OMAP24XX_CLKSEL_GPT10_SHIFT 18
  224. #define OMAP24XX_CLKSEL_GPT10_MASK (0x3 << 18)
  225. #define OMAP24XX_CLKSEL_GPT9_SHIFT 16
  226. #define OMAP24XX_CLKSEL_GPT9_MASK (0x3 << 16)
  227. #define OMAP24XX_CLKSEL_GPT8_SHIFT 14
  228. #define OMAP24XX_CLKSEL_GPT8_MASK (0x3 << 14)
  229. #define OMAP24XX_CLKSEL_GPT7_SHIFT 12
  230. #define OMAP24XX_CLKSEL_GPT7_MASK (0x3 << 12)
  231. #define OMAP24XX_CLKSEL_GPT6_SHIFT 10
  232. #define OMAP24XX_CLKSEL_GPT6_MASK (0x3 << 10)
  233. #define OMAP24XX_CLKSEL_GPT5_SHIFT 8
  234. #define OMAP24XX_CLKSEL_GPT5_MASK (0x3 << 8)
  235. #define OMAP24XX_CLKSEL_GPT4_SHIFT 6
  236. #define OMAP24XX_CLKSEL_GPT4_MASK (0x3 << 6)
  237. #define OMAP24XX_CLKSEL_GPT3_SHIFT 4
  238. #define OMAP24XX_CLKSEL_GPT3_MASK (0x3 << 4)
  239. #define OMAP24XX_CLKSEL_GPT2_SHIFT 2
  240. #define OMAP24XX_CLKSEL_GPT2_MASK (0x3 << 2)
  241. /* CM_CLKSTCTRL_CORE */
  242. #define OMAP24XX_AUTOSTATE_DSS_SHIFT 2
  243. #define OMAP24XX_AUTOSTATE_DSS_MASK (1 << 2)
  244. #define OMAP24XX_AUTOSTATE_L4_SHIFT 1
  245. #define OMAP24XX_AUTOSTATE_L4_MASK (1 << 1)
  246. #define OMAP24XX_AUTOSTATE_L3_SHIFT 0
  247. #define OMAP24XX_AUTOSTATE_L3_MASK (1 << 0)
  248. /* CM_FCLKEN_GFX */
  249. #define OMAP24XX_EN_3D_SHIFT 2
  250. #define OMAP24XX_EN_3D_MASK (1 << 2)
  251. #define OMAP24XX_EN_2D_SHIFT 1
  252. #define OMAP24XX_EN_2D_MASK (1 << 1)
  253. /* CM_ICLKEN_GFX specific bits */
  254. /* CM_IDLEST_GFX specific bits */
  255. /* CM_CLKSEL_GFX specific bits */
  256. /* CM_CLKSTCTRL_GFX */
  257. #define OMAP24XX_AUTOSTATE_GFX_SHIFT 0
  258. #define OMAP24XX_AUTOSTATE_GFX_MASK (1 << 0)
  259. /* CM_FCLKEN_WKUP specific bits */
  260. /* CM_ICLKEN_WKUP specific bits */
  261. #define OMAP2430_EN_ICR_SHIFT 6
  262. #define OMAP2430_EN_ICR_MASK (1 << 6)
  263. #define OMAP24XX_EN_OMAPCTRL_SHIFT 5
  264. #define OMAP24XX_EN_OMAPCTRL_MASK (1 << 5)
  265. #define OMAP24XX_EN_WDT1_SHIFT 4
  266. #define OMAP24XX_EN_WDT1_MASK (1 << 4)
  267. #define OMAP24XX_EN_32KSYNC_SHIFT 1
  268. #define OMAP24XX_EN_32KSYNC_MASK (1 << 1)
  269. /* CM_IDLEST_WKUP specific bits */
  270. #define OMAP2430_ST_ICR_SHIFT 6
  271. #define OMAP2430_ST_ICR_MASK (1 << 6)
  272. #define OMAP24XX_ST_OMAPCTRL_SHIFT 5
  273. #define OMAP24XX_ST_OMAPCTRL_MASK (1 << 5)
  274. #define OMAP24XX_ST_WDT1_SHIFT 4
  275. #define OMAP24XX_ST_WDT1_MASK (1 << 4)
  276. #define OMAP24XX_ST_MPU_WDT_SHIFT 3
  277. #define OMAP24XX_ST_MPU_WDT_MASK (1 << 3)
  278. #define OMAP24XX_ST_32KSYNC_SHIFT 1
  279. #define OMAP24XX_ST_32KSYNC_MASK (1 << 1)
  280. /* CM_AUTOIDLE_WKUP */
  281. #define OMAP24XX_AUTO_OMAPCTRL_MASK (1 << 5)
  282. #define OMAP24XX_AUTO_WDT1_MASK (1 << 4)
  283. #define OMAP24XX_AUTO_MPU_WDT_MASK (1 << 3)
  284. #define OMAP24XX_AUTO_GPIOS_MASK (1 << 2)
  285. #define OMAP24XX_AUTO_32KSYNC_MASK (1 << 1)
  286. #define OMAP24XX_AUTO_GPT1_MASK (1 << 0)
  287. /* CM_CLKSEL_WKUP */
  288. #define OMAP24XX_CLKSEL_GPT1_SHIFT 0
  289. #define OMAP24XX_CLKSEL_GPT1_MASK (0x3 << 0)
  290. /* CM_CLKEN_PLL */
  291. #define OMAP24XX_EN_54M_PLL_SHIFT 6
  292. #define OMAP24XX_EN_54M_PLL_MASK (0x3 << 6)
  293. #define OMAP24XX_EN_96M_PLL_SHIFT 2
  294. #define OMAP24XX_EN_96M_PLL_MASK (0x3 << 2)
  295. #define OMAP24XX_EN_DPLL_SHIFT 0
  296. #define OMAP24XX_EN_DPLL_MASK (0x3 << 0)
  297. /* CM_IDLEST_CKGEN */
  298. #define OMAP24XX_ST_54M_APLL_MASK (1 << 9)
  299. #define OMAP24XX_ST_96M_APLL_MASK (1 << 8)
  300. #define OMAP24XX_ST_54M_CLK_MASK (1 << 6)
  301. #define OMAP24XX_ST_12M_CLK_MASK (1 << 5)
  302. #define OMAP24XX_ST_48M_CLK_MASK (1 << 4)
  303. #define OMAP24XX_ST_96M_CLK_MASK (1 << 2)
  304. #define OMAP24XX_ST_CORE_CLK_SHIFT 0
  305. #define OMAP24XX_ST_CORE_CLK_MASK (0x3 << 0)
  306. /* CM_AUTOIDLE_PLL */
  307. #define OMAP24XX_AUTO_54M_SHIFT 6
  308. #define OMAP24XX_AUTO_54M_MASK (0x3 << 6)
  309. #define OMAP24XX_AUTO_96M_SHIFT 2
  310. #define OMAP24XX_AUTO_96M_MASK (0x3 << 2)
  311. #define OMAP24XX_AUTO_DPLL_SHIFT 0
  312. #define OMAP24XX_AUTO_DPLL_MASK (0x3 << 0)
  313. /* CM_CLKSEL1_PLL */
  314. #define OMAP2430_MAXDPLLFASTLOCK_SHIFT 28
  315. #define OMAP2430_MAXDPLLFASTLOCK_MASK (0x7 << 28)
  316. #define OMAP24XX_APLLS_CLKIN_SHIFT 23
  317. #define OMAP24XX_APLLS_CLKIN_MASK (0x7 << 23)
  318. #define OMAP24XX_DPLL_MULT_SHIFT 12
  319. #define OMAP24XX_DPLL_MULT_MASK (0x3ff << 12)
  320. #define OMAP24XX_DPLL_DIV_SHIFT 8
  321. #define OMAP24XX_DPLL_DIV_MASK (0xf << 8)
  322. #define OMAP24XX_54M_SOURCE_SHIFT 5
  323. #define OMAP24XX_54M_SOURCE_MASK (1 << 5)
  324. #define OMAP2430_96M_SOURCE_SHIFT 4
  325. #define OMAP2430_96M_SOURCE_MASK (1 << 4)
  326. #define OMAP24XX_48M_SOURCE_SHIFT 3
  327. #define OMAP24XX_48M_SOURCE_MASK (1 << 3)
  328. #define OMAP2430_ALTCLK_SOURCE_SHIFT 0
  329. #define OMAP2430_ALTCLK_SOURCE_MASK (0x7 << 0)
  330. /* CM_CLKSEL2_PLL */
  331. #define OMAP24XX_CORE_CLK_SRC_SHIFT 0
  332. #define OMAP24XX_CORE_CLK_SRC_MASK (0x3 << 0)
  333. /* CM_FCLKEN_DSP */
  334. #define OMAP2420_EN_IVA_COP_SHIFT 10
  335. #define OMAP2420_EN_IVA_COP_MASK (1 << 10)
  336. #define OMAP2420_EN_IVA_MPU_SHIFT 8
  337. #define OMAP2420_EN_IVA_MPU_MASK (1 << 8)
  338. #define OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT 0
  339. #define OMAP24XX_CM_FCLKEN_DSP_EN_DSP_MASK (1 << 0)
  340. /* CM_ICLKEN_DSP */
  341. #define OMAP2420_EN_DSP_IPI_SHIFT 1
  342. #define OMAP2420_EN_DSP_IPI_MASK (1 << 1)
  343. /* CM_IDLEST_DSP */
  344. #define OMAP2420_ST_IVA_MASK (1 << 8)
  345. #define OMAP2420_ST_IPI_MASK (1 << 1)
  346. #define OMAP24XX_ST_DSP_MASK (1 << 0)
  347. /* CM_AUTOIDLE_DSP */
  348. #define OMAP2420_AUTO_DSP_IPI_MASK (1 << 1)
  349. /* CM_CLKSEL_DSP */
  350. #define OMAP2420_SYNC_IVA_MASK (1 << 13)
  351. #define OMAP2420_CLKSEL_IVA_SHIFT 8
  352. #define OMAP2420_CLKSEL_IVA_MASK (0x1f << 8)
  353. #define OMAP24XX_SYNC_DSP_MASK (1 << 7)
  354. #define OMAP24XX_CLKSEL_DSP_IF_SHIFT 5
  355. #define OMAP24XX_CLKSEL_DSP_IF_MASK (0x3 << 5)
  356. #define OMAP24XX_CLKSEL_DSP_SHIFT 0
  357. #define OMAP24XX_CLKSEL_DSP_MASK (0x1f << 0)
  358. /* CM_CLKSTCTRL_DSP */
  359. #define OMAP2420_AUTOSTATE_IVA_SHIFT 8
  360. #define OMAP2420_AUTOSTATE_IVA_MASK (1 << 8)
  361. #define OMAP24XX_AUTOSTATE_DSP_SHIFT 0
  362. #define OMAP24XX_AUTOSTATE_DSP_MASK (1 << 0)
  363. /* CM_FCLKEN_MDM */
  364. /* 2430 only */
  365. #define OMAP2430_EN_OSC_SHIFT 1
  366. #define OMAP2430_EN_OSC_MASK (1 << 1)
  367. /* CM_ICLKEN_MDM */
  368. /* 2430 only */
  369. #define OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT 0
  370. #define OMAP2430_CM_ICLKEN_MDM_EN_MDM_MASK (1 << 0)
  371. /* CM_IDLEST_MDM specific bits */
  372. /* 2430 only */
  373. /* CM_AUTOIDLE_MDM */
  374. /* 2430 only */
  375. #define OMAP2430_AUTO_OSC_MASK (1 << 1)
  376. #define OMAP2430_AUTO_MDM_MASK (1 << 0)
  377. /* CM_CLKSEL_MDM */
  378. /* 2430 only */
  379. #define OMAP2430_SYNC_MDM_MASK (1 << 4)
  380. #define OMAP2430_CLKSEL_MDM_SHIFT 0
  381. #define OMAP2430_CLKSEL_MDM_MASK (0xf << 0)
  382. /* CM_CLKSTCTRL_MDM */
  383. /* 2430 only */
  384. #define OMAP2430_AUTOSTATE_MDM_SHIFT 0
  385. #define OMAP2430_AUTOSTATE_MDM_MASK (1 << 0)
  386. /* OMAP24XX CM_CLKSTCTRL_*.AUTOSTATE_* register bit values */
  387. #define OMAP24XX_CLKSTCTRL_DISABLE_AUTO 0x0
  388. #define OMAP24XX_CLKSTCTRL_ENABLE_AUTO 0x1
  389. #endif