system.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/io.h>
  14. #include <mach/hardware.h>
  15. #include "crm_regs.h"
  16. /* set cpu low power mode before WFI instruction. This function is called
  17. * mx5 because it can be used for mx50, mx51, and mx53.*/
  18. void mx5_cpu_lp_set(enum mxc_cpu_pwr_mode mode)
  19. {
  20. u32 plat_lpc, arm_srpgcr, ccm_clpcr;
  21. u32 empgc0, empgc1;
  22. int stop_mode = 0;
  23. /* always allow platform to issue a deep sleep mode request */
  24. plat_lpc = __raw_readl(MXC_CORTEXA8_PLAT_LPC) &
  25. ~(MXC_CORTEXA8_PLAT_LPC_DSM);
  26. ccm_clpcr = __raw_readl(MXC_CCM_CLPCR) & ~(MXC_CCM_CLPCR_LPM_MASK);
  27. arm_srpgcr = __raw_readl(MXC_SRPG_ARM_SRPGCR) & ~(MXC_SRPGCR_PCR);
  28. empgc0 = __raw_readl(MXC_SRPG_EMPGC0_SRPGCR) & ~(MXC_SRPGCR_PCR);
  29. empgc1 = __raw_readl(MXC_SRPG_EMPGC1_SRPGCR) & ~(MXC_SRPGCR_PCR);
  30. switch (mode) {
  31. case WAIT_CLOCKED:
  32. break;
  33. case WAIT_UNCLOCKED:
  34. ccm_clpcr |= 0x1 << MXC_CCM_CLPCR_LPM_OFFSET;
  35. break;
  36. case WAIT_UNCLOCKED_POWER_OFF:
  37. case STOP_POWER_OFF:
  38. plat_lpc |= MXC_CORTEXA8_PLAT_LPC_DSM
  39. | MXC_CORTEXA8_PLAT_LPC_DBG_DSM;
  40. if (mode == WAIT_UNCLOCKED_POWER_OFF) {
  41. ccm_clpcr |= 0x1 << MXC_CCM_CLPCR_LPM_OFFSET;
  42. ccm_clpcr &= ~MXC_CCM_CLPCR_VSTBY;
  43. ccm_clpcr &= ~MXC_CCM_CLPCR_SBYOS;
  44. stop_mode = 0;
  45. } else {
  46. ccm_clpcr |= 0x2 << MXC_CCM_CLPCR_LPM_OFFSET;
  47. ccm_clpcr |= 0x3 << MXC_CCM_CLPCR_STBY_COUNT_OFFSET;
  48. ccm_clpcr |= MXC_CCM_CLPCR_VSTBY;
  49. ccm_clpcr |= MXC_CCM_CLPCR_SBYOS;
  50. stop_mode = 1;
  51. }
  52. arm_srpgcr |= MXC_SRPGCR_PCR;
  53. if (tzic_enable_wake(1) != 0)
  54. return;
  55. break;
  56. case STOP_POWER_ON:
  57. ccm_clpcr |= 0x2 << MXC_CCM_CLPCR_LPM_OFFSET;
  58. break;
  59. default:
  60. printk(KERN_WARNING "UNKNOWN cpu power mode: %d\n", mode);
  61. return;
  62. }
  63. __raw_writel(plat_lpc, MXC_CORTEXA8_PLAT_LPC);
  64. __raw_writel(ccm_clpcr, MXC_CCM_CLPCR);
  65. __raw_writel(arm_srpgcr, MXC_SRPG_ARM_SRPGCR);
  66. /* Enable NEON SRPG for all but MX50TO1.0. */
  67. if (mx50_revision() != IMX_CHIP_REVISION_1_0)
  68. __raw_writel(arm_srpgcr, MXC_SRPG_NEON_SRPGCR);
  69. if (stop_mode) {
  70. empgc0 |= MXC_SRPGCR_PCR;
  71. empgc1 |= MXC_SRPGCR_PCR;
  72. __raw_writel(empgc0, MXC_SRPG_EMPGC0_SRPGCR);
  73. __raw_writel(empgc1, MXC_SRPG_EMPGC1_SRPGCR);
  74. }
  75. }