mm.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/hardware.h>
  17. #include <mach/common.h>
  18. #include <mach/devices-common.h>
  19. #include <mach/iomux-v3.h>
  20. /*
  21. * Define the MX51 memory map.
  22. */
  23. static struct map_desc mx51_io_desc[] __initdata = {
  24. imx_map_entry(MX51, IRAM, MT_DEVICE),
  25. imx_map_entry(MX51, DEBUG, MT_DEVICE),
  26. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  27. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  28. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  29. };
  30. /*
  31. * Define the MX53 memory map.
  32. */
  33. static struct map_desc mx53_io_desc[] __initdata = {
  34. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  35. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  36. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  37. };
  38. /*
  39. * This function initializes the memory map. It is called during the
  40. * system startup to create static physical to virtual memory mappings
  41. * for the IO modules.
  42. */
  43. void __init mx51_map_io(void)
  44. {
  45. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  46. }
  47. void __init imx51_init_early(void)
  48. {
  49. mxc_set_cpu_type(MXC_CPU_MX51);
  50. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  51. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  52. }
  53. void __init mx53_map_io(void)
  54. {
  55. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  56. }
  57. void __init imx53_init_early(void)
  58. {
  59. mxc_set_cpu_type(MXC_CPU_MX53);
  60. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  61. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  62. }
  63. void __init mx51_init_irq(void)
  64. {
  65. unsigned long tzic_addr;
  66. void __iomem *tzic_virt;
  67. if (mx51_revision() < IMX_CHIP_REVISION_2_0)
  68. tzic_addr = MX51_TZIC_BASE_ADDR_TO1;
  69. else
  70. tzic_addr = MX51_TZIC_BASE_ADDR;
  71. tzic_virt = ioremap(tzic_addr, SZ_16K);
  72. if (!tzic_virt)
  73. panic("unable to map TZIC interrupt controller\n");
  74. tzic_init_irq(tzic_virt);
  75. }
  76. void __init mx53_init_irq(void)
  77. {
  78. unsigned long tzic_addr;
  79. void __iomem *tzic_virt;
  80. tzic_addr = MX53_TZIC_BASE_ADDR;
  81. tzic_virt = ioremap(tzic_addr, SZ_16K);
  82. if (!tzic_virt)
  83. panic("unable to map TZIC interrupt controller\n");
  84. tzic_init_irq(tzic_virt);
  85. }
  86. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  87. .ap_2_ap_addr = 642,
  88. .uart_2_mcu_addr = 817,
  89. .mcu_2_app_addr = 747,
  90. .mcu_2_shp_addr = 961,
  91. .ata_2_mcu_addr = 1473,
  92. .mcu_2_ata_addr = 1392,
  93. .app_2_per_addr = 1033,
  94. .app_2_mcu_addr = 683,
  95. .shp_2_per_addr = 1251,
  96. .shp_2_mcu_addr = 892,
  97. };
  98. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  99. .fw_name = "sdma-imx51.bin",
  100. .script_addrs = &imx51_sdma_script,
  101. };
  102. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  103. .ap_2_ap_addr = 642,
  104. .app_2_mcu_addr = 683,
  105. .mcu_2_app_addr = 747,
  106. .uart_2_mcu_addr = 817,
  107. .shp_2_mcu_addr = 891,
  108. .mcu_2_shp_addr = 960,
  109. .uartsh_2_mcu_addr = 1032,
  110. .spdif_2_mcu_addr = 1100,
  111. .mcu_2_spdif_addr = 1134,
  112. .firi_2_mcu_addr = 1193,
  113. .mcu_2_firi_addr = 1290,
  114. };
  115. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  116. .fw_name = "sdma-imx53.bin",
  117. .script_addrs = &imx53_sdma_script,
  118. };
  119. void __init imx51_soc_init(void)
  120. {
  121. /* i.mx51 has the i.mx31 type gpio */
  122. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO1_LOW, MX51_MXC_INT_GPIO1_HIGH);
  123. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO2_LOW, MX51_MXC_INT_GPIO2_HIGH);
  124. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO3_LOW, MX51_MXC_INT_GPIO3_HIGH);
  125. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_MXC_INT_GPIO4_LOW, MX51_MXC_INT_GPIO4_HIGH);
  126. /* i.mx51 has the i.mx35 type sdma */
  127. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  128. }
  129. void __init imx53_soc_init(void)
  130. {
  131. /* i.mx53 has the i.mx31 type gpio */
  132. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  133. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  134. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  135. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  136. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  137. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  138. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  139. /* i.mx53 has the i.mx35 type sdma */
  140. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  141. }