clock-mx51-mx53.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk mx53_pll4_sw_clk;
  31. static struct clk lp_apm_clk;
  32. static struct clk periph_apm_clk;
  33. static struct clk ahb_clk;
  34. static struct clk ipg_clk;
  35. static struct clk usboh3_clk;
  36. static struct clk emi_fast_clk;
  37. static struct clk ipu_clk;
  38. static struct clk mipi_hsc1_clk;
  39. static struct clk esdhc1_clk;
  40. static struct clk esdhc2_clk;
  41. static struct clk esdhc3_mx53_clk;
  42. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  43. /* calculate best pre and post dividers to get the required divider */
  44. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post,
  45. u32 max_pre, u32 max_post)
  46. {
  47. if (div >= max_pre * max_post) {
  48. *pre = max_pre;
  49. *post = max_post;
  50. } else if (div >= max_pre) {
  51. u32 min_pre, temp_pre, old_err, err;
  52. min_pre = DIV_ROUND_UP(div, max_post);
  53. old_err = max_pre;
  54. for (temp_pre = max_pre; temp_pre >= min_pre; temp_pre--) {
  55. err = div % temp_pre;
  56. if (err == 0) {
  57. *pre = temp_pre;
  58. break;
  59. }
  60. err = temp_pre - err;
  61. if (err < old_err) {
  62. old_err = err;
  63. *pre = temp_pre;
  64. }
  65. }
  66. *post = DIV_ROUND_UP(div, *pre);
  67. } else {
  68. *pre = div;
  69. *post = 1;
  70. }
  71. }
  72. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  73. {
  74. u32 reg = __raw_readl(clk->enable_reg);
  75. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  76. reg |= mode << clk->enable_shift;
  77. __raw_writel(reg, clk->enable_reg);
  78. }
  79. static int _clk_ccgr_enable(struct clk *clk)
  80. {
  81. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  82. return 0;
  83. }
  84. static void _clk_ccgr_disable(struct clk *clk)
  85. {
  86. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  87. }
  88. static int _clk_ccgr_enable_inrun(struct clk *clk)
  89. {
  90. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  91. return 0;
  92. }
  93. static void _clk_ccgr_disable_inwait(struct clk *clk)
  94. {
  95. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  96. }
  97. /*
  98. * For the 4-to-1 muxed input clock
  99. */
  100. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  101. struct clk *m1, struct clk *m2, struct clk *m3)
  102. {
  103. if (parent == m0)
  104. return 0;
  105. else if (parent == m1)
  106. return 1;
  107. else if (parent == m2)
  108. return 2;
  109. else if (parent == m3)
  110. return 3;
  111. else
  112. BUG();
  113. return -EINVAL;
  114. }
  115. static inline void __iomem *_mx51_get_pll_base(struct clk *pll)
  116. {
  117. if (pll == &pll1_main_clk)
  118. return MX51_DPLL1_BASE;
  119. else if (pll == &pll2_sw_clk)
  120. return MX51_DPLL2_BASE;
  121. else if (pll == &pll3_sw_clk)
  122. return MX51_DPLL3_BASE;
  123. else
  124. BUG();
  125. return NULL;
  126. }
  127. static inline void __iomem *_mx53_get_pll_base(struct clk *pll)
  128. {
  129. if (pll == &pll1_main_clk)
  130. return MX53_DPLL1_BASE;
  131. else if (pll == &pll2_sw_clk)
  132. return MX53_DPLL2_BASE;
  133. else if (pll == &pll3_sw_clk)
  134. return MX53_DPLL3_BASE;
  135. else if (pll == &mx53_pll4_sw_clk)
  136. return MX53_DPLL4_BASE;
  137. else
  138. BUG();
  139. return NULL;
  140. }
  141. static inline void __iomem *_get_pll_base(struct clk *pll)
  142. {
  143. if (cpu_is_mx51())
  144. return _mx51_get_pll_base(pll);
  145. else
  146. return _mx53_get_pll_base(pll);
  147. }
  148. static unsigned long clk_pll_get_rate(struct clk *clk)
  149. {
  150. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  151. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  152. void __iomem *pllbase;
  153. s64 temp;
  154. unsigned long parent_rate;
  155. parent_rate = clk_get_rate(clk->parent);
  156. pllbase = _get_pll_base(clk);
  157. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  158. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  159. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  160. if (pll_hfsm == 0) {
  161. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  162. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  163. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  164. } else {
  165. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  166. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  167. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  168. }
  169. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  170. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  171. mfi = (mfi <= 5) ? 5 : mfi;
  172. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  173. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  174. /* Sign extend to 32-bits */
  175. if (mfn >= 0x04000000) {
  176. mfn |= 0xFC000000;
  177. mfn_abs = -mfn;
  178. }
  179. ref_clk = 2 * parent_rate;
  180. if (dbl != 0)
  181. ref_clk *= 2;
  182. ref_clk /= (pdf + 1);
  183. temp = (u64) ref_clk * mfn_abs;
  184. do_div(temp, mfd + 1);
  185. if (mfn < 0)
  186. temp = -temp;
  187. temp = (ref_clk * mfi) + temp;
  188. return temp;
  189. }
  190. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  191. {
  192. u32 reg;
  193. void __iomem *pllbase;
  194. long mfi, pdf, mfn, mfd = 999999;
  195. s64 temp64;
  196. unsigned long quad_parent_rate;
  197. unsigned long pll_hfsm, dp_ctl;
  198. unsigned long parent_rate;
  199. parent_rate = clk_get_rate(clk->parent);
  200. pllbase = _get_pll_base(clk);
  201. quad_parent_rate = 4 * parent_rate;
  202. pdf = mfi = -1;
  203. while (++pdf < 16 && mfi < 5)
  204. mfi = rate * (pdf+1) / quad_parent_rate;
  205. if (mfi > 15)
  206. return -EINVAL;
  207. pdf--;
  208. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  209. do_div(temp64, quad_parent_rate/1000000);
  210. mfn = (long)temp64;
  211. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  212. /* use dpdck0_2 */
  213. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  214. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  215. if (pll_hfsm == 0) {
  216. reg = mfi << 4 | pdf;
  217. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  218. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  219. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  220. } else {
  221. reg = mfi << 4 | pdf;
  222. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  223. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  224. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  225. }
  226. return 0;
  227. }
  228. static int _clk_pll_enable(struct clk *clk)
  229. {
  230. u32 reg;
  231. void __iomem *pllbase;
  232. int i = 0;
  233. pllbase = _get_pll_base(clk);
  234. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  235. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  236. /* Wait for lock */
  237. do {
  238. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  239. if (reg & MXC_PLL_DP_CTL_LRF)
  240. break;
  241. udelay(1);
  242. } while (++i < MAX_DPLL_WAIT_TRIES);
  243. if (i == MAX_DPLL_WAIT_TRIES) {
  244. pr_err("MX5: pll locking failed\n");
  245. return -EINVAL;
  246. }
  247. return 0;
  248. }
  249. static void _clk_pll_disable(struct clk *clk)
  250. {
  251. u32 reg;
  252. void __iomem *pllbase;
  253. pllbase = _get_pll_base(clk);
  254. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  255. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  256. }
  257. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  258. {
  259. u32 reg, step;
  260. reg = __raw_readl(MXC_CCM_CCSR);
  261. /* When switching from pll_main_clk to a bypass clock, first select a
  262. * multiplexed clock in 'step_sel', then shift the glitchless mux
  263. * 'pll1_sw_clk_sel'.
  264. *
  265. * When switching back, do it in reverse order
  266. */
  267. if (parent == &pll1_main_clk) {
  268. /* Switch to pll1_main_clk */
  269. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  270. __raw_writel(reg, MXC_CCM_CCSR);
  271. /* step_clk mux switched to lp_apm, to save power. */
  272. reg = __raw_readl(MXC_CCM_CCSR);
  273. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  274. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  275. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  276. } else {
  277. if (parent == &lp_apm_clk) {
  278. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  279. } else if (parent == &pll2_sw_clk) {
  280. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  281. } else if (parent == &pll3_sw_clk) {
  282. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  283. } else
  284. return -EINVAL;
  285. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  286. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  287. __raw_writel(reg, MXC_CCM_CCSR);
  288. /* Switch to step_clk */
  289. reg = __raw_readl(MXC_CCM_CCSR);
  290. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  291. }
  292. __raw_writel(reg, MXC_CCM_CCSR);
  293. return 0;
  294. }
  295. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  296. {
  297. u32 reg, div;
  298. unsigned long parent_rate;
  299. parent_rate = clk_get_rate(clk->parent);
  300. reg = __raw_readl(MXC_CCM_CCSR);
  301. if (clk->parent == &pll2_sw_clk) {
  302. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  303. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  304. } else if (clk->parent == &pll3_sw_clk) {
  305. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  306. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  307. } else
  308. div = 1;
  309. return parent_rate / div;
  310. }
  311. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  312. {
  313. u32 reg;
  314. reg = __raw_readl(MXC_CCM_CCSR);
  315. if (parent == &pll2_sw_clk)
  316. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  317. else
  318. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  319. __raw_writel(reg, MXC_CCM_CCSR);
  320. return 0;
  321. }
  322. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  323. {
  324. u32 reg;
  325. if (parent == &osc_clk)
  326. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  327. else
  328. return -EINVAL;
  329. __raw_writel(reg, MXC_CCM_CCSR);
  330. return 0;
  331. }
  332. static unsigned long clk_cpu_get_rate(struct clk *clk)
  333. {
  334. u32 cacrr, div;
  335. unsigned long parent_rate;
  336. parent_rate = clk_get_rate(clk->parent);
  337. cacrr = __raw_readl(MXC_CCM_CACRR);
  338. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  339. return parent_rate / div;
  340. }
  341. static int clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  342. {
  343. u32 reg, cpu_podf;
  344. unsigned long parent_rate;
  345. parent_rate = clk_get_rate(clk->parent);
  346. cpu_podf = parent_rate / rate - 1;
  347. /* use post divider to change freq */
  348. reg = __raw_readl(MXC_CCM_CACRR);
  349. reg &= ~MXC_CCM_CACRR_ARM_PODF_MASK;
  350. reg |= cpu_podf << MXC_CCM_CACRR_ARM_PODF_OFFSET;
  351. __raw_writel(reg, MXC_CCM_CACRR);
  352. return 0;
  353. }
  354. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  355. {
  356. u32 reg, mux;
  357. int i = 0;
  358. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  359. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  360. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  361. __raw_writel(reg, MXC_CCM_CBCMR);
  362. /* Wait for lock */
  363. do {
  364. reg = __raw_readl(MXC_CCM_CDHIPR);
  365. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  366. break;
  367. udelay(1);
  368. } while (++i < MAX_DPLL_WAIT_TRIES);
  369. if (i == MAX_DPLL_WAIT_TRIES) {
  370. pr_err("MX5: Set parent for periph_apm clock failed\n");
  371. return -EINVAL;
  372. }
  373. return 0;
  374. }
  375. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  376. {
  377. u32 reg;
  378. reg = __raw_readl(MXC_CCM_CBCDR);
  379. if (parent == &pll2_sw_clk)
  380. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  381. else if (parent == &periph_apm_clk)
  382. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  383. else
  384. return -EINVAL;
  385. __raw_writel(reg, MXC_CCM_CBCDR);
  386. return 0;
  387. }
  388. static struct clk main_bus_clk = {
  389. .parent = &pll2_sw_clk,
  390. .set_parent = _clk_main_bus_set_parent,
  391. };
  392. static unsigned long clk_ahb_get_rate(struct clk *clk)
  393. {
  394. u32 reg, div;
  395. unsigned long parent_rate;
  396. parent_rate = clk_get_rate(clk->parent);
  397. reg = __raw_readl(MXC_CCM_CBCDR);
  398. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  399. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  400. return parent_rate / div;
  401. }
  402. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  403. {
  404. u32 reg, div;
  405. unsigned long parent_rate;
  406. int i = 0;
  407. parent_rate = clk_get_rate(clk->parent);
  408. div = parent_rate / rate;
  409. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  410. return -EINVAL;
  411. reg = __raw_readl(MXC_CCM_CBCDR);
  412. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  413. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  414. __raw_writel(reg, MXC_CCM_CBCDR);
  415. /* Wait for lock */
  416. do {
  417. reg = __raw_readl(MXC_CCM_CDHIPR);
  418. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  419. break;
  420. udelay(1);
  421. } while (++i < MAX_DPLL_WAIT_TRIES);
  422. if (i == MAX_DPLL_WAIT_TRIES) {
  423. pr_err("MX5: clk_ahb_set_rate failed\n");
  424. return -EINVAL;
  425. }
  426. return 0;
  427. }
  428. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  429. unsigned long rate)
  430. {
  431. u32 div;
  432. unsigned long parent_rate;
  433. parent_rate = clk_get_rate(clk->parent);
  434. div = parent_rate / rate;
  435. if (div > 8)
  436. div = 8;
  437. else if (div == 0)
  438. div++;
  439. return parent_rate / div;
  440. }
  441. static int _clk_max_enable(struct clk *clk)
  442. {
  443. u32 reg;
  444. _clk_ccgr_enable(clk);
  445. /* Handshake with MAX when LPM is entered. */
  446. reg = __raw_readl(MXC_CCM_CLPCR);
  447. if (cpu_is_mx51())
  448. reg &= ~MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  449. else if (cpu_is_mx53())
  450. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  451. __raw_writel(reg, MXC_CCM_CLPCR);
  452. return 0;
  453. }
  454. static void _clk_max_disable(struct clk *clk)
  455. {
  456. u32 reg;
  457. _clk_ccgr_disable_inwait(clk);
  458. /* No Handshake with MAX when LPM is entered as its disabled. */
  459. reg = __raw_readl(MXC_CCM_CLPCR);
  460. if (cpu_is_mx51())
  461. reg |= MX51_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  462. else if (cpu_is_mx53())
  463. reg &= ~MX53_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  464. __raw_writel(reg, MXC_CCM_CLPCR);
  465. }
  466. static unsigned long clk_ipg_get_rate(struct clk *clk)
  467. {
  468. u32 reg, div;
  469. unsigned long parent_rate;
  470. parent_rate = clk_get_rate(clk->parent);
  471. reg = __raw_readl(MXC_CCM_CBCDR);
  472. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  473. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  474. return parent_rate / div;
  475. }
  476. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  477. {
  478. u32 reg, prediv1, prediv2, podf;
  479. unsigned long parent_rate;
  480. parent_rate = clk_get_rate(clk->parent);
  481. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  482. /* the main_bus_clk is the one before the DVFS engine */
  483. reg = __raw_readl(MXC_CCM_CBCDR);
  484. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  485. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  486. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  487. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  488. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  489. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  490. return parent_rate / (prediv1 * prediv2 * podf);
  491. } else if (clk->parent == &ipg_clk)
  492. return parent_rate;
  493. else
  494. BUG();
  495. }
  496. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  497. {
  498. u32 reg;
  499. reg = __raw_readl(MXC_CCM_CBCMR);
  500. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  501. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  502. if (parent == &ipg_clk)
  503. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  504. else if (parent == &lp_apm_clk)
  505. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  506. else if (parent != &main_bus_clk)
  507. return -EINVAL;
  508. __raw_writel(reg, MXC_CCM_CBCMR);
  509. return 0;
  510. }
  511. #define clk_nfc_set_parent NULL
  512. static unsigned long clk_nfc_get_rate(struct clk *clk)
  513. {
  514. unsigned long rate;
  515. u32 reg, div;
  516. reg = __raw_readl(MXC_CCM_CBCDR);
  517. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  518. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  519. rate = clk_get_rate(clk->parent) / div;
  520. WARN_ON(rate == 0);
  521. return rate;
  522. }
  523. static unsigned long clk_nfc_round_rate(struct clk *clk,
  524. unsigned long rate)
  525. {
  526. u32 div;
  527. unsigned long parent_rate = clk_get_rate(clk->parent);
  528. if (!rate)
  529. return -EINVAL;
  530. div = parent_rate / rate;
  531. if (parent_rate % rate)
  532. div++;
  533. if (div > 8)
  534. return -EINVAL;
  535. return parent_rate / div;
  536. }
  537. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  538. {
  539. u32 reg, div;
  540. div = clk_get_rate(clk->parent) / rate;
  541. if (div == 0)
  542. div++;
  543. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  544. return -EINVAL;
  545. reg = __raw_readl(MXC_CCM_CBCDR);
  546. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  547. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  548. __raw_writel(reg, MXC_CCM_CBCDR);
  549. while (__raw_readl(MXC_CCM_CDHIPR) &
  550. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  551. }
  552. return 0;
  553. }
  554. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  555. {
  556. return external_high_reference;
  557. }
  558. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  559. {
  560. return external_low_reference;
  561. }
  562. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  563. {
  564. return oscillator_reference;
  565. }
  566. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  567. {
  568. return ckih2_reference;
  569. }
  570. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  571. {
  572. u32 reg, div;
  573. reg = __raw_readl(MXC_CCM_CBCDR);
  574. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  575. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  576. return clk_get_rate(clk->parent) / div;
  577. }
  578. static unsigned long _clk_ddr_hf_get_rate(struct clk *clk)
  579. {
  580. unsigned long rate;
  581. u32 reg, div;
  582. reg = __raw_readl(MXC_CCM_CBCDR);
  583. div = ((reg & MXC_CCM_CBCDR_DDR_PODF_MASK) >>
  584. MXC_CCM_CBCDR_DDR_PODF_OFFSET) + 1;
  585. rate = clk_get_rate(clk->parent) / div;
  586. return rate;
  587. }
  588. /* External high frequency clock */
  589. static struct clk ckih_clk = {
  590. .get_rate = get_high_reference_clock_rate,
  591. };
  592. static struct clk ckih2_clk = {
  593. .get_rate = get_ckih2_reference_clock_rate,
  594. };
  595. static struct clk osc_clk = {
  596. .get_rate = get_oscillator_reference_clock_rate,
  597. };
  598. /* External low frequency (32kHz) clock */
  599. static struct clk ckil_clk = {
  600. .get_rate = get_low_reference_clock_rate,
  601. };
  602. static struct clk pll1_main_clk = {
  603. .parent = &osc_clk,
  604. .get_rate = clk_pll_get_rate,
  605. .enable = _clk_pll_enable,
  606. .disable = _clk_pll_disable,
  607. };
  608. /* Clock tree block diagram (WIP):
  609. * CCM: Clock Controller Module
  610. *
  611. * PLL output -> |
  612. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  613. * PLL bypass -> |
  614. *
  615. */
  616. /* PLL1 SW supplies to ARM core */
  617. static struct clk pll1_sw_clk = {
  618. .parent = &pll1_main_clk,
  619. .set_parent = _clk_pll1_sw_set_parent,
  620. .get_rate = clk_pll1_sw_get_rate,
  621. };
  622. /* PLL2 SW supplies to AXI/AHB/IP buses */
  623. static struct clk pll2_sw_clk = {
  624. .parent = &osc_clk,
  625. .get_rate = clk_pll_get_rate,
  626. .set_rate = _clk_pll_set_rate,
  627. .set_parent = _clk_pll2_sw_set_parent,
  628. .enable = _clk_pll_enable,
  629. .disable = _clk_pll_disable,
  630. };
  631. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  632. static struct clk pll3_sw_clk = {
  633. .parent = &osc_clk,
  634. .set_rate = _clk_pll_set_rate,
  635. .get_rate = clk_pll_get_rate,
  636. .enable = _clk_pll_enable,
  637. .disable = _clk_pll_disable,
  638. };
  639. /* PLL4 SW supplies to LVDS Display Bridge(LDB) */
  640. static struct clk mx53_pll4_sw_clk = {
  641. .parent = &osc_clk,
  642. .set_rate = _clk_pll_set_rate,
  643. .enable = _clk_pll_enable,
  644. .disable = _clk_pll_disable,
  645. };
  646. /* Low-power Audio Playback Mode clock */
  647. static struct clk lp_apm_clk = {
  648. .parent = &osc_clk,
  649. .set_parent = _clk_lp_apm_set_parent,
  650. };
  651. static struct clk periph_apm_clk = {
  652. .parent = &pll1_sw_clk,
  653. .set_parent = _clk_periph_apm_set_parent,
  654. };
  655. static struct clk cpu_clk = {
  656. .parent = &pll1_sw_clk,
  657. .get_rate = clk_cpu_get_rate,
  658. .set_rate = clk_cpu_set_rate,
  659. };
  660. static struct clk ahb_clk = {
  661. .parent = &main_bus_clk,
  662. .get_rate = clk_ahb_get_rate,
  663. .set_rate = _clk_ahb_set_rate,
  664. .round_rate = _clk_ahb_round_rate,
  665. };
  666. static struct clk iim_clk = {
  667. .parent = &ipg_clk,
  668. .enable_reg = MXC_CCM_CCGR0,
  669. .enable_shift = MXC_CCM_CCGRx_CG15_OFFSET,
  670. };
  671. /* Main IP interface clock for access to registers */
  672. static struct clk ipg_clk = {
  673. .parent = &ahb_clk,
  674. .get_rate = clk_ipg_get_rate,
  675. };
  676. static struct clk ipg_perclk = {
  677. .parent = &lp_apm_clk,
  678. .get_rate = clk_ipg_per_get_rate,
  679. .set_parent = _clk_ipg_per_set_parent,
  680. };
  681. static struct clk ahb_max_clk = {
  682. .parent = &ahb_clk,
  683. .enable_reg = MXC_CCM_CCGR0,
  684. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  685. .enable = _clk_max_enable,
  686. .disable = _clk_max_disable,
  687. };
  688. static struct clk aips_tz1_clk = {
  689. .parent = &ahb_clk,
  690. .secondary = &ahb_max_clk,
  691. .enable_reg = MXC_CCM_CCGR0,
  692. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  693. .enable = _clk_ccgr_enable,
  694. .disable = _clk_ccgr_disable_inwait,
  695. };
  696. static struct clk aips_tz2_clk = {
  697. .parent = &ahb_clk,
  698. .secondary = &ahb_max_clk,
  699. .enable_reg = MXC_CCM_CCGR0,
  700. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  701. .enable = _clk_ccgr_enable,
  702. .disable = _clk_ccgr_disable_inwait,
  703. };
  704. static struct clk gpc_dvfs_clk = {
  705. .enable_reg = MXC_CCM_CCGR5,
  706. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  707. .enable = _clk_ccgr_enable,
  708. .disable = _clk_ccgr_disable,
  709. };
  710. static struct clk gpt_32k_clk = {
  711. .id = 0,
  712. .parent = &ckil_clk,
  713. };
  714. static struct clk dummy_clk = {
  715. .id = 0,
  716. };
  717. static struct clk emi_slow_clk = {
  718. .parent = &pll2_sw_clk,
  719. .enable_reg = MXC_CCM_CCGR5,
  720. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  721. .enable = _clk_ccgr_enable,
  722. .disable = _clk_ccgr_disable_inwait,
  723. .get_rate = clk_emi_slow_get_rate,
  724. };
  725. static int clk_ipu_enable(struct clk *clk)
  726. {
  727. u32 reg;
  728. _clk_ccgr_enable(clk);
  729. /* Enable handshake with IPU when certain clock rates are changed */
  730. reg = __raw_readl(MXC_CCM_CCDR);
  731. reg &= ~MXC_CCM_CCDR_IPU_HS_MASK;
  732. __raw_writel(reg, MXC_CCM_CCDR);
  733. /* Enable handshake with IPU when LPM is entered */
  734. reg = __raw_readl(MXC_CCM_CLPCR);
  735. reg &= ~MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  736. __raw_writel(reg, MXC_CCM_CLPCR);
  737. return 0;
  738. }
  739. static void clk_ipu_disable(struct clk *clk)
  740. {
  741. u32 reg;
  742. _clk_ccgr_disable(clk);
  743. /* Disable handshake with IPU whe dividers are changed */
  744. reg = __raw_readl(MXC_CCM_CCDR);
  745. reg |= MXC_CCM_CCDR_IPU_HS_MASK;
  746. __raw_writel(reg, MXC_CCM_CCDR);
  747. /* Disable handshake with IPU when LPM is entered */
  748. reg = __raw_readl(MXC_CCM_CLPCR);
  749. reg |= MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS;
  750. __raw_writel(reg, MXC_CCM_CLPCR);
  751. }
  752. static struct clk ahbmux1_clk = {
  753. .parent = &ahb_clk,
  754. .secondary = &ahb_max_clk,
  755. .enable_reg = MXC_CCM_CCGR0,
  756. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  757. .enable = _clk_ccgr_enable,
  758. .disable = _clk_ccgr_disable_inwait,
  759. };
  760. static struct clk ipu_sec_clk = {
  761. .parent = &emi_fast_clk,
  762. .secondary = &ahbmux1_clk,
  763. };
  764. static struct clk ddr_hf_clk = {
  765. .parent = &pll1_sw_clk,
  766. .get_rate = _clk_ddr_hf_get_rate,
  767. };
  768. static struct clk ddr_clk = {
  769. .parent = &ddr_hf_clk,
  770. };
  771. /* clock definitions for MIPI HSC unit which has been removed
  772. * from documentation, but not from hardware
  773. */
  774. static int _clk_hsc_enable(struct clk *clk)
  775. {
  776. u32 reg;
  777. _clk_ccgr_enable(clk);
  778. /* Handshake with IPU when certain clock rates are changed. */
  779. reg = __raw_readl(MXC_CCM_CCDR);
  780. reg &= ~MXC_CCM_CCDR_HSC_HS_MASK;
  781. __raw_writel(reg, MXC_CCM_CCDR);
  782. reg = __raw_readl(MXC_CCM_CLPCR);
  783. reg &= ~MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  784. __raw_writel(reg, MXC_CCM_CLPCR);
  785. return 0;
  786. }
  787. static void _clk_hsc_disable(struct clk *clk)
  788. {
  789. u32 reg;
  790. _clk_ccgr_disable(clk);
  791. /* No handshake with HSC as its not enabled. */
  792. reg = __raw_readl(MXC_CCM_CCDR);
  793. reg |= MXC_CCM_CCDR_HSC_HS_MASK;
  794. __raw_writel(reg, MXC_CCM_CCDR);
  795. reg = __raw_readl(MXC_CCM_CLPCR);
  796. reg |= MXC_CCM_CLPCR_BYPASS_HSC_LPM_HS;
  797. __raw_writel(reg, MXC_CCM_CLPCR);
  798. }
  799. static struct clk mipi_hsp_clk = {
  800. .parent = &ipu_clk,
  801. .enable_reg = MXC_CCM_CCGR4,
  802. .enable_shift = MXC_CCM_CCGRx_CG6_OFFSET,
  803. .enable = _clk_hsc_enable,
  804. .disable = _clk_hsc_disable,
  805. .secondary = &mipi_hsc1_clk,
  806. };
  807. #define DEFINE_CLOCK_CCGR(name, i, er, es, pfx, p, s) \
  808. static struct clk name = { \
  809. .id = i, \
  810. .enable_reg = er, \
  811. .enable_shift = es, \
  812. .get_rate = pfx##_get_rate, \
  813. .set_rate = pfx##_set_rate, \
  814. .round_rate = pfx##_round_rate, \
  815. .set_parent = pfx##_set_parent, \
  816. .enable = _clk_ccgr_enable, \
  817. .disable = _clk_ccgr_disable, \
  818. .parent = p, \
  819. .secondary = s, \
  820. }
  821. #define DEFINE_CLOCK_MAX(name, i, er, es, pfx, p, s) \
  822. static struct clk name = { \
  823. .id = i, \
  824. .enable_reg = er, \
  825. .enable_shift = es, \
  826. .get_rate = pfx##_get_rate, \
  827. .set_rate = pfx##_set_rate, \
  828. .set_parent = pfx##_set_parent, \
  829. .enable = _clk_max_enable, \
  830. .disable = _clk_max_disable, \
  831. .parent = p, \
  832. .secondary = s, \
  833. }
  834. #define CLK_GET_RATE(name, nr, bitsname) \
  835. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  836. { \
  837. u32 reg, pred, podf; \
  838. \
  839. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  840. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  841. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  842. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  843. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  844. \
  845. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  846. (pred + 1) * (podf + 1)); \
  847. }
  848. #define CLK_SET_PARENT(name, nr, bitsname) \
  849. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  850. { \
  851. u32 reg, mux; \
  852. \
  853. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  854. &pll3_sw_clk, &lp_apm_clk); \
  855. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  856. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  857. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  858. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  859. \
  860. return 0; \
  861. }
  862. #define CLK_SET_RATE(name, nr, bitsname) \
  863. static int clk_##name##_set_rate(struct clk *clk, unsigned long rate) \
  864. { \
  865. u32 reg, div, parent_rate; \
  866. u32 pre = 0, post = 0; \
  867. \
  868. parent_rate = clk_get_rate(clk->parent); \
  869. div = parent_rate / rate; \
  870. \
  871. if ((parent_rate / div) != rate) \
  872. return -EINVAL; \
  873. \
  874. __calc_pre_post_dividers(div, &pre, &post, \
  875. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK >> \
  876. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET) + 1, \
  877. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK >> \
  878. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET) + 1);\
  879. \
  880. /* Set sdhc1 clock divider */ \
  881. reg = __raw_readl(MXC_CCM_CSCDR##nr) & \
  882. ~(MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK \
  883. | MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK); \
  884. reg |= (post - 1) << \
  885. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  886. reg |= (pre - 1) << \
  887. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  888. __raw_writel(reg, MXC_CCM_CSCDR##nr); \
  889. \
  890. return 0; \
  891. }
  892. /* UART */
  893. CLK_GET_RATE(uart, 1, UART)
  894. CLK_SET_PARENT(uart, 1, UART)
  895. static struct clk uart_root_clk = {
  896. .parent = &pll2_sw_clk,
  897. .get_rate = clk_uart_get_rate,
  898. .set_parent = clk_uart_set_parent,
  899. };
  900. /* USBOH3 */
  901. CLK_GET_RATE(usboh3, 1, USBOH3)
  902. CLK_SET_PARENT(usboh3, 1, USBOH3)
  903. static struct clk usboh3_clk = {
  904. .parent = &pll2_sw_clk,
  905. .get_rate = clk_usboh3_get_rate,
  906. .set_parent = clk_usboh3_set_parent,
  907. .enable = _clk_ccgr_enable,
  908. .disable = _clk_ccgr_disable,
  909. .enable_reg = MXC_CCM_CCGR2,
  910. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  911. };
  912. static struct clk usb_ahb_clk = {
  913. .parent = &ipg_clk,
  914. .enable = _clk_ccgr_enable,
  915. .disable = _clk_ccgr_disable,
  916. .enable_reg = MXC_CCM_CCGR2,
  917. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  918. };
  919. static int clk_usb_phy1_set_parent(struct clk *clk, struct clk *parent)
  920. {
  921. u32 reg;
  922. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USB_PHY_CLK_SEL;
  923. if (parent == &pll3_sw_clk)
  924. reg |= 1 << MXC_CCM_CSCMR1_USB_PHY_CLK_SEL_OFFSET;
  925. __raw_writel(reg, MXC_CCM_CSCMR1);
  926. return 0;
  927. }
  928. static struct clk usb_phy1_clk = {
  929. .parent = &pll3_sw_clk,
  930. .set_parent = clk_usb_phy1_set_parent,
  931. .enable = _clk_ccgr_enable,
  932. .enable_reg = MXC_CCM_CCGR2,
  933. .enable_shift = MXC_CCM_CCGRx_CG0_OFFSET,
  934. .disable = _clk_ccgr_disable,
  935. };
  936. /* eCSPI */
  937. CLK_GET_RATE(ecspi, 2, CSPI)
  938. CLK_SET_PARENT(ecspi, 1, CSPI)
  939. static struct clk ecspi_main_clk = {
  940. .parent = &pll3_sw_clk,
  941. .get_rate = clk_ecspi_get_rate,
  942. .set_parent = clk_ecspi_set_parent,
  943. };
  944. /* eSDHC */
  945. CLK_GET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  946. CLK_SET_PARENT(esdhc1, 1, ESDHC1_MSHC1)
  947. CLK_SET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  948. /* mx51 specific */
  949. CLK_GET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  950. CLK_SET_PARENT(esdhc2, 1, ESDHC2_MSHC2)
  951. CLK_SET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  952. static int clk_esdhc3_set_parent(struct clk *clk, struct clk *parent)
  953. {
  954. u32 reg;
  955. reg = __raw_readl(MXC_CCM_CSCMR1);
  956. if (parent == &esdhc1_clk)
  957. reg &= ~MXC_CCM_CSCMR1_ESDHC3_CLK_SEL;
  958. else if (parent == &esdhc2_clk)
  959. reg |= MXC_CCM_CSCMR1_ESDHC3_CLK_SEL;
  960. else
  961. return -EINVAL;
  962. __raw_writel(reg, MXC_CCM_CSCMR1);
  963. return 0;
  964. }
  965. static int clk_esdhc4_set_parent(struct clk *clk, struct clk *parent)
  966. {
  967. u32 reg;
  968. reg = __raw_readl(MXC_CCM_CSCMR1);
  969. if (parent == &esdhc1_clk)
  970. reg &= ~MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  971. else if (parent == &esdhc2_clk)
  972. reg |= MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  973. else
  974. return -EINVAL;
  975. __raw_writel(reg, MXC_CCM_CSCMR1);
  976. return 0;
  977. }
  978. /* mx53 specific */
  979. static int clk_esdhc2_mx53_set_parent(struct clk *clk, struct clk *parent)
  980. {
  981. u32 reg;
  982. reg = __raw_readl(MXC_CCM_CSCMR1);
  983. if (parent == &esdhc1_clk)
  984. reg &= ~MXC_CCM_CSCMR1_ESDHC2_MSHC2_MX53_CLK_SEL;
  985. else if (parent == &esdhc3_mx53_clk)
  986. reg |= MXC_CCM_CSCMR1_ESDHC2_MSHC2_MX53_CLK_SEL;
  987. else
  988. return -EINVAL;
  989. __raw_writel(reg, MXC_CCM_CSCMR1);
  990. return 0;
  991. }
  992. CLK_GET_RATE(esdhc3_mx53, 1, ESDHC3_MX53)
  993. CLK_SET_PARENT(esdhc3_mx53, 1, ESDHC3_MX53)
  994. CLK_SET_RATE(esdhc3_mx53, 1, ESDHC3_MX53)
  995. static int clk_esdhc4_mx53_set_parent(struct clk *clk, struct clk *parent)
  996. {
  997. u32 reg;
  998. reg = __raw_readl(MXC_CCM_CSCMR1);
  999. if (parent == &esdhc1_clk)
  1000. reg &= ~MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  1001. else if (parent == &esdhc3_mx53_clk)
  1002. reg |= MXC_CCM_CSCMR1_ESDHC4_CLK_SEL;
  1003. else
  1004. return -EINVAL;
  1005. __raw_writel(reg, MXC_CCM_CSCMR1);
  1006. return 0;
  1007. }
  1008. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  1009. static struct clk name = { \
  1010. .id = i, \
  1011. .enable_reg = er, \
  1012. .enable_shift = es, \
  1013. .get_rate = gr, \
  1014. .set_rate = sr, \
  1015. .enable = e, \
  1016. .disable = d, \
  1017. .parent = p, \
  1018. .secondary = s, \
  1019. }
  1020. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  1021. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  1022. /* Shared peripheral bus arbiter */
  1023. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  1024. NULL, NULL, &ipg_clk, NULL);
  1025. /* UART */
  1026. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  1027. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  1028. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  1029. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  1030. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  1031. NULL, NULL, &ipg_clk, &spba_clk);
  1032. DEFINE_CLOCK(uart4_ipg_clk, 3, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG4_OFFSET,
  1033. NULL, NULL, &ipg_clk, &spba_clk);
  1034. DEFINE_CLOCK(uart5_ipg_clk, 4, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG6_OFFSET,
  1035. NULL, NULL, &ipg_clk, &spba_clk);
  1036. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  1037. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  1038. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  1039. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  1040. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  1041. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  1042. DEFINE_CLOCK(uart4_clk, 3, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG5_OFFSET,
  1043. NULL, NULL, &uart_root_clk, &uart4_ipg_clk);
  1044. DEFINE_CLOCK(uart5_clk, 4, MXC_CCM_CCGR7, MXC_CCM_CCGRx_CG7_OFFSET,
  1045. NULL, NULL, &uart_root_clk, &uart5_ipg_clk);
  1046. /* GPT */
  1047. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  1048. NULL, NULL, &ipg_clk, NULL);
  1049. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  1050. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  1051. DEFINE_CLOCK(pwm1_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG6_OFFSET,
  1052. NULL, NULL, &ipg_clk, NULL);
  1053. DEFINE_CLOCK(pwm2_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG8_OFFSET,
  1054. NULL, NULL, &ipg_clk, NULL);
  1055. /* I2C */
  1056. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  1057. NULL, NULL, &ipg_perclk, NULL);
  1058. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  1059. NULL, NULL, &ipg_perclk, NULL);
  1060. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  1061. NULL, NULL, &ipg_clk, NULL);
  1062. DEFINE_CLOCK(i2c3_mx53_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  1063. NULL, NULL, &ipg_perclk, NULL);
  1064. /* FEC */
  1065. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  1066. NULL, NULL, &ipg_clk, NULL);
  1067. /* NFC */
  1068. DEFINE_CLOCK_CCGR(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  1069. clk_nfc, &emi_slow_clk, NULL);
  1070. /* SSI */
  1071. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  1072. NULL, NULL, &ipg_clk, NULL);
  1073. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  1074. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  1075. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  1076. NULL, NULL, &ipg_clk, NULL);
  1077. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  1078. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  1079. DEFINE_CLOCK(ssi3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG12_OFFSET,
  1080. NULL, NULL, &ipg_clk, NULL);
  1081. DEFINE_CLOCK(ssi3_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG13_OFFSET,
  1082. NULL, NULL, &pll3_sw_clk, &ssi3_ipg_clk);
  1083. /* eCSPI */
  1084. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1085. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1086. &ipg_clk, &spba_clk);
  1087. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  1088. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  1089. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  1090. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  1091. &ipg_clk, &aips_tz2_clk);
  1092. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  1093. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  1094. /* CSPI */
  1095. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  1096. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  1097. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  1098. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  1099. /* SDMA */
  1100. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  1101. NULL, NULL, &ahb_clk, NULL);
  1102. /* eSDHC */
  1103. DEFINE_CLOCK_FULL(esdhc1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG0_OFFSET,
  1104. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1105. DEFINE_CLOCK_MAX(esdhc1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG1_OFFSET,
  1106. clk_esdhc1, &pll2_sw_clk, &esdhc1_ipg_clk);
  1107. DEFINE_CLOCK_FULL(esdhc2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG2_OFFSET,
  1108. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1109. DEFINE_CLOCK_FULL(esdhc3_ipg_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG4_OFFSET,
  1110. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1111. DEFINE_CLOCK_FULL(esdhc4_ipg_clk, 3, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG6_OFFSET,
  1112. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  1113. /* mx51 specific */
  1114. DEFINE_CLOCK_MAX(esdhc2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG3_OFFSET,
  1115. clk_esdhc2, &pll2_sw_clk, &esdhc2_ipg_clk);
  1116. static struct clk esdhc3_clk = {
  1117. .id = 2,
  1118. .parent = &esdhc1_clk,
  1119. .set_parent = clk_esdhc3_set_parent,
  1120. .enable_reg = MXC_CCM_CCGR3,
  1121. .enable_shift = MXC_CCM_CCGRx_CG5_OFFSET,
  1122. .enable = _clk_max_enable,
  1123. .disable = _clk_max_disable,
  1124. .secondary = &esdhc3_ipg_clk,
  1125. };
  1126. static struct clk esdhc4_clk = {
  1127. .id = 3,
  1128. .parent = &esdhc1_clk,
  1129. .set_parent = clk_esdhc4_set_parent,
  1130. .enable_reg = MXC_CCM_CCGR3,
  1131. .enable_shift = MXC_CCM_CCGRx_CG7_OFFSET,
  1132. .enable = _clk_max_enable,
  1133. .disable = _clk_max_disable,
  1134. .secondary = &esdhc4_ipg_clk,
  1135. };
  1136. /* mx53 specific */
  1137. static struct clk esdhc2_mx53_clk = {
  1138. .id = 2,
  1139. .parent = &esdhc1_clk,
  1140. .set_parent = clk_esdhc2_mx53_set_parent,
  1141. .enable_reg = MXC_CCM_CCGR3,
  1142. .enable_shift = MXC_CCM_CCGRx_CG3_OFFSET,
  1143. .enable = _clk_max_enable,
  1144. .disable = _clk_max_disable,
  1145. .secondary = &esdhc3_ipg_clk,
  1146. };
  1147. DEFINE_CLOCK_MAX(esdhc3_mx53_clk, 2, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG5_OFFSET,
  1148. clk_esdhc3_mx53, &pll2_sw_clk, &esdhc2_ipg_clk);
  1149. static struct clk esdhc4_mx53_clk = {
  1150. .id = 3,
  1151. .parent = &esdhc1_clk,
  1152. .set_parent = clk_esdhc4_mx53_set_parent,
  1153. .enable_reg = MXC_CCM_CCGR3,
  1154. .enable_shift = MXC_CCM_CCGRx_CG7_OFFSET,
  1155. .enable = _clk_max_enable,
  1156. .disable = _clk_max_disable,
  1157. .secondary = &esdhc4_ipg_clk,
  1158. };
  1159. DEFINE_CLOCK(mipi_esc_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG5_OFFSET, NULL, NULL, NULL, &pll2_sw_clk);
  1160. DEFINE_CLOCK(mipi_hsc2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG4_OFFSET, NULL, NULL, &mipi_esc_clk, &pll2_sw_clk);
  1161. DEFINE_CLOCK(mipi_hsc1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG3_OFFSET, NULL, NULL, &mipi_hsc2_clk, &pll2_sw_clk);
  1162. /* IPU */
  1163. DEFINE_CLOCK_FULL(ipu_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG5_OFFSET,
  1164. NULL, NULL, clk_ipu_enable, clk_ipu_disable, &ahb_clk, &ipu_sec_clk);
  1165. DEFINE_CLOCK_FULL(emi_fast_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG7_OFFSET,
  1166. NULL, NULL, _clk_ccgr_enable, _clk_ccgr_disable_inwait,
  1167. &ddr_clk, NULL);
  1168. DEFINE_CLOCK(ipu_di0_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG5_OFFSET,
  1169. NULL, NULL, &pll3_sw_clk, NULL);
  1170. DEFINE_CLOCK(ipu_di1_clk, 0, MXC_CCM_CCGR6, MXC_CCM_CCGRx_CG6_OFFSET,
  1171. NULL, NULL, &pll3_sw_clk, NULL);
  1172. #define _REGISTER_CLOCK(d, n, c) \
  1173. { \
  1174. .dev_id = d, \
  1175. .con_id = n, \
  1176. .clk = &c, \
  1177. },
  1178. static struct clk_lookup mx51_lookups[] = {
  1179. /* i.mx51 has the i.mx21 type uart */
  1180. _REGISTER_CLOCK("imx21-uart.0", NULL, uart1_clk)
  1181. _REGISTER_CLOCK("imx21-uart.1", NULL, uart2_clk)
  1182. _REGISTER_CLOCK("imx21-uart.2", NULL, uart3_clk)
  1183. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1184. /* i.mx51 has the i.mx27 type fec */
  1185. _REGISTER_CLOCK("imx27-fec.0", NULL, fec_clk)
  1186. _REGISTER_CLOCK("mxc_pwm.0", "pwm", pwm1_clk)
  1187. _REGISTER_CLOCK("mxc_pwm.1", "pwm", pwm2_clk)
  1188. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  1189. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  1190. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  1191. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  1192. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", usb_ahb_clk)
  1193. _REGISTER_CLOCK("mxc-ehci.0", "usb_phy1", usb_phy1_clk)
  1194. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  1195. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", usb_ahb_clk)
  1196. _REGISTER_CLOCK("mxc-ehci.2", "usb", usboh3_clk)
  1197. _REGISTER_CLOCK("mxc-ehci.2", "usb_ahb", usb_ahb_clk)
  1198. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  1199. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  1200. _REGISTER_CLOCK("imx-keypad", NULL, dummy_clk)
  1201. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  1202. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  1203. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  1204. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  1205. /* i.mx51 has the i.mx35 type sdma */
  1206. _REGISTER_CLOCK("imx35-sdma", NULL, sdma_clk)
  1207. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  1208. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  1209. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  1210. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  1211. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  1212. /* i.mx51 has the i.mx35 type cspi */
  1213. _REGISTER_CLOCK("imx35-cspi.0", NULL, cspi_clk)
  1214. _REGISTER_CLOCK("sdhci-esdhc-imx51.0", NULL, esdhc1_clk)
  1215. _REGISTER_CLOCK("sdhci-esdhc-imx51.1", NULL, esdhc2_clk)
  1216. _REGISTER_CLOCK("sdhci-esdhc-imx51.2", NULL, esdhc3_clk)
  1217. _REGISTER_CLOCK("sdhci-esdhc-imx51.3", NULL, esdhc4_clk)
  1218. _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk)
  1219. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1220. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  1221. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  1222. _REGISTER_CLOCK(NULL, "mipi_hsp", mipi_hsp_clk)
  1223. _REGISTER_CLOCK("imx-ipuv3", NULL, ipu_clk)
  1224. _REGISTER_CLOCK("imx-ipuv3", "di0", ipu_di0_clk)
  1225. _REGISTER_CLOCK("imx-ipuv3", "di1", ipu_di1_clk)
  1226. _REGISTER_CLOCK(NULL, "gpc_dvfs", gpc_dvfs_clk)
  1227. };
  1228. static struct clk_lookup mx53_lookups[] = {
  1229. /* i.mx53 has the i.mx21 type uart */
  1230. _REGISTER_CLOCK("imx21-uart.0", NULL, uart1_clk)
  1231. _REGISTER_CLOCK("imx21-uart.1", NULL, uart2_clk)
  1232. _REGISTER_CLOCK("imx21-uart.2", NULL, uart3_clk)
  1233. _REGISTER_CLOCK("imx21-uart.3", NULL, uart4_clk)
  1234. _REGISTER_CLOCK("imx21-uart.4", NULL, uart5_clk)
  1235. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  1236. /* i.mx53 has the i.mx25 type fec */
  1237. _REGISTER_CLOCK("imx25-fec.0", NULL, fec_clk)
  1238. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk)
  1239. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  1240. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  1241. _REGISTER_CLOCK("imx-i2c.2", NULL, i2c3_mx53_clk)
  1242. /* i.mx53 has the i.mx51 type ecspi */
  1243. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  1244. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  1245. /* i.mx53 has the i.mx25 type cspi */
  1246. _REGISTER_CLOCK("imx35-cspi.0", NULL, cspi_clk)
  1247. _REGISTER_CLOCK("sdhci-esdhc-imx53.0", NULL, esdhc1_clk)
  1248. _REGISTER_CLOCK("sdhci-esdhc-imx53.1", NULL, esdhc2_mx53_clk)
  1249. _REGISTER_CLOCK("sdhci-esdhc-imx53.2", NULL, esdhc3_mx53_clk)
  1250. _REGISTER_CLOCK("sdhci-esdhc-imx53.3", NULL, esdhc4_mx53_clk)
  1251. _REGISTER_CLOCK("imx2-wdt.0", NULL, dummy_clk)
  1252. _REGISTER_CLOCK("imx2-wdt.1", NULL, dummy_clk)
  1253. /* i.mx53 has the i.mx35 type sdma */
  1254. _REGISTER_CLOCK("imx35-sdma", NULL, sdma_clk)
  1255. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  1256. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  1257. _REGISTER_CLOCK("imx-ssi.2", NULL, ssi3_clk)
  1258. _REGISTER_CLOCK("imx-keypad", NULL, dummy_clk)
  1259. };
  1260. static void clk_tree_init(void)
  1261. {
  1262. u32 reg;
  1263. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  1264. /*
  1265. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  1266. * 8MHz, its derived from lp_apm.
  1267. *
  1268. * FIXME: Verify if true for all boards
  1269. */
  1270. reg = __raw_readl(MXC_CCM_CBCDR);
  1271. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  1272. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  1273. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  1274. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  1275. __raw_writel(reg, MXC_CCM_CBCDR);
  1276. }
  1277. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  1278. unsigned long ckih1, unsigned long ckih2)
  1279. {
  1280. int i;
  1281. external_low_reference = ckil;
  1282. external_high_reference = ckih1;
  1283. ckih2_reference = ckih2;
  1284. oscillator_reference = osc;
  1285. for (i = 0; i < ARRAY_SIZE(mx51_lookups); i++)
  1286. clkdev_add(&mx51_lookups[i]);
  1287. clk_tree_init();
  1288. clk_enable(&cpu_clk);
  1289. clk_enable(&main_bus_clk);
  1290. clk_enable(&iim_clk);
  1291. mx51_revision();
  1292. clk_disable(&iim_clk);
  1293. mx51_display_revision();
  1294. /* move usb_phy_clk to 24MHz */
  1295. clk_set_parent(&usb_phy1_clk, &osc_clk);
  1296. /* set the usboh3_clk parent to pll2_sw_clk */
  1297. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  1298. /* Set SDHC parents to be PLL2 */
  1299. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1300. clk_set_parent(&esdhc2_clk, &pll2_sw_clk);
  1301. /* set SDHC root clock as 166.25MHZ*/
  1302. clk_set_rate(&esdhc1_clk, 166250000);
  1303. clk_set_rate(&esdhc2_clk, 166250000);
  1304. /* System timer */
  1305. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  1306. MX51_MXC_INT_GPT);
  1307. return 0;
  1308. }
  1309. int __init mx53_clocks_init(unsigned long ckil, unsigned long osc,
  1310. unsigned long ckih1, unsigned long ckih2)
  1311. {
  1312. int i;
  1313. external_low_reference = ckil;
  1314. external_high_reference = ckih1;
  1315. ckih2_reference = ckih2;
  1316. oscillator_reference = osc;
  1317. for (i = 0; i < ARRAY_SIZE(mx53_lookups); i++)
  1318. clkdev_add(&mx53_lookups[i]);
  1319. clk_tree_init();
  1320. clk_set_parent(&uart_root_clk, &pll3_sw_clk);
  1321. clk_enable(&cpu_clk);
  1322. clk_enable(&main_bus_clk);
  1323. clk_enable(&iim_clk);
  1324. mx53_revision();
  1325. clk_disable(&iim_clk);
  1326. mx53_display_revision();
  1327. /* Set SDHC parents to be PLL2 */
  1328. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  1329. clk_set_parent(&esdhc3_mx53_clk, &pll2_sw_clk);
  1330. /* set SDHC root clock as 200MHZ*/
  1331. clk_set_rate(&esdhc1_clk, 200000000);
  1332. clk_set_rate(&esdhc3_mx53_clk, 200000000);
  1333. /* System timer */
  1334. mxc_timer_init(&gpt_clk, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR),
  1335. MX53_INT_GPT);
  1336. return 0;
  1337. }