board-mx51_babbage.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/i2c.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/input.h>
  19. #include <linux/spi/flash.h>
  20. #include <linux/spi/spi.h>
  21. #include <mach/common.h>
  22. #include <mach/hardware.h>
  23. #include <mach/iomux-mx51.h>
  24. #include <asm/irq.h>
  25. #include <asm/setup.h>
  26. #include <asm/mach-types.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/time.h>
  29. #include "devices-imx51.h"
  30. #include "devices.h"
  31. #include "cpu_op-mx51.h"
  32. #define BABBAGE_USB_HUB_RESET IMX_GPIO_NR(1, 7)
  33. #define BABBAGE_USBH1_STP IMX_GPIO_NR(1, 27)
  34. #define BABBAGE_USB_PHY_RESET IMX_GPIO_NR(2, 5)
  35. #define BABBAGE_FEC_PHY_RESET IMX_GPIO_NR(2, 14)
  36. #define BABBAGE_POWER_KEY IMX_GPIO_NR(2, 21)
  37. #define BABBAGE_ECSPI1_CS0 IMX_GPIO_NR(4, 24)
  38. #define BABBAGE_ECSPI1_CS1 IMX_GPIO_NR(4, 25)
  39. #define BABBAGE_SD2_CD IMX_GPIO_NR(1, 6)
  40. #define BABBAGE_SD2_WP IMX_GPIO_NR(1, 5)
  41. /* USB_CTRL_1 */
  42. #define MX51_USB_CTRL_1_OFFSET 0x10
  43. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  44. #define MX51_USB_PLLDIV_12_MHZ 0x00
  45. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  46. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  47. static struct gpio_keys_button babbage_buttons[] = {
  48. {
  49. .gpio = BABBAGE_POWER_KEY,
  50. .code = BTN_0,
  51. .desc = "PWR",
  52. .active_low = 1,
  53. .wakeup = 1,
  54. },
  55. };
  56. static const struct gpio_keys_platform_data imx_button_data __initconst = {
  57. .buttons = babbage_buttons,
  58. .nbuttons = ARRAY_SIZE(babbage_buttons),
  59. };
  60. static iomux_v3_cfg_t mx51babbage_pads[] = {
  61. /* UART1 */
  62. MX51_PAD_UART1_RXD__UART1_RXD,
  63. MX51_PAD_UART1_TXD__UART1_TXD,
  64. MX51_PAD_UART1_RTS__UART1_RTS,
  65. MX51_PAD_UART1_CTS__UART1_CTS,
  66. /* UART2 */
  67. MX51_PAD_UART2_RXD__UART2_RXD,
  68. MX51_PAD_UART2_TXD__UART2_TXD,
  69. /* UART3 */
  70. MX51_PAD_EIM_D25__UART3_RXD,
  71. MX51_PAD_EIM_D26__UART3_TXD,
  72. MX51_PAD_EIM_D27__UART3_RTS,
  73. MX51_PAD_EIM_D24__UART3_CTS,
  74. /* I2C1 */
  75. MX51_PAD_EIM_D16__I2C1_SDA,
  76. MX51_PAD_EIM_D19__I2C1_SCL,
  77. /* I2C2 */
  78. MX51_PAD_KEY_COL4__I2C2_SCL,
  79. MX51_PAD_KEY_COL5__I2C2_SDA,
  80. /* HSI2C */
  81. MX51_PAD_I2C1_CLK__I2C1_CLK,
  82. MX51_PAD_I2C1_DAT__I2C1_DAT,
  83. /* USB HOST1 */
  84. MX51_PAD_USBH1_CLK__USBH1_CLK,
  85. MX51_PAD_USBH1_DIR__USBH1_DIR,
  86. MX51_PAD_USBH1_NXT__USBH1_NXT,
  87. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  88. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  89. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  90. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  91. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  92. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  93. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  94. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  95. /* USB HUB reset line*/
  96. MX51_PAD_GPIO1_7__GPIO1_7,
  97. /* USB PHY reset line */
  98. MX51_PAD_EIM_D21__GPIO2_5,
  99. /* FEC */
  100. MX51_PAD_EIM_EB2__FEC_MDIO,
  101. MX51_PAD_EIM_EB3__FEC_RDATA1,
  102. MX51_PAD_EIM_CS2__FEC_RDATA2,
  103. MX51_PAD_EIM_CS3__FEC_RDATA3,
  104. MX51_PAD_EIM_CS4__FEC_RX_ER,
  105. MX51_PAD_EIM_CS5__FEC_CRS,
  106. MX51_PAD_NANDF_RB2__FEC_COL,
  107. MX51_PAD_NANDF_RB3__FEC_RX_CLK,
  108. MX51_PAD_NANDF_D9__FEC_RDATA0,
  109. MX51_PAD_NANDF_D8__FEC_TDATA0,
  110. MX51_PAD_NANDF_CS2__FEC_TX_ER,
  111. MX51_PAD_NANDF_CS3__FEC_MDC,
  112. MX51_PAD_NANDF_CS4__FEC_TDATA1,
  113. MX51_PAD_NANDF_CS5__FEC_TDATA2,
  114. MX51_PAD_NANDF_CS6__FEC_TDATA3,
  115. MX51_PAD_NANDF_CS7__FEC_TX_EN,
  116. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
  117. /* FEC PHY reset line */
  118. MX51_PAD_EIM_A20__GPIO2_14,
  119. /* SD 1 */
  120. MX51_PAD_SD1_CMD__SD1_CMD,
  121. MX51_PAD_SD1_CLK__SD1_CLK,
  122. MX51_PAD_SD1_DATA0__SD1_DATA0,
  123. MX51_PAD_SD1_DATA1__SD1_DATA1,
  124. MX51_PAD_SD1_DATA2__SD1_DATA2,
  125. MX51_PAD_SD1_DATA3__SD1_DATA3,
  126. /* CD/WP from controller */
  127. MX51_PAD_GPIO1_0__SD1_CD,
  128. MX51_PAD_GPIO1_1__SD1_WP,
  129. /* SD 2 */
  130. MX51_PAD_SD2_CMD__SD2_CMD,
  131. MX51_PAD_SD2_CLK__SD2_CLK,
  132. MX51_PAD_SD2_DATA0__SD2_DATA0,
  133. MX51_PAD_SD2_DATA1__SD2_DATA1,
  134. MX51_PAD_SD2_DATA2__SD2_DATA2,
  135. MX51_PAD_SD2_DATA3__SD2_DATA3,
  136. /* CD/WP gpio */
  137. MX51_PAD_GPIO1_6__GPIO1_6,
  138. MX51_PAD_GPIO1_5__GPIO1_5,
  139. /* eCSPI1 */
  140. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  141. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  142. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  143. MX51_PAD_CSPI1_SS0__GPIO4_24,
  144. MX51_PAD_CSPI1_SS1__GPIO4_25,
  145. };
  146. /* Serial ports */
  147. static const struct imxuart_platform_data uart_pdata __initconst = {
  148. .flags = IMXUART_HAVE_RTSCTS,
  149. };
  150. static const struct imxi2c_platform_data babbage_i2c_data __initconst = {
  151. .bitrate = 100000,
  152. };
  153. static struct imxi2c_platform_data babbage_hsi2c_data = {
  154. .bitrate = 400000,
  155. };
  156. static struct gpio mx51_babbage_usbh1_gpios[] = {
  157. { BABBAGE_USBH1_STP, GPIOF_OUT_INIT_LOW, "usbh1_stp" },
  158. { BABBAGE_USB_PHY_RESET, GPIOF_OUT_INIT_LOW, "usbh1_phy_reset" },
  159. };
  160. static int gpio_usbh1_active(void)
  161. {
  162. iomux_v3_cfg_t usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO1_27;
  163. int ret;
  164. /* Set USBH1_STP to GPIO and toggle it */
  165. mxc_iomux_v3_setup_pad(usbh1stp_gpio);
  166. ret = gpio_request_array(mx51_babbage_usbh1_gpios,
  167. ARRAY_SIZE(mx51_babbage_usbh1_gpios));
  168. if (ret) {
  169. pr_debug("failed to get USBH1 pins: %d\n", ret);
  170. return ret;
  171. }
  172. msleep(100);
  173. gpio_set_value(BABBAGE_USBH1_STP, 1);
  174. gpio_set_value(BABBAGE_USB_PHY_RESET, 1);
  175. gpio_free_array(mx51_babbage_usbh1_gpios,
  176. ARRAY_SIZE(mx51_babbage_usbh1_gpios));
  177. return 0;
  178. }
  179. static inline void babbage_usbhub_reset(void)
  180. {
  181. int ret;
  182. /* Reset USB hub */
  183. ret = gpio_request_one(BABBAGE_USB_HUB_RESET,
  184. GPIOF_OUT_INIT_LOW, "GPIO1_7");
  185. if (ret) {
  186. printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);
  187. return;
  188. }
  189. msleep(2);
  190. /* Deassert reset */
  191. gpio_set_value(BABBAGE_USB_HUB_RESET, 1);
  192. }
  193. static inline void babbage_fec_reset(void)
  194. {
  195. int ret;
  196. /* reset FEC PHY */
  197. ret = gpio_request_one(BABBAGE_FEC_PHY_RESET,
  198. GPIOF_OUT_INIT_LOW, "fec-phy-reset");
  199. if (ret) {
  200. printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);
  201. return;
  202. }
  203. msleep(1);
  204. gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);
  205. }
  206. /* This function is board specific as the bit mask for the plldiv will also
  207. be different for other Freescale SoCs, thus a common bitmask is not
  208. possible and cannot get place in /plat-mxc/ehci.c.*/
  209. static int initialize_otg_port(struct platform_device *pdev)
  210. {
  211. u32 v;
  212. void __iomem *usb_base;
  213. void __iomem *usbother_base;
  214. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  215. if (!usb_base)
  216. return -ENOMEM;
  217. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  218. /* Set the PHY clock to 19.2MHz */
  219. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  220. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  221. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  222. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  223. iounmap(usb_base);
  224. mdelay(10);
  225. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  226. }
  227. static int initialize_usbh1_port(struct platform_device *pdev)
  228. {
  229. u32 v;
  230. void __iomem *usb_base;
  231. void __iomem *usbother_base;
  232. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  233. if (!usb_base)
  234. return -ENOMEM;
  235. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  236. /* The clock for the USBH1 ULPI port will come externally from the PHY. */
  237. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  238. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
  239. iounmap(usb_base);
  240. mdelay(10);
  241. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  242. MXC_EHCI_ITC_NO_THRESHOLD);
  243. }
  244. static struct mxc_usbh_platform_data dr_utmi_config = {
  245. .init = initialize_otg_port,
  246. .portsc = MXC_EHCI_UTMI_16BIT,
  247. };
  248. static struct fsl_usb2_platform_data usb_pdata = {
  249. .operating_mode = FSL_USB2_DR_DEVICE,
  250. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  251. };
  252. static struct mxc_usbh_platform_data usbh1_config = {
  253. .init = initialize_usbh1_port,
  254. .portsc = MXC_EHCI_MODE_ULPI,
  255. };
  256. static int otg_mode_host;
  257. static int __init babbage_otg_mode(char *options)
  258. {
  259. if (!strcmp(options, "host"))
  260. otg_mode_host = 1;
  261. else if (!strcmp(options, "device"))
  262. otg_mode_host = 0;
  263. else
  264. pr_info("otg_mode neither \"host\" nor \"device\". "
  265. "Defaulting to device\n");
  266. return 0;
  267. }
  268. __setup("otg_mode=", babbage_otg_mode);
  269. static struct spi_board_info mx51_babbage_spi_board_info[] __initdata = {
  270. {
  271. .modalias = "mtd_dataflash",
  272. .max_speed_hz = 25000000,
  273. .bus_num = 0,
  274. .chip_select = 1,
  275. .mode = SPI_MODE_0,
  276. .platform_data = NULL,
  277. },
  278. };
  279. static int mx51_babbage_spi_cs[] = {
  280. BABBAGE_ECSPI1_CS0,
  281. BABBAGE_ECSPI1_CS1,
  282. };
  283. static const struct spi_imx_master mx51_babbage_spi_pdata __initconst = {
  284. .chipselect = mx51_babbage_spi_cs,
  285. .num_chipselect = ARRAY_SIZE(mx51_babbage_spi_cs),
  286. };
  287. static const struct esdhc_platform_data mx51_babbage_sd1_data __initconst = {
  288. .cd_type = ESDHC_CD_CONTROLLER,
  289. .wp_type = ESDHC_WP_CONTROLLER,
  290. };
  291. static const struct esdhc_platform_data mx51_babbage_sd2_data __initconst = {
  292. .cd_gpio = BABBAGE_SD2_CD,
  293. .wp_gpio = BABBAGE_SD2_WP,
  294. .cd_type = ESDHC_CD_GPIO,
  295. .wp_type = ESDHC_WP_GPIO,
  296. };
  297. /*
  298. * Board specific initialization.
  299. */
  300. static void __init mx51_babbage_init(void)
  301. {
  302. iomux_v3_cfg_t usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;
  303. iomux_v3_cfg_t power_key = _MX51_PAD_EIM_A27__GPIO2_21 |
  304. MUX_PAD_CTRL(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | PAD_CTL_PUS_100K_UP);
  305. imx51_soc_init();
  306. #if defined(CONFIG_CPU_FREQ_IMX)
  307. get_cpu_op = mx51_get_cpu_op;
  308. #endif
  309. mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,
  310. ARRAY_SIZE(mx51babbage_pads));
  311. imx51_add_imx_uart(0, &uart_pdata);
  312. imx51_add_imx_uart(1, &uart_pdata);
  313. imx51_add_imx_uart(2, &uart_pdata);
  314. babbage_fec_reset();
  315. imx51_add_fec(NULL);
  316. /* Set the PAD settings for the pwr key. */
  317. mxc_iomux_v3_setup_pad(power_key);
  318. imx_add_gpio_keys(&imx_button_data);
  319. imx51_add_imx_i2c(0, &babbage_i2c_data);
  320. imx51_add_imx_i2c(1, &babbage_i2c_data);
  321. mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);
  322. if (otg_mode_host)
  323. mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
  324. else {
  325. initialize_otg_port(NULL);
  326. mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
  327. }
  328. gpio_usbh1_active();
  329. mxc_register_device(&mxc_usbh1_device, &usbh1_config);
  330. /* setback USBH1_STP to be function */
  331. mxc_iomux_v3_setup_pad(usbh1stp);
  332. babbage_usbhub_reset();
  333. imx51_add_sdhci_esdhc_imx(0, &mx51_babbage_sd1_data);
  334. imx51_add_sdhci_esdhc_imx(1, &mx51_babbage_sd2_data);
  335. spi_register_board_info(mx51_babbage_spi_board_info,
  336. ARRAY_SIZE(mx51_babbage_spi_board_info));
  337. imx51_add_ecspi(0, &mx51_babbage_spi_pdata);
  338. imx51_add_imx2_wdt(0, NULL);
  339. }
  340. static void __init mx51_babbage_timer_init(void)
  341. {
  342. mx51_clocks_init(32768, 24000000, 22579200, 0);
  343. }
  344. static struct sys_timer mx51_babbage_timer = {
  345. .init = mx51_babbage_timer_init,
  346. };
  347. MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")
  348. /* Maintainer: Amit Kucheria <amit.kucheria@canonical.com> */
  349. .boot_params = MX51_PHYS_OFFSET + 0x100,
  350. .map_io = mx51_map_io,
  351. .init_early = imx51_init_early,
  352. .init_irq = mx51_init_irq,
  353. .timer = &mx51_babbage_timer,
  354. .init_machine = mx51_babbage_init,
  355. MACHINE_END