board-cpuimx51sd.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. *
  3. * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
  4. *
  5. * based on board-mx51_babbage.c which is
  6. * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  8. *
  9. * The code contained herein is licensed under the GNU General Public
  10. * License. You may obtain a copy of the GNU General Public License
  11. * Version 2 or later at the following locations:
  12. *
  13. * http://www.opensource.org/licenses/gpl-license.html
  14. * http://www.gnu.org/copyleft/gpl.html
  15. */
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c.h>
  19. #include <linux/i2c/tsc2007.h>
  20. #include <linux/gpio.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/i2c-gpio.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/can/platform/mcp251x.h>
  28. #include <mach/eukrea-baseboards.h>
  29. #include <mach/common.h>
  30. #include <mach/hardware.h>
  31. #include <mach/iomux-mx51.h>
  32. #include <asm/irq.h>
  33. #include <asm/setup.h>
  34. #include <asm/mach-types.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/time.h>
  37. #include "devices-imx51.h"
  38. #include "devices.h"
  39. #include "cpu_op-mx51.h"
  40. #define USBH1_RST IMX_GPIO_NR(2, 28)
  41. #define ETH_RST IMX_GPIO_NR(2, 31)
  42. #define TSC2007_IRQGPIO IMX_GPIO_NR(3, 12)
  43. #define CAN_IRQGPIO IMX_GPIO_NR(1, 1)
  44. #define CAN_RST IMX_GPIO_NR(4, 15)
  45. #define CAN_NCS IMX_GPIO_NR(4, 24)
  46. #define CAN_RXOBF IMX_GPIO_NR(1, 4)
  47. #define CAN_RX1BF IMX_GPIO_NR(1, 6)
  48. #define CAN_TXORTS IMX_GPIO_NR(1, 7)
  49. #define CAN_TX1RTS IMX_GPIO_NR(1, 8)
  50. #define CAN_TX2RTS IMX_GPIO_NR(1, 9)
  51. #define I2C_SCL IMX_GPIO_NR(4, 16)
  52. #define I2C_SDA IMX_GPIO_NR(4, 17)
  53. /* USB_CTRL_1 */
  54. #define MX51_USB_CTRL_1_OFFSET 0x10
  55. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  56. #define MX51_USB_PLLDIV_12_MHZ 0x00
  57. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  58. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  59. static iomux_v3_cfg_t eukrea_cpuimx51sd_pads[] = {
  60. /* UART1 */
  61. MX51_PAD_UART1_RXD__UART1_RXD,
  62. MX51_PAD_UART1_TXD__UART1_TXD,
  63. MX51_PAD_UART1_RTS__UART1_RTS,
  64. MX51_PAD_UART1_CTS__UART1_CTS,
  65. /* USB HOST1 */
  66. MX51_PAD_USBH1_CLK__USBH1_CLK,
  67. MX51_PAD_USBH1_DIR__USBH1_DIR,
  68. MX51_PAD_USBH1_NXT__USBH1_NXT,
  69. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  70. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  71. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  72. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  73. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  74. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  75. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  76. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  77. MX51_PAD_USBH1_STP__USBH1_STP,
  78. MX51_PAD_EIM_CS3__GPIO2_28, /* PHY nRESET */
  79. /* FEC */
  80. MX51_PAD_EIM_DTACK__GPIO2_31, /* PHY nRESET */
  81. /* HSI2C */
  82. MX51_PAD_I2C1_CLK__GPIO4_16,
  83. MX51_PAD_I2C1_DAT__GPIO4_17,
  84. /* CAN */
  85. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  86. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  87. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  88. MX51_PAD_CSPI1_SS0__GPIO4_24, /* nCS */
  89. MX51_PAD_CSI2_PIXCLK__GPIO4_15, /* nReset */
  90. MX51_PAD_GPIO1_1__GPIO1_1, /* IRQ */
  91. MX51_PAD_GPIO1_4__GPIO1_4, /* Control signals */
  92. MX51_PAD_GPIO1_6__GPIO1_6,
  93. MX51_PAD_GPIO1_7__GPIO1_7,
  94. MX51_PAD_GPIO1_8__GPIO1_8,
  95. MX51_PAD_GPIO1_9__GPIO1_9,
  96. /* Touchscreen */
  97. /* IRQ */
  98. _MX51_PAD_GPIO_NAND__GPIO_NAND | MUX_PAD_CTRL(PAD_CTL_PUS_22K_UP |
  99. PAD_CTL_PKE | PAD_CTL_SRE_FAST |
  100. PAD_CTL_DSE_HIGH | PAD_CTL_PUE | PAD_CTL_HYS),
  101. };
  102. static const struct imxuart_platform_data uart_pdata __initconst = {
  103. .flags = IMXUART_HAVE_RTSCTS,
  104. };
  105. static struct tsc2007_platform_data tsc2007_info = {
  106. .model = 2007,
  107. .x_plate_ohms = 180,
  108. };
  109. static struct i2c_board_info eukrea_cpuimx51sd_i2c_devices[] = {
  110. {
  111. I2C_BOARD_INFO("pcf8563", 0x51),
  112. }, {
  113. I2C_BOARD_INFO("tsc2007", 0x49),
  114. .type = "tsc2007",
  115. .platform_data = &tsc2007_info,
  116. .irq = gpio_to_irq(TSC2007_IRQGPIO),
  117. },
  118. };
  119. static const struct mxc_nand_platform_data
  120. eukrea_cpuimx51sd_nand_board_info __initconst = {
  121. .width = 1,
  122. .hw_ecc = 1,
  123. .flash_bbt = 1,
  124. };
  125. /* This function is board specific as the bit mask for the plldiv will also
  126. be different for other Freescale SoCs, thus a common bitmask is not
  127. possible and cannot get place in /plat-mxc/ehci.c.*/
  128. static int initialize_otg_port(struct platform_device *pdev)
  129. {
  130. u32 v;
  131. void __iomem *usb_base;
  132. void __iomem *usbother_base;
  133. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  134. if (!usb_base)
  135. return -ENOMEM;
  136. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  137. /* Set the PHY clock to 19.2MHz */
  138. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  139. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  140. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  141. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  142. iounmap(usb_base);
  143. mdelay(10);
  144. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  145. }
  146. static int initialize_usbh1_port(struct platform_device *pdev)
  147. {
  148. u32 v;
  149. void __iomem *usb_base;
  150. void __iomem *usbother_base;
  151. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  152. if (!usb_base)
  153. return -ENOMEM;
  154. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  155. /* The clock for the USBH1 ULPI port will come from the PHY. */
  156. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  157. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN,
  158. usbother_base + MX51_USB_CTRL_1_OFFSET);
  159. iounmap(usb_base);
  160. mdelay(10);
  161. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  162. MXC_EHCI_ITC_NO_THRESHOLD);
  163. }
  164. static struct mxc_usbh_platform_data dr_utmi_config = {
  165. .init = initialize_otg_port,
  166. .portsc = MXC_EHCI_UTMI_16BIT,
  167. };
  168. static struct fsl_usb2_platform_data usb_pdata = {
  169. .operating_mode = FSL_USB2_DR_DEVICE,
  170. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  171. };
  172. static struct mxc_usbh_platform_data usbh1_config = {
  173. .init = initialize_usbh1_port,
  174. .portsc = MXC_EHCI_MODE_ULPI,
  175. };
  176. static int otg_mode_host;
  177. static int __init eukrea_cpuimx51sd_otg_mode(char *options)
  178. {
  179. if (!strcmp(options, "host"))
  180. otg_mode_host = 1;
  181. else if (!strcmp(options, "device"))
  182. otg_mode_host = 0;
  183. else
  184. pr_info("otg_mode neither \"host\" nor \"device\". "
  185. "Defaulting to device\n");
  186. return 0;
  187. }
  188. __setup("otg_mode=", eukrea_cpuimx51sd_otg_mode);
  189. static struct i2c_gpio_platform_data pdata = {
  190. .sda_pin = I2C_SDA,
  191. .sda_is_open_drain = 0,
  192. .scl_pin = I2C_SCL,
  193. .scl_is_open_drain = 0,
  194. .udelay = 2,
  195. };
  196. static struct platform_device hsi2c_gpio_device = {
  197. .name = "i2c-gpio",
  198. .id = 0,
  199. .dev.platform_data = &pdata,
  200. };
  201. static struct mcp251x_platform_data mcp251x_info = {
  202. .oscillator_frequency = 24E6,
  203. };
  204. static struct spi_board_info cpuimx51sd_spi_device[] = {
  205. {
  206. .modalias = "mcp2515",
  207. .max_speed_hz = 10000000,
  208. .bus_num = 0,
  209. .mode = SPI_MODE_0,
  210. .chip_select = 0,
  211. .platform_data = &mcp251x_info,
  212. .irq = gpio_to_irq(CAN_IRQGPIO)
  213. },
  214. };
  215. static int cpuimx51sd_spi1_cs[] = {
  216. CAN_NCS,
  217. };
  218. static const struct spi_imx_master cpuimx51sd_ecspi1_pdata __initconst = {
  219. .chipselect = cpuimx51sd_spi1_cs,
  220. .num_chipselect = ARRAY_SIZE(cpuimx51sd_spi1_cs),
  221. };
  222. static struct platform_device *platform_devices[] __initdata = {
  223. &hsi2c_gpio_device,
  224. };
  225. static void __init eukrea_cpuimx51sd_init(void)
  226. {
  227. imx51_soc_init();
  228. mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51sd_pads,
  229. ARRAY_SIZE(eukrea_cpuimx51sd_pads));
  230. #if defined(CONFIG_CPU_FREQ_IMX)
  231. get_cpu_op = mx51_get_cpu_op;
  232. #endif
  233. imx51_add_imx_uart(0, &uart_pdata);
  234. imx51_add_mxc_nand(&eukrea_cpuimx51sd_nand_board_info);
  235. gpio_request(ETH_RST, "eth_rst");
  236. gpio_set_value(ETH_RST, 1);
  237. imx51_add_fec(NULL);
  238. gpio_request(CAN_IRQGPIO, "can_irq");
  239. gpio_direction_input(CAN_IRQGPIO);
  240. gpio_free(CAN_IRQGPIO);
  241. gpio_request(CAN_NCS, "can_ncs");
  242. gpio_direction_output(CAN_NCS, 1);
  243. gpio_free(CAN_NCS);
  244. gpio_request(CAN_RST, "can_rst");
  245. gpio_direction_output(CAN_RST, 0);
  246. msleep(20);
  247. gpio_set_value(CAN_RST, 1);
  248. imx51_add_ecspi(0, &cpuimx51sd_ecspi1_pdata);
  249. spi_register_board_info(cpuimx51sd_spi_device,
  250. ARRAY_SIZE(cpuimx51sd_spi_device));
  251. gpio_request(TSC2007_IRQGPIO, "tsc2007_irq");
  252. gpio_direction_input(TSC2007_IRQGPIO);
  253. gpio_free(TSC2007_IRQGPIO);
  254. i2c_register_board_info(0, eukrea_cpuimx51sd_i2c_devices,
  255. ARRAY_SIZE(eukrea_cpuimx51sd_i2c_devices));
  256. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  257. if (otg_mode_host)
  258. mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
  259. else {
  260. initialize_otg_port(NULL);
  261. mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
  262. }
  263. gpio_request(USBH1_RST, "usb_rst");
  264. gpio_direction_output(USBH1_RST, 0);
  265. msleep(20);
  266. gpio_set_value(USBH1_RST, 1);
  267. mxc_register_device(&mxc_usbh1_device, &usbh1_config);
  268. #ifdef CONFIG_MACH_EUKREA_MBIMXSD51_BASEBOARD
  269. eukrea_mbimxsd51_baseboard_init();
  270. #endif
  271. }
  272. static void __init eukrea_cpuimx51sd_timer_init(void)
  273. {
  274. mx51_clocks_init(32768, 24000000, 22579200, 0);
  275. }
  276. static struct sys_timer mxc_timer = {
  277. .init = eukrea_cpuimx51sd_timer_init,
  278. };
  279. MACHINE_START(EUKREA_CPUIMX51SD, "Eukrea CPUIMX51SD")
  280. /* Maintainer: Eric Bénard <eric@eukrea.com> */
  281. .boot_params = MX51_PHYS_OFFSET + 0x100,
  282. .map_io = mx51_map_io,
  283. .init_early = imx51_init_early,
  284. .init_irq = mx51_init_irq,
  285. .timer = &mxc_timer,
  286. .init_machine = eukrea_cpuimx51sd_init,
  287. MACHINE_END