irqs-8960.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /* Copyright (c) 2011 Code Aurora Forum. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef __ASM_ARCH_MSM_IRQS_8960_H
  13. #define __ASM_ARCH_MSM_IRQS_8960_H
  14. /* MSM ACPU Interrupt Numbers */
  15. /* 0-15: STI/SGI (software triggered/generated interrupts)
  16. 16-31: PPI (private peripheral interrupts)
  17. 32+: SPI (shared peripheral interrupts) */
  18. #define GIC_PPI_START 16
  19. #define GIC_SPI_START 32
  20. #define INT_VGIC (GIC_PPI_START + 0)
  21. #define INT_DEBUG_TIMER_EXP (GIC_PPI_START + 1)
  22. #define INT_GP_TIMER_EXP (GIC_PPI_START + 2)
  23. #define INT_GP_TIMER2_EXP (GIC_PPI_START + 3)
  24. #define WDT0_ACCSCSSNBARK_INT (GIC_PPI_START + 4)
  25. #define WDT1_ACCSCSSNBARK_INT (GIC_PPI_START + 5)
  26. #define AVS_SVICINT (GIC_PPI_START + 6)
  27. #define AVS_SVICINTSWDONE (GIC_PPI_START + 7)
  28. #define CPU_DBGCPUXCOMMRXFULL (GIC_PPI_START + 8)
  29. #define CPU_DBGCPUXCOMMTXEMPTY (GIC_PPI_START + 9)
  30. #define CPU_SICCPUXPERFMONIRPTREQ (GIC_PPI_START + 10)
  31. #define SC_AVSCPUXDOWN (GIC_PPI_START + 11)
  32. #define SC_AVSCPUXUP (GIC_PPI_START + 12)
  33. #define SC_SICCPUXACGIRPTREQ (GIC_PPI_START + 13)
  34. #define SC_SICCPUXEXTFAULTIRPTREQ (GIC_PPI_START + 14)
  35. /* PPI 15 is unused */
  36. #define SC_SICMPUIRPTREQ (GIC_SPI_START + 0)
  37. #define SC_SICL2IRPTREQ (GIC_SPI_START + 1)
  38. #define SC_SICL2PERFMONIRPTREQ (GIC_SPI_START + 2)
  39. #define SC_SICAGCIRPTREQ (GIC_SPI_START + 3)
  40. #define TLMM_APCC_DIR_CONN_IRQ_0 (GIC_SPI_START + 4)
  41. #define TLMM_APCC_DIR_CONN_IRQ_1 (GIC_SPI_START + 5)
  42. #define TLMM_APCC_DIR_CONN_IRQ_2 (GIC_SPI_START + 6)
  43. #define TLMM_APCC_DIR_CONN_IRQ_3 (GIC_SPI_START + 7)
  44. #define TLMM_APCC_DIR_CONN_IRQ_4 (GIC_SPI_START + 8)
  45. #define TLMM_APCC_DIR_CONN_IRQ_5 (GIC_SPI_START + 9)
  46. #define TLMM_APCC_DIR_CONN_IRQ_6 (GIC_SPI_START + 10)
  47. #define TLMM_APCC_DIR_CONN_IRQ_7 (GIC_SPI_START + 11)
  48. #define TLMM_APCC_DIR_CONN_IRQ_8 (GIC_SPI_START + 12)
  49. #define TLMM_APCC_DIR_CONN_IRQ_9 (GIC_SPI_START + 13)
  50. #define PM8921_SEC_IRQ_103 (GIC_SPI_START + 14)
  51. #define PM8018_SEC_IRQ_106 (GIC_SPI_START + 15)
  52. #define TLMM_APCC_SUMMARY_IRQ (GIC_SPI_START + 16)
  53. #define SPDM_RT_1_IRQ (GIC_SPI_START + 17)
  54. #define SPDM_DIAG_IRQ (GIC_SPI_START + 18)
  55. #define RPM_APCC_CPU0_GP_HIGH_IRQ (GIC_SPI_START + 19)
  56. #define RPM_APCC_CPU0_GP_MEDIUM_IRQ (GIC_SPI_START + 20)
  57. #define RPM_APCC_CPU0_GP_LOW_IRQ (GIC_SPI_START + 21)
  58. #define RPM_APCC_CPU0_WAKE_UP_IRQ (GIC_SPI_START + 22)
  59. #define RPM_APCC_CPU1_GP_HIGH_IRQ (GIC_SPI_START + 23)
  60. #define RPM_APCC_CPU1_GP_MEDIUM_IRQ (GIC_SPI_START + 24)
  61. #define RPM_APCC_CPU1_GP_LOW_IRQ (GIC_SPI_START + 25)
  62. #define RPM_APCC_CPU1_WAKE_UP_IRQ (GIC_SPI_START + 26)
  63. #define SSBI2_2_SC_CPU0_SECURE_IRQ (GIC_SPI_START + 27)
  64. #define SSBI2_2_SC_CPU0_NON_SECURE_IRQ (GIC_SPI_START + 28)
  65. #define SSBI2_1_SC_CPU0_SECURE_IRQ (GIC_SPI_START + 29)
  66. #define SSBI2_1_SC_CPU0_NON_SECURE_IRQ (GIC_SPI_START + 30)
  67. #define MSMC_SC_SEC_CE_IRQ (GIC_SPI_START + 31)
  68. #define MSMC_SC_PRI_CE_IRQ (GIC_SPI_START + 32)
  69. #define SLIMBUS0_CORE_EE1_IRQ (GIC_SPI_START + 33)
  70. #define SLIMBUS0_BAM_EE1_IRQ (GIC_SPI_START + 34)
  71. #define Q6FW_WDOG_EXPIRED_IRQ (GIC_SPI_START + 35)
  72. #define Q6SW_WDOG_EXPIRED_IRQ (GIC_SPI_START + 36)
  73. #define MSS_TO_APPS_IRQ_0 (GIC_SPI_START + 37)
  74. #define MSS_TO_APPS_IRQ_1 (GIC_SPI_START + 38)
  75. #define MSS_TO_APPS_IRQ_2 (GIC_SPI_START + 39)
  76. #define MSS_TO_APPS_IRQ_3 (GIC_SPI_START + 40)
  77. #define MSS_TO_APPS_IRQ_4 (GIC_SPI_START + 41)
  78. #define MSS_TO_APPS_IRQ_5 (GIC_SPI_START + 42)
  79. #define MSS_TO_APPS_IRQ_6 (GIC_SPI_START + 43)
  80. #define MSS_TO_APPS_IRQ_7 (GIC_SPI_START + 44)
  81. #define MSS_TO_APPS_IRQ_8 (GIC_SPI_START + 45)
  82. #define MSS_TO_APPS_IRQ_9 (GIC_SPI_START + 46)
  83. #define VPE_IRQ (GIC_SPI_START + 47)
  84. #define VFE_IRQ (GIC_SPI_START + 48)
  85. #define VCODEC_IRQ (GIC_SPI_START + 49)
  86. #define TV_ENC_IRQ (GIC_SPI_START + 50)
  87. #define SMMU_VPE_CB_SC_SECURE_IRQ (GIC_SPI_START + 51)
  88. #define SMMU_VPE_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 52)
  89. #define SMMU_VFE_CB_SC_SECURE_IRQ (GIC_SPI_START + 53)
  90. #define SMMU_VFE_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 54)
  91. #define SMMU_VCODEC_B_CB_SC_SECURE_IRQ (GIC_SPI_START + 55)
  92. #define SMMU_VCODEC_B_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 56)
  93. #define SMMU_VCODEC_A_CB_SC_SECURE_IRQ (GIC_SPI_START + 57)
  94. #define SMMU_VCODEC_A_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 58)
  95. #define SMMU_ROT_CB_SC_SECURE_IRQ (GIC_SPI_START + 59)
  96. #define SMMU_ROT_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 60)
  97. #define SMMU_MDP1_CB_SC_SECURE_IRQ (GIC_SPI_START + 61)
  98. #define SMMU_MDP1_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 62)
  99. #define SMMU_MDP0_CB_SC_SECURE_IRQ (GIC_SPI_START + 63)
  100. #define SMMU_MDP0_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 64)
  101. #define SMMU_JPEGD_CB_SC_SECURE_IRQ (GIC_SPI_START + 65)
  102. #define SMMU_JPEGD_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 66)
  103. #define SMMU_IJPEG_CB_SC_SECURE_IRQ (GIC_SPI_START + 67)
  104. #define SMMU_IJPEG_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 68)
  105. #define SMMU_GFX3D_CB_SC_SECURE_IRQ (GIC_SPI_START + 69)
  106. #define SMMU_GFX3D_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 70)
  107. #define SMMU_GFX2D0_CB_SC_SECURE_IRQ (GIC_SPI_START + 71)
  108. #define SMMU_GFX2D0_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 72)
  109. #define ROT_IRQ (GIC_SPI_START + 73)
  110. #define MMSS_FABRIC_IRQ (GIC_SPI_START + 74)
  111. #define MDP_IRQ (GIC_SPI_START + 75)
  112. #define JPEGD_IRQ (GIC_SPI_START + 76)
  113. #define JPEG_IRQ (GIC_SPI_START + 77)
  114. #define MMSS_IMEM_IRQ (GIC_SPI_START + 78)
  115. #define HDMI_IRQ (GIC_SPI_START + 79)
  116. #define GFX3D_IRQ (GIC_SPI_START + 80)
  117. #define GFX2D0_IRQ (GIC_SPI_START + 81)
  118. #define DSI1_IRQ (GIC_SPI_START + 82)
  119. #define CSI_1_IRQ (GIC_SPI_START + 83)
  120. #define CSI_0_IRQ (GIC_SPI_START + 84)
  121. #define LPASS_SCSS_AUDIO_IF_OUT0_IRQ (GIC_SPI_START + 85)
  122. #define LPASS_SCSS_MIDI_IRQ (GIC_SPI_START + 86)
  123. #define LPASS_Q6SS_WDOG_EXPIRED (GIC_SPI_START + 87)
  124. #define LPASS_SCSS_GP_LOW_IRQ (GIC_SPI_START + 88)
  125. #define LPASS_SCSS_GP_MEDIUM_IRQ (GIC_SPI_START + 89)
  126. #define LPASS_SCSS_GP_HIGH_IRQ (GIC_SPI_START + 90)
  127. #define TOP_IMEM_IRQ (GIC_SPI_START + 91)
  128. #define FABRIC_SYS_IRQ (GIC_SPI_START + 92)
  129. #define FABRIC_APPS_IRQ (GIC_SPI_START + 93)
  130. #define USB1_HS_BAM_IRQ (GIC_SPI_START + 94)
  131. #define SDC4_BAM_IRQ (GIC_SPI_START + 95)
  132. #define SDC3_BAM_IRQ (GIC_SPI_START + 96)
  133. #define SDC2_BAM_IRQ (GIC_SPI_START + 97)
  134. #define SDC1_BAM_IRQ (GIC_SPI_START + 98)
  135. #define FABRIC_SPS_IRQ (GIC_SPI_START + 99)
  136. #define USB1_HS_IRQ (GIC_SPI_START + 100)
  137. #define SDC4_IRQ_0 (GIC_SPI_START + 101)
  138. #define SDC3_IRQ_0 (GIC_SPI_START + 102)
  139. #define SDC2_IRQ_0 (GIC_SPI_START + 103)
  140. #define SDC1_IRQ_0 (GIC_SPI_START + 104)
  141. #define SPS_BAM_DMA_IRQ (GIC_SPI_START + 105)
  142. #define SPS_SEC_VIOL_IRQ (GIC_SPI_START + 106)
  143. #define SPS_MTI_0 (GIC_SPI_START + 107)
  144. #define SPS_MTI_1 (GIC_SPI_START + 108)
  145. #define SPS_MTI_2 (GIC_SPI_START + 109)
  146. #define SPS_MTI_3 (GIC_SPI_START + 110)
  147. #define SPS_MTI_4 (GIC_SPI_START + 111)
  148. #define SPS_MTI_5 (GIC_SPI_START + 112)
  149. #define SPS_MTI_6 (GIC_SPI_START + 113)
  150. #define SPS_MTI_7 (GIC_SPI_START + 114)
  151. #define SPS_MTI_8 (GIC_SPI_START + 115)
  152. #define SPS_MTI_9 (GIC_SPI_START + 116)
  153. #define SPS_MTI_10 (GIC_SPI_START + 117)
  154. #define SPS_MTI_11 (GIC_SPI_START + 118)
  155. #define SPS_MTI_12 (GIC_SPI_START + 119)
  156. #define SPS_MTI_13 (GIC_SPI_START + 120)
  157. #define SPS_MTI_14 (GIC_SPI_START + 121)
  158. #define SPS_MTI_15 (GIC_SPI_START + 122)
  159. #define SPS_MTI_16 (GIC_SPI_START + 123)
  160. #define SPS_MTI_17 (GIC_SPI_START + 124)
  161. #define SPS_MTI_18 (GIC_SPI_START + 125)
  162. #define SPS_MTI_19 (GIC_SPI_START + 126)
  163. #define SPS_MTI_20 (GIC_SPI_START + 127)
  164. #define SPS_MTI_21 (GIC_SPI_START + 128)
  165. #define SPS_MTI_22 (GIC_SPI_START + 129)
  166. #define SPS_MTI_23 (GIC_SPI_START + 130)
  167. #define SPS_MTI_24 (GIC_SPI_START + 131)
  168. #define SPS_MTI_25 (GIC_SPI_START + 132)
  169. #define SPS_MTI_26 (GIC_SPI_START + 133)
  170. #define SPS_MTI_27 (GIC_SPI_START + 134)
  171. #define SPS_MTI_28 (GIC_SPI_START + 135)
  172. #define SPS_MTI_29 (GIC_SPI_START + 136)
  173. #define SPS_MTI_30 (GIC_SPI_START + 137)
  174. #define SPS_MTI_31 (GIC_SPI_START + 138)
  175. #define CSIPHY_4LN_IRQ (GIC_SPI_START + 139)
  176. #define CSIPHY_2LN_IRQ (GIC_SPI_START + 140)
  177. #define USB2_IRQ (GIC_SPI_START + 141)
  178. #define USB1_IRQ (GIC_SPI_START + 142)
  179. #define TSSC_SSBI_IRQ (GIC_SPI_START + 143)
  180. #define TSSC_SAMPLE_IRQ (GIC_SPI_START + 144)
  181. #define TSSC_PENUP_IRQ (GIC_SPI_START + 145)
  182. #define GSBI1_UARTDM_IRQ (GIC_SPI_START + 146)
  183. #define GSBI1_QUP_IRQ (GIC_SPI_START + 147)
  184. #define GSBI2_UARTDM_IRQ (GIC_SPI_START + 148)
  185. #define GSBI2_QUP_IRQ (GIC_SPI_START + 149)
  186. #define GSBI3_UARTDM_IRQ (GIC_SPI_START + 150)
  187. #define GSBI3_QUP_IRQ (GIC_SPI_START + 151)
  188. #define GSBI4_UARTDM_IRQ (GIC_SPI_START + 152)
  189. #define GSBI4_QUP_IRQ (GIC_SPI_START + 153)
  190. #define GSBI5_UARTDM_IRQ (GIC_SPI_START + 154)
  191. #define GSBI5_QUP_IRQ (GIC_SPI_START + 155)
  192. #define GSBI6_UARTDM_IRQ (GIC_SPI_START + 156)
  193. #define GSBI6_QUP_IRQ (GIC_SPI_START + 157)
  194. #define GSBI7_UARTDM_IRQ (GIC_SPI_START + 158)
  195. #define GSBI7_QUP_IRQ (GIC_SPI_START + 159)
  196. #define GSBI8_UARTDM_IRQ (GIC_SPI_START + 160)
  197. #define GSBI8_QUP_IRQ (GIC_SPI_START + 161)
  198. #define TSIF_TSPP_IRQ (GIC_SPI_START + 162)
  199. #define TSIF_BAM_IRQ (GIC_SPI_START + 163)
  200. #define TSIF2_IRQ (GIC_SPI_START + 164)
  201. #define TSIF1_IRQ (GIC_SPI_START + 165)
  202. #define DSI2_IRQ (GIC_SPI_START + 166)
  203. #define ISPIF_IRQ (GIC_SPI_START + 167)
  204. #define MSMC_SC_SEC_TMR_IRQ (GIC_SPI_START + 168)
  205. #define MSMC_SC_SEC_WDOG_BARK_IRQ (GIC_SPI_START + 169)
  206. #define INT_ADM0_SCSS_0_IRQ (GIC_SPI_START + 170)
  207. #define INT_ADM0_SCSS_1_IRQ (GIC_SPI_START + 171)
  208. #define INT_ADM0_SCSS_2_IRQ (GIC_SPI_START + 172)
  209. #define INT_ADM0_SCSS_3_IRQ (GIC_SPI_START + 173)
  210. #define CC_SCSS_WDT1CPU1BITEEXPIRED (GIC_SPI_START + 174)
  211. #define CC_SCSS_WDT1CPU0BITEEXPIRED (GIC_SPI_START + 175)
  212. #define CC_SCSS_WDT0CPU1BITEEXPIRED (GIC_SPI_START + 176)
  213. #define CC_SCSS_WDT0CPU0BITEEXPIRED (GIC_SPI_START + 177)
  214. #define TSENS_UPPER_LOWER_INT (GIC_SPI_START + 178)
  215. #define SSBI2_2_SC_CPU1_SECURE_INT (GIC_SPI_START + 179)
  216. #define SSBI2_2_SC_CPU1_NON_SECURE_INT (GIC_SPI_START + 180)
  217. #define SSBI2_1_SC_CPU1_SECURE_INT (GIC_SPI_START + 181)
  218. #define SSBI2_1_SC_CPU1_NON_SECURE_INT (GIC_SPI_START + 182)
  219. #define XPU_SUMMARY_IRQ (GIC_SPI_START + 183)
  220. #define BUS_EXCEPTION_SUMMARY_IRQ (GIC_SPI_START + 184)
  221. #define HSDDRX_EBI1CH0_IRQ (GIC_SPI_START + 185)
  222. #define HSDDRX_EBI1CH1_IRQ (GIC_SPI_START + 186)
  223. #define SDC5_BAM_IRQ (GIC_SPI_START + 187)
  224. #define SDC5_IRQ_0 (GIC_SPI_START + 188)
  225. #define GSBI9_UARTDM_IRQ (GIC_SPI_START + 189)
  226. #define GSBI9_QUP_IRQ (GIC_SPI_START + 190)
  227. #define GSBI10_UARTDM_IRQ (GIC_SPI_START + 191)
  228. #define GSBI10_QUP_IRQ (GIC_SPI_START + 192)
  229. #define GSBI11_UARTDM_IRQ (GIC_SPI_START + 193)
  230. #define GSBI11_QUP_IRQ (GIC_SPI_START + 194)
  231. #define GSBI12_UARTDM_IRQ (GIC_SPI_START + 195)
  232. #define GSBI12_QUP_IRQ (GIC_SPI_START + 196)
  233. #define RIVA_APSS_LTECOEX_IRQ (GIC_SPI_START + 197)
  234. #define RIVA_APSS_SPARE_IRQ (GIC_SPI_START + 198)
  235. #define RIVA_APSS_WDOG_BITE_RESET_RDY_IRQ (GIC_SPI_START + 199)
  236. #define RIVA_ASS_RESET_DONE_IRQ (GIC_SPI_START + 200)
  237. #define RIVA_APSS_ASIC_IRQ (GIC_SPI_START + 201)
  238. #define RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ (GIC_SPI_START + 202)
  239. #define RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ (GIC_SPI_START + 203)
  240. #define RIVA_APPS_WLAM_SMSM_IRQ (GIC_SPI_START + 204)
  241. #define RIVA_APPS_LOG_CTRL_IRQ (GIC_SPI_START + 205)
  242. #define RIVA_APPS_FM_CTRL_IRQ (GIC_SPI_START + 206)
  243. #define RIVA_APPS_HCI_IRQ (GIC_SPI_START + 207)
  244. #define RIVA_APPS_WLAN_CTRL_IRQ (GIC_SPI_START + 208)
  245. #define A2_BAM_IRQ (GIC_SPI_START + 209)
  246. #define SMMU_GFX2D1_CB_SC_SECURE_IRQ (GIC_SPI_START + 210)
  247. #define SMMU_GFX2D1_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 211)
  248. #define GFX2D1_IRQ (GIC_SPI_START + 212)
  249. #define PPSS_WDOG_TIMER_IRQ (GIC_SPI_START + 213)
  250. #define SPS_SLIMBUS_CORE_EE0_IRQ (GIC_SPI_START + 214)
  251. #define SPS_SLIMBUS_BAM_EE0_IRQ (GIC_SPI_START + 215)
  252. #define QDSS_ETB_IRQ (GIC_SPI_START + 216)
  253. #define QDSS_CTI2KPSS_CPU1_IRQ (GIC_SPI_START + 217)
  254. #define QDSS_CTI2KPSS_CPU0_IRQ (GIC_SPI_START + 218)
  255. #define TLMM_APCC_DIR_CONN_IRQ_16 (GIC_SPI_START + 219)
  256. #define TLMM_APCC_DIR_CONN_IRQ_17 (GIC_SPI_START + 220)
  257. #define TLMM_APCC_DIR_CONN_IRQ_18 (GIC_SPI_START + 221)
  258. #define TLMM_APCC_DIR_CONN_IRQ_19 (GIC_SPI_START + 222)
  259. #define TLMM_APCC_DIR_CONN_IRQ_20 (GIC_SPI_START + 223)
  260. #define TLMM_APCC_DIR_CONN_IRQ_21 (GIC_SPI_START + 224)
  261. #define PM8921_SEC_IRQ_104 (GIC_SPI_START + 225)
  262. #define PM8018_SEC_IRQ_107 (GIC_SPI_START + 226)
  263. /* For now, use the maximum number of interrupts until a pending GIC issue
  264. * is sorted out */
  265. #define NR_MSM_IRQS 1020
  266. #define NR_BOARD_IRQS 0
  267. #define NR_GPIO_IRQS 0
  268. #endif