irqs-7x30.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /* Copyright (c) 2009, Code Aurora Forum. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef __ASM_ARCH_MSM_IRQS_7X30_H
  13. #define __ASM_ARCH_MSM_IRQS_7X30_H
  14. /* MSM ACPU Interrupt Numbers */
  15. #define INT_DEBUG_TIMER_EXP 0
  16. #define INT_GPT0_TIMER_EXP 1
  17. #define INT_GPT1_TIMER_EXP 2
  18. #define INT_WDT0_ACCSCSSBARK 3
  19. #define INT_WDT1_ACCSCSSBARK 4
  20. #define INT_AVS_SVIC 5
  21. #define INT_AVS_SVIC_SW_DONE 6
  22. #define INT_SC_DBG_RX_FULL 7
  23. #define INT_SC_DBG_TX_EMPTY 8
  24. #define INT_ARM11_PM 9
  25. #define INT_AVS_REQ_DOWN 10
  26. #define INT_AVS_REQ_UP 11
  27. #define INT_SC_ACG 12
  28. /* SCSS_VICFIQSTS0[13:15] are RESERVED */
  29. #define INT_L2_SVICCPUIRPTREQ 16
  30. #define INT_L2_SVICDMANSIRPTREQ 17
  31. #define INT_L2_SVICDMASIRPTREQ 18
  32. #define INT_L2_SVICSLVIRPTREQ 19
  33. #define INT_AD5A_MPROC_APPS_0 20
  34. #define INT_AD5A_MPROC_APPS_1 21
  35. #define INT_A9_M2A_0 22
  36. #define INT_A9_M2A_1 23
  37. #define INT_A9_M2A_2 24
  38. #define INT_A9_M2A_3 25
  39. #define INT_A9_M2A_4 26
  40. #define INT_A9_M2A_5 27
  41. #define INT_A9_M2A_6 28
  42. #define INT_A9_M2A_7 29
  43. #define INT_A9_M2A_8 30
  44. #define INT_A9_M2A_9 31
  45. #define INT_AXI_EBI1_SC (32 + 0)
  46. #define INT_IMEM_ERR (32 + 1)
  47. #define INT_AXI_EBI0_SC (32 + 2)
  48. #define INT_PBUS_SC_IRQC (32 + 3)
  49. #define INT_PERPH_BUS_BPM (32 + 4)
  50. #define INT_CC_TEMP_SENSE (32 + 5)
  51. #define INT_UXMC_EBI0 (32 + 6)
  52. #define INT_UXMC_EBI1 (32 + 7)
  53. #define INT_EBI2_OP_DONE (32 + 8)
  54. #define INT_EBI2_WR_ER_DONE (32 + 9)
  55. #define INT_TCSR_SPSS_CE (32 + 10)
  56. #define INT_EMDH (32 + 11)
  57. #define INT_PMDH (32 + 12)
  58. #define INT_MDC (32 + 13)
  59. #define INT_MIDI_TO_SUPSS (32 + 14)
  60. #define INT_LPA_2 (32 + 15)
  61. #define INT_GPIO_GROUP1_SECURE (32 + 16)
  62. #define INT_GPIO_GROUP2_SECURE (32 + 17)
  63. #define INT_GPIO_GROUP1 (32 + 18)
  64. #define INT_GPIO_GROUP2 (32 + 19)
  65. #define INT_MPRPH_SOFTRESET (32 + 20)
  66. #define INT_PWB_I2C (32 + 21)
  67. #define INT_PWB_I2C_2 (32 + 22)
  68. #define INT_TSSC_SAMPLE (32 + 23)
  69. #define INT_TSSC_PENUP (32 + 24)
  70. #define INT_TCHSCRN_SSBI (32 + 25)
  71. #define INT_FM_RDS (32 + 26)
  72. #define INT_KEYSENSE (32 + 27)
  73. #define INT_USB_OTG_HS (32 + 28)
  74. #define INT_USB_OTG_HS2 (32 + 29)
  75. #define INT_USB_OTG_HS3 (32 + 30)
  76. #define INT_CSI (32 + 31)
  77. #define INT_SPI_OUTPUT (64 + 0)
  78. #define INT_SPI_INPUT (64 + 1)
  79. #define INT_SPI_ERROR (64 + 2)
  80. #define INT_UART1 (64 + 3)
  81. #define INT_UART1_RX (64 + 4)
  82. #define INT_UART2 (64 + 5)
  83. #define INT_UART2_RX (64 + 6)
  84. #define INT_UART3 (64 + 7)
  85. #define INT_UART3_RX (64 + 8)
  86. #define INT_UART1DM_IRQ (64 + 9)
  87. #define INT_UART1DM_RX (64 + 10)
  88. #define INT_UART2DM_IRQ (64 + 11)
  89. #define INT_UART2DM_RX (64 + 12)
  90. #define INT_TSIF (64 + 13)
  91. #define INT_ADM_SC1 (64 + 14)
  92. #define INT_ADM_SC2 (64 + 15)
  93. #define INT_MDP (64 + 16)
  94. #define INT_VPE (64 + 17)
  95. #define INT_GRP_2D (64 + 18)
  96. #define INT_GRP_3D (64 + 19)
  97. #define INT_ROTATOR (64 + 20)
  98. #define INT_MFC720 (64 + 21)
  99. #define INT_JPEG (64 + 22)
  100. #define INT_VFE (64 + 23)
  101. #define INT_TV_ENC (64 + 24)
  102. #define INT_PMIC_SSBI (64 + 25)
  103. #define INT_MPM_1 (64 + 26)
  104. #define INT_TCSR_SPSS_SAMPLE (64 + 27)
  105. #define INT_TCSR_SPSS_PENUP (64 + 28)
  106. #define INT_MPM_2 (64 + 29)
  107. #define INT_SDC1_0 (64 + 30)
  108. #define INT_SDC1_1 (64 + 31)
  109. #define INT_SDC3_0 (96 + 0)
  110. #define INT_SDC3_1 (96 + 1)
  111. #define INT_SDC2_0 (96 + 2)
  112. #define INT_SDC2_1 (96 + 3)
  113. #define INT_SDC4_0 (96 + 4)
  114. #define INT_SDC4_1 (96 + 5)
  115. #define INT_PWB_QUP_IN (96 + 6)
  116. #define INT_PWB_QUP_OUT (96 + 7)
  117. #define INT_PWB_QUP_ERR (96 + 8)
  118. #define INT_SCSS_WDT0_BITE (96 + 9)
  119. /* SCSS_VICFIQSTS3[10:31] are RESERVED */
  120. /* Retrofit universal macro names */
  121. #define INT_ADM_AARM INT_ADM_SC2
  122. #define INT_USB_HS INT_USB_OTG_HS
  123. #define INT_USB_OTG INT_USB_OTG_HS
  124. #define INT_TCHSCRN1 INT_TSSC_SAMPLE
  125. #define INT_TCHSCRN2 INT_TSSC_PENUP
  126. #define INT_GP_TIMER_EXP INT_GPT0_TIMER_EXP
  127. #define INT_ADSP_A11 INT_AD5A_MPROC_APPS_0
  128. #define INT_ADSP_A9_A11 INT_AD5A_MPROC_APPS_1
  129. #define INT_MDDI_EXT INT_EMDH
  130. #define INT_MDDI_PRI INT_PMDH
  131. #define INT_MDDI_CLIENT INT_MDC
  132. #define INT_NAND_WR_ER_DONE INT_EBI2_WR_ER_DONE
  133. #define INT_NAND_OP_DONE INT_EBI2_OP_DONE
  134. #define NR_MSM_IRQS 128
  135. #define NR_GPIO_IRQS 182
  136. #define PMIC8058_IRQ_BASE (NR_MSM_IRQS + NR_GPIO_IRQS)
  137. #define NR_PMIC8058_GPIO_IRQS 40
  138. #define NR_PMIC8058_MPP_IRQS 12
  139. #define NR_PMIC8058_MISC_IRQS 8
  140. #define NR_PMIC8058_IRQS (NR_PMIC8058_GPIO_IRQS +\
  141. NR_PMIC8058_MPP_IRQS +\
  142. NR_PMIC8058_MISC_IRQS)
  143. #define NR_BOARD_IRQS NR_PMIC8058_IRQS
  144. #endif /* __ASM_ARCH_MSM_IRQS_7X30_H */