regs-apmu.h 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051
  1. /*
  2. * linux/arch/arm/mach-mmp/include/mach/regs-apmu.h
  3. *
  4. * Application Subsystem Power Management Unit
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __ASM_MACH_REGS_APMU_H
  11. #define __ASM_MACH_REGS_APMU_H
  12. #include <mach/addr-map.h>
  13. #define APMU_VIRT_BASE (AXI_VIRT_BASE + 0x82800)
  14. #define APMU_REG(x) (APMU_VIRT_BASE + (x))
  15. /* Clock Reset Control */
  16. #define APMU_IRE APMU_REG(0x048)
  17. #define APMU_LCD APMU_REG(0x04c)
  18. #define APMU_CCIC APMU_REG(0x050)
  19. #define APMU_SDH0 APMU_REG(0x054)
  20. #define APMU_SDH1 APMU_REG(0x058)
  21. #define APMU_USB APMU_REG(0x05c)
  22. #define APMU_NAND APMU_REG(0x060)
  23. #define APMU_DMA APMU_REG(0x064)
  24. #define APMU_GEU APMU_REG(0x068)
  25. #define APMU_BUS APMU_REG(0x06c)
  26. #define APMU_SDH2 APMU_REG(0x0e8)
  27. #define APMU_SDH3 APMU_REG(0x0ec)
  28. #define APMU_ETH APMU_REG(0x0fc)
  29. #define APMU_FNCLK_EN (1 << 4)
  30. #define APMU_AXICLK_EN (1 << 3)
  31. #define APMU_FNRST_DIS (1 << 1)
  32. #define APMU_AXIRST_DIS (1 << 0)
  33. /* Wake Clear Register */
  34. #define APMU_WAKE_CLR APMU_REG(0x07c)
  35. #define APMU_PXA168_KP_WAKE_CLR (1 << 7)
  36. #define APMU_PXA168_CFI_WAKE_CLR (1 << 6)
  37. #define APMU_PXA168_XD_WAKE_CLR (1 << 5)
  38. #define APMU_PXA168_MSP_WAKE_CLR (1 << 4)
  39. #define APMU_PXA168_SD4_WAKE_CLR (1 << 3)
  40. #define APMU_PXA168_SD3_WAKE_CLR (1 << 2)
  41. #define APMU_PXA168_SD2_WAKE_CLR (1 << 1)
  42. #define APMU_PXA168_SD1_WAKE_CLR (1 << 0)
  43. #endif /* __ASM_MACH_REGS_APMU_H */