pci_v3.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * linux/arch/arm/mach-integrator/pci_v3.c
  3. *
  4. * PCI functions for V3 host PCI bridge
  5. *
  6. * Copyright (C) 1999 ARM Limited
  7. * Copyright (C) 2000-2001 Deep Blue Solutions Ltd
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/pci.h>
  25. #include <linux/ioport.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/init.h>
  29. #include <linux/io.h>
  30. #include <video/vga.h>
  31. #include <mach/hardware.h>
  32. #include <mach/platform.h>
  33. #include <asm/irq.h>
  34. #include <asm/signal.h>
  35. #include <asm/system.h>
  36. #include <asm/mach/pci.h>
  37. #include <asm/irq_regs.h>
  38. #include <asm/hardware/pci_v3.h>
  39. /*
  40. * The V3 PCI interface chip in Integrator provides several windows from
  41. * local bus memory into the PCI memory areas. Unfortunately, there
  42. * are not really enough windows for our usage, therefore we reuse
  43. * one of the windows for access to PCI configuration space. The
  44. * memory map is as follows:
  45. *
  46. * Local Bus Memory Usage
  47. *
  48. * 40000000 - 4FFFFFFF PCI memory. 256M non-prefetchable
  49. * 50000000 - 5FFFFFFF PCI memory. 256M prefetchable
  50. * 60000000 - 60FFFFFF PCI IO. 16M
  51. * 61000000 - 61FFFFFF PCI Configuration. 16M
  52. *
  53. * There are three V3 windows, each described by a pair of V3 registers.
  54. * These are LB_BASE0/LB_MAP0, LB_BASE1/LB_MAP1 and LB_BASE2/LB_MAP2.
  55. * Base0 and Base1 can be used for any type of PCI memory access. Base2
  56. * can be used either for PCI I/O or for I20 accesses. By default, uHAL
  57. * uses this only for PCI IO space.
  58. *
  59. * Normally these spaces are mapped using the following base registers:
  60. *
  61. * Usage Local Bus Memory Base/Map registers used
  62. *
  63. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  64. * Mem 50000000 - 5FFFFFFF LB_BASE1/LB_MAP1
  65. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  66. * Cfg 61000000 - 61FFFFFF
  67. *
  68. * This means that I20 and PCI configuration space accesses will fail.
  69. * When PCI configuration accesses are needed (via the uHAL PCI
  70. * configuration space primitives) we must remap the spaces as follows:
  71. *
  72. * Usage Local Bus Memory Base/Map registers used
  73. *
  74. * Mem 40000000 - 4FFFFFFF LB_BASE0/LB_MAP0
  75. * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0
  76. * IO 60000000 - 60FFFFFF LB_BASE2/LB_MAP2
  77. * Cfg 61000000 - 61FFFFFF LB_BASE1/LB_MAP1
  78. *
  79. * To make this work, the code depends on overlapping windows working.
  80. * The V3 chip translates an address by checking its range within
  81. * each of the BASE/MAP pairs in turn (in ascending register number
  82. * order). It will use the first matching pair. So, for example,
  83. * if the same address is mapped by both LB_BASE0/LB_MAP0 and
  84. * LB_BASE1/LB_MAP1, the V3 will use the translation from
  85. * LB_BASE0/LB_MAP0.
  86. *
  87. * To allow PCI Configuration space access, the code enlarges the
  88. * window mapped by LB_BASE0/LB_MAP0 from 256M to 512M. This occludes
  89. * the windows currently mapped by LB_BASE1/LB_MAP1 so that it can
  90. * be remapped for use by configuration cycles.
  91. *
  92. * At the end of the PCI Configuration space accesses,
  93. * LB_BASE1/LB_MAP1 is reset to map PCI Memory. Finally the window
  94. * mapped by LB_BASE0/LB_MAP0 is reduced in size from 512M to 256M to
  95. * reveal the now restored LB_BASE1/LB_MAP1 window.
  96. *
  97. * NOTE: We do not set up I2O mapping. I suspect that this is only
  98. * for an intelligent (target) device. Using I2O disables most of
  99. * the mappings into PCI memory.
  100. */
  101. // V3 access routines
  102. #define v3_writeb(o,v) __raw_writeb(v, PCI_V3_VADDR + (unsigned int)(o))
  103. #define v3_readb(o) (__raw_readb(PCI_V3_VADDR + (unsigned int)(o)))
  104. #define v3_writew(o,v) __raw_writew(v, PCI_V3_VADDR + (unsigned int)(o))
  105. #define v3_readw(o) (__raw_readw(PCI_V3_VADDR + (unsigned int)(o)))
  106. #define v3_writel(o,v) __raw_writel(v, PCI_V3_VADDR + (unsigned int)(o))
  107. #define v3_readl(o) (__raw_readl(PCI_V3_VADDR + (unsigned int)(o)))
  108. /*============================================================================
  109. *
  110. * routine: uHALir_PCIMakeConfigAddress()
  111. *
  112. * parameters: bus = which bus
  113. * device = which device
  114. * function = which function
  115. * offset = configuration space register we are interested in
  116. *
  117. * description: this routine will generate a platform dependent config
  118. * address.
  119. *
  120. * calls: none
  121. *
  122. * returns: configuration address to play on the PCI bus
  123. *
  124. * To generate the appropriate PCI configuration cycles in the PCI
  125. * configuration address space, you present the V3 with the following pattern
  126. * (which is very nearly a type 1 (except that the lower two bits are 00 and
  127. * not 01). In order for this mapping to work you need to set up one of
  128. * the local to PCI aperatures to 16Mbytes in length translating to
  129. * PCI configuration space starting at 0x0000.0000.
  130. *
  131. * PCI configuration cycles look like this:
  132. *
  133. * Type 0:
  134. *
  135. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  136. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  137. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  138. * | | |D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|0|
  139. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  140. *
  141. * 31:11 Device select bit.
  142. * 10:8 Function number
  143. * 7:2 Register number
  144. *
  145. * Type 1:
  146. *
  147. * 3 3|3 3 2 2|2 2 2 2|2 2 2 2|1 1 1 1|1 1 1 1|1 1
  148. * 3 2|1 0 9 8|7 6 5 4|3 2 1 0|9 8 7 6|5 4 3 2|1 0 9 8|7 6 5 4|3 2 1 0
  149. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  150. * | | | | | | | | | | |B|B|B|B|B|B|B|B|D|D|D|D|D|F|F|F|R|R|R|R|R|R|0|1|
  151. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  152. *
  153. * 31:24 reserved
  154. * 23:16 bus number (8 bits = 128 possible buses)
  155. * 15:11 Device number (5 bits)
  156. * 10:8 function number
  157. * 7:2 register number
  158. *
  159. */
  160. static DEFINE_SPINLOCK(v3_lock);
  161. #define PCI_BUS_NONMEM_START 0x00000000
  162. #define PCI_BUS_NONMEM_SIZE SZ_256M
  163. #define PCI_BUS_PREMEM_START PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE
  164. #define PCI_BUS_PREMEM_SIZE SZ_256M
  165. #if PCI_BUS_NONMEM_START & 0x000fffff
  166. #error PCI_BUS_NONMEM_START must be megabyte aligned
  167. #endif
  168. #if PCI_BUS_PREMEM_START & 0x000fffff
  169. #error PCI_BUS_PREMEM_START must be megabyte aligned
  170. #endif
  171. #undef V3_LB_BASE_PREFETCH
  172. #define V3_LB_BASE_PREFETCH 0
  173. static unsigned long v3_open_config_window(struct pci_bus *bus,
  174. unsigned int devfn, int offset)
  175. {
  176. unsigned int address, mapaddress, busnr;
  177. busnr = bus->number;
  178. /*
  179. * Trap out illegal values
  180. */
  181. if (offset > 255)
  182. BUG();
  183. if (busnr > 255)
  184. BUG();
  185. if (devfn > 255)
  186. BUG();
  187. if (busnr == 0) {
  188. int slot = PCI_SLOT(devfn);
  189. /*
  190. * local bus segment so need a type 0 config cycle
  191. *
  192. * build the PCI configuration "address" with one-hot in
  193. * A31-A11
  194. *
  195. * mapaddress:
  196. * 3:1 = config cycle (101)
  197. * 0 = PCI A1 & A0 are 0 (0)
  198. */
  199. address = PCI_FUNC(devfn) << 8;
  200. mapaddress = V3_LB_MAP_TYPE_CONFIG;
  201. if (slot > 12)
  202. /*
  203. * high order bits are handled by the MAP register
  204. */
  205. mapaddress |= 1 << (slot - 5);
  206. else
  207. /*
  208. * low order bits handled directly in the address
  209. */
  210. address |= 1 << (slot + 11);
  211. } else {
  212. /*
  213. * not the local bus segment so need a type 1 config cycle
  214. *
  215. * address:
  216. * 23:16 = bus number
  217. * 15:11 = slot number (7:3 of devfn)
  218. * 10:8 = func number (2:0 of devfn)
  219. *
  220. * mapaddress:
  221. * 3:1 = config cycle (101)
  222. * 0 = PCI A1 & A0 from host bus (1)
  223. */
  224. mapaddress = V3_LB_MAP_TYPE_CONFIG | V3_LB_MAP_AD_LOW_EN;
  225. address = (busnr << 16) | (devfn << 8);
  226. }
  227. /*
  228. * Set up base0 to see all 512Mbytes of memory space (not
  229. * prefetchable), this frees up base1 for re-use by
  230. * configuration memory
  231. */
  232. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  233. V3_LB_BASE_ADR_SIZE_512MB | V3_LB_BASE_ENABLE);
  234. /*
  235. * Set up base1/map1 to point into configuration space.
  236. */
  237. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_CONFIG_BASE) |
  238. V3_LB_BASE_ADR_SIZE_16MB | V3_LB_BASE_ENABLE);
  239. v3_writew(V3_LB_MAP1, mapaddress);
  240. return PCI_CONFIG_VADDR + address + offset;
  241. }
  242. static void v3_close_config_window(void)
  243. {
  244. /*
  245. * Reassign base1 for use by prefetchable PCI memory
  246. */
  247. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  248. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  249. V3_LB_BASE_ENABLE);
  250. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  251. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  252. /*
  253. * And shrink base0 back to a 256M window (NOTE: MAP0 already correct)
  254. */
  255. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  256. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  257. }
  258. static int v3_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  259. int size, u32 *val)
  260. {
  261. unsigned long addr;
  262. unsigned long flags;
  263. u32 v;
  264. spin_lock_irqsave(&v3_lock, flags);
  265. addr = v3_open_config_window(bus, devfn, where);
  266. switch (size) {
  267. case 1:
  268. v = __raw_readb(addr);
  269. break;
  270. case 2:
  271. v = __raw_readw(addr);
  272. break;
  273. default:
  274. v = __raw_readl(addr);
  275. break;
  276. }
  277. v3_close_config_window();
  278. spin_unlock_irqrestore(&v3_lock, flags);
  279. *val = v;
  280. return PCIBIOS_SUCCESSFUL;
  281. }
  282. static int v3_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  283. int size, u32 val)
  284. {
  285. unsigned long addr;
  286. unsigned long flags;
  287. spin_lock_irqsave(&v3_lock, flags);
  288. addr = v3_open_config_window(bus, devfn, where);
  289. switch (size) {
  290. case 1:
  291. __raw_writeb((u8)val, addr);
  292. __raw_readb(addr);
  293. break;
  294. case 2:
  295. __raw_writew((u16)val, addr);
  296. __raw_readw(addr);
  297. break;
  298. case 4:
  299. __raw_writel(val, addr);
  300. __raw_readl(addr);
  301. break;
  302. }
  303. v3_close_config_window();
  304. spin_unlock_irqrestore(&v3_lock, flags);
  305. return PCIBIOS_SUCCESSFUL;
  306. }
  307. static struct pci_ops pci_v3_ops = {
  308. .read = v3_read_config,
  309. .write = v3_write_config,
  310. };
  311. static struct resource non_mem = {
  312. .name = "PCI non-prefetchable",
  313. .start = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START,
  314. .end = PHYS_PCI_MEM_BASE + PCI_BUS_NONMEM_START + PCI_BUS_NONMEM_SIZE - 1,
  315. .flags = IORESOURCE_MEM,
  316. };
  317. static struct resource pre_mem = {
  318. .name = "PCI prefetchable",
  319. .start = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START,
  320. .end = PHYS_PCI_MEM_BASE + PCI_BUS_PREMEM_START + PCI_BUS_PREMEM_SIZE - 1,
  321. .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
  322. };
  323. static int __init pci_v3_setup_resources(struct resource **resource)
  324. {
  325. if (request_resource(&iomem_resource, &non_mem)) {
  326. printk(KERN_ERR "PCI: unable to allocate non-prefetchable "
  327. "memory region\n");
  328. return -EBUSY;
  329. }
  330. if (request_resource(&iomem_resource, &pre_mem)) {
  331. release_resource(&non_mem);
  332. printk(KERN_ERR "PCI: unable to allocate prefetchable "
  333. "memory region\n");
  334. return -EBUSY;
  335. }
  336. /*
  337. * bus->resource[0] is the IO resource for this bus
  338. * bus->resource[1] is the mem resource for this bus
  339. * bus->resource[2] is the prefetch mem resource for this bus
  340. */
  341. resource[0] = &ioport_resource;
  342. resource[1] = &non_mem;
  343. resource[2] = &pre_mem;
  344. return 1;
  345. }
  346. /*
  347. * These don't seem to be implemented on the Integrator I have, which
  348. * means I can't get additional information on the reason for the pm2fb
  349. * problems. I suppose I'll just have to mind-meld with the machine. ;)
  350. */
  351. #define SC_PCI IO_ADDRESS(INTEGRATOR_SC_PCIENABLE)
  352. #define SC_LBFADDR IO_ADDRESS(INTEGRATOR_SC_BASE + 0x20)
  353. #define SC_LBFCODE IO_ADDRESS(INTEGRATOR_SC_BASE + 0x24)
  354. static int
  355. v3_pci_fault(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  356. {
  357. unsigned long pc = instruction_pointer(regs);
  358. unsigned long instr = *(unsigned long *)pc;
  359. #if 0
  360. char buf[128];
  361. sprintf(buf, "V3 fault: addr 0x%08lx, FSR 0x%03x, PC 0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x ISTAT=%02x\n",
  362. addr, fsr, pc, instr, __raw_readl(SC_LBFADDR), __raw_readl(SC_LBFCODE) & 255,
  363. v3_readb(V3_LB_ISTAT));
  364. printk(KERN_DEBUG "%s", buf);
  365. #endif
  366. v3_writeb(V3_LB_ISTAT, 0);
  367. __raw_writel(3, SC_PCI);
  368. /*
  369. * If the instruction being executed was a read,
  370. * make it look like it read all-ones.
  371. */
  372. if ((instr & 0x0c100000) == 0x04100000) {
  373. int reg = (instr >> 12) & 15;
  374. unsigned long val;
  375. if (instr & 0x00400000)
  376. val = 255;
  377. else
  378. val = -1;
  379. regs->uregs[reg] = val;
  380. regs->ARM_pc += 4;
  381. return 0;
  382. }
  383. if ((instr & 0x0e100090) == 0x00100090) {
  384. int reg = (instr >> 12) & 15;
  385. regs->uregs[reg] = -1;
  386. regs->ARM_pc += 4;
  387. return 0;
  388. }
  389. return 1;
  390. }
  391. static irqreturn_t v3_irq(int dummy, void *devid)
  392. {
  393. #ifdef CONFIG_DEBUG_LL
  394. struct pt_regs *regs = get_irq_regs();
  395. unsigned long pc = instruction_pointer(regs);
  396. unsigned long instr = *(unsigned long *)pc;
  397. char buf[128];
  398. extern void printascii(const char *);
  399. sprintf(buf, "V3 int %d: pc=0x%08lx [%08lx] LBFADDR=%08x LBFCODE=%02x "
  400. "ISTAT=%02x\n", IRQ_AP_V3INT, pc, instr,
  401. __raw_readl(SC_LBFADDR),
  402. __raw_readl(SC_LBFCODE) & 255,
  403. v3_readb(V3_LB_ISTAT));
  404. printascii(buf);
  405. #endif
  406. v3_writew(V3_PCI_STAT, 0xf000);
  407. v3_writeb(V3_LB_ISTAT, 0);
  408. __raw_writel(3, SC_PCI);
  409. #ifdef CONFIG_DEBUG_LL
  410. /*
  411. * If the instruction being executed was a read,
  412. * make it look like it read all-ones.
  413. */
  414. if ((instr & 0x0c100000) == 0x04100000) {
  415. int reg = (instr >> 16) & 15;
  416. sprintf(buf, " reg%d = %08lx\n", reg, regs->uregs[reg]);
  417. printascii(buf);
  418. }
  419. #endif
  420. return IRQ_HANDLED;
  421. }
  422. int __init pci_v3_setup(int nr, struct pci_sys_data *sys)
  423. {
  424. int ret = 0;
  425. if (nr == 0) {
  426. sys->mem_offset = PHYS_PCI_MEM_BASE;
  427. ret = pci_v3_setup_resources(sys->resource);
  428. }
  429. return ret;
  430. }
  431. struct pci_bus * __init pci_v3_scan_bus(int nr, struct pci_sys_data *sys)
  432. {
  433. return pci_scan_bus(sys->busnr, &pci_v3_ops, sys);
  434. }
  435. /*
  436. * V3_LB_BASE? - local bus address
  437. * V3_LB_MAP? - pci bus address
  438. */
  439. void __init pci_v3_preinit(void)
  440. {
  441. unsigned long flags;
  442. unsigned int temp;
  443. int ret;
  444. pcibios_min_io = 0x6000;
  445. pcibios_min_mem = 0x00100000;
  446. vga_base = PCI_MEMORY_VADDR;
  447. /*
  448. * Hook in our fault handler for PCI errors
  449. */
  450. hook_fault_code(4, v3_pci_fault, SIGBUS, 0, "external abort on linefetch");
  451. hook_fault_code(6, v3_pci_fault, SIGBUS, 0, "external abort on linefetch");
  452. hook_fault_code(8, v3_pci_fault, SIGBUS, 0, "external abort on non-linefetch");
  453. hook_fault_code(10, v3_pci_fault, SIGBUS, 0, "external abort on non-linefetch");
  454. spin_lock_irqsave(&v3_lock, flags);
  455. /*
  456. * Unlock V3 registers, but only if they were previously locked.
  457. */
  458. if (v3_readw(V3_SYSTEM) & V3_SYSTEM_M_LOCK)
  459. v3_writew(V3_SYSTEM, 0xa05f);
  460. /*
  461. * Setup window 0 - PCI non-prefetchable memory
  462. * Local: 0x40000000 Bus: 0x00000000 Size: 256MB
  463. */
  464. v3_writel(V3_LB_BASE0, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE) |
  465. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_ENABLE);
  466. v3_writew(V3_LB_MAP0, v3_addr_to_lb_map(PCI_BUS_NONMEM_START) |
  467. V3_LB_MAP_TYPE_MEM);
  468. /*
  469. * Setup window 1 - PCI prefetchable memory
  470. * Local: 0x50000000 Bus: 0x10000000 Size: 256MB
  471. */
  472. v3_writel(V3_LB_BASE1, v3_addr_to_lb_base(PHYS_PCI_MEM_BASE + SZ_256M) |
  473. V3_LB_BASE_ADR_SIZE_256MB | V3_LB_BASE_PREFETCH |
  474. V3_LB_BASE_ENABLE);
  475. v3_writew(V3_LB_MAP1, v3_addr_to_lb_map(PCI_BUS_PREMEM_START) |
  476. V3_LB_MAP_TYPE_MEM_MULTIPLE);
  477. /*
  478. * Setup window 2 - PCI IO
  479. */
  480. v3_writel(V3_LB_BASE2, v3_addr_to_lb_base2(PHYS_PCI_IO_BASE) |
  481. V3_LB_BASE_ENABLE);
  482. v3_writew(V3_LB_MAP2, v3_addr_to_lb_map2(0));
  483. /*
  484. * Disable PCI to host IO cycles
  485. */
  486. temp = v3_readw(V3_PCI_CFG) & ~V3_PCI_CFG_M_I2O_EN;
  487. temp |= V3_PCI_CFG_M_IO_REG_DIS | V3_PCI_CFG_M_IO_DIS;
  488. v3_writew(V3_PCI_CFG, temp);
  489. printk(KERN_DEBUG "FIFO_CFG: %04x FIFO_PRIO: %04x\n",
  490. v3_readw(V3_FIFO_CFG), v3_readw(V3_FIFO_PRIORITY));
  491. /*
  492. * Set the V3 FIFO such that writes have higher priority than
  493. * reads, and local bus write causes local bus read fifo flush.
  494. * Same for PCI.
  495. */
  496. v3_writew(V3_FIFO_PRIORITY, 0x0a0a);
  497. /*
  498. * Re-lock the system register.
  499. */
  500. temp = v3_readw(V3_SYSTEM) | V3_SYSTEM_M_LOCK;
  501. v3_writew(V3_SYSTEM, temp);
  502. /*
  503. * Clear any error conditions, and enable write errors.
  504. */
  505. v3_writeb(V3_LB_ISTAT, 0);
  506. v3_writew(V3_LB_CFG, v3_readw(V3_LB_CFG) | (1 << 10));
  507. v3_writeb(V3_LB_IMASK, 0x28);
  508. __raw_writel(3, SC_PCI);
  509. /*
  510. * Grab the PCI error interrupt.
  511. */
  512. ret = request_irq(IRQ_AP_V3INT, v3_irq, 0, "V3", NULL);
  513. if (ret)
  514. printk(KERN_ERR "PCI: unable to grab PCI error "
  515. "interrupt: %d\n", ret);
  516. spin_unlock_irqrestore(&v3_lock, flags);
  517. }
  518. void __init pci_v3_postinit(void)
  519. {
  520. unsigned int pci_cmd;
  521. pci_cmd = PCI_COMMAND_MEMORY |
  522. PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE;
  523. v3_writew(V3_PCI_CMD, pci_cmd);
  524. v3_writeb(V3_LB_ISTAT, ~0x40);
  525. v3_writeb(V3_LB_IMASK, 0x68);
  526. #if 0
  527. ret = request_irq(IRQ_AP_LBUSTIMEOUT, lb_timeout, 0, "bus timeout", NULL);
  528. if (ret)
  529. printk(KERN_ERR "PCI: unable to grab local bus timeout "
  530. "interrupt: %d\n", ret);
  531. #endif
  532. register_isa_ports(PHYS_PCI_MEM_BASE, PHYS_PCI_IO_BASE, 0);
  533. }