mach-pcm043.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (C) 2009 Sascha Hauer, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/mtd/plat-ram.h>
  19. #include <linux/memory.h>
  20. #include <linux/gpio.h>
  21. #include <linux/smc911x.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/delay.h>
  24. #include <linux/i2c.h>
  25. #include <linux/i2c/at24.h>
  26. #include <linux/usb/otg.h>
  27. #include <linux/usb/ulpi.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach/map.h>
  32. #include <mach/hardware.h>
  33. #include <mach/common.h>
  34. #include <mach/iomux-mx35.h>
  35. #include <mach/ulpi.h>
  36. #include <mach/audmux.h>
  37. #include "devices-imx35.h"
  38. static const struct fb_videomode fb_modedb[] = {
  39. {
  40. /* 240x320 @ 60 Hz */
  41. .name = "Sharp-LQ035Q7",
  42. .refresh = 60,
  43. .xres = 240,
  44. .yres = 320,
  45. .pixclock = 185925,
  46. .left_margin = 9,
  47. .right_margin = 16,
  48. .upper_margin = 7,
  49. .lower_margin = 9,
  50. .hsync_len = 1,
  51. .vsync_len = 1,
  52. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE | FB_SYNC_CLK_INVERT | FB_SYNC_CLK_IDLE_EN,
  53. .vmode = FB_VMODE_NONINTERLACED,
  54. .flag = 0,
  55. }, {
  56. /* 240x320 @ 60 Hz */
  57. .name = "TX090",
  58. .refresh = 60,
  59. .xres = 240,
  60. .yres = 320,
  61. .pixclock = 38255,
  62. .left_margin = 144,
  63. .right_margin = 0,
  64. .upper_margin = 7,
  65. .lower_margin = 40,
  66. .hsync_len = 96,
  67. .vsync_len = 1,
  68. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  69. .vmode = FB_VMODE_NONINTERLACED,
  70. .flag = 0,
  71. },
  72. };
  73. static const struct ipu_platform_data mx3_ipu_data __initconst = {
  74. .irq_base = MXC_IPU_IRQ_START,
  75. };
  76. static struct mx3fb_platform_data mx3fb_pdata __initdata = {
  77. .name = "Sharp-LQ035Q7",
  78. .mode = fb_modedb,
  79. .num_modes = ARRAY_SIZE(fb_modedb),
  80. };
  81. static struct physmap_flash_data pcm043_flash_data = {
  82. .width = 2,
  83. };
  84. static struct resource pcm043_flash_resource = {
  85. .start = 0xa0000000,
  86. .end = 0xa1ffffff,
  87. .flags = IORESOURCE_MEM,
  88. };
  89. static struct platform_device pcm043_flash = {
  90. .name = "physmap-flash",
  91. .id = 0,
  92. .dev = {
  93. .platform_data = &pcm043_flash_data,
  94. },
  95. .resource = &pcm043_flash_resource,
  96. .num_resources = 1,
  97. };
  98. static const struct imxuart_platform_data uart_pdata __initconst = {
  99. .flags = IMXUART_HAVE_RTSCTS,
  100. };
  101. static const struct imxi2c_platform_data pcm043_i2c0_data __initconst = {
  102. .bitrate = 50000,
  103. };
  104. static struct at24_platform_data board_eeprom = {
  105. .byte_len = 4096,
  106. .page_size = 32,
  107. .flags = AT24_FLAG_ADDR16,
  108. };
  109. static struct i2c_board_info pcm043_i2c_devices[] = {
  110. {
  111. I2C_BOARD_INFO("at24", 0x52), /* E0=0, E1=1, E2=0 */
  112. .platform_data = &board_eeprom,
  113. }, {
  114. I2C_BOARD_INFO("pcf8563", 0x51),
  115. },
  116. };
  117. static struct platform_device *devices[] __initdata = {
  118. &pcm043_flash,
  119. };
  120. static iomux_v3_cfg_t pcm043_pads[] = {
  121. /* UART1 */
  122. MX35_PAD_CTS1__UART1_CTS,
  123. MX35_PAD_RTS1__UART1_RTS,
  124. MX35_PAD_TXD1__UART1_TXD_MUX,
  125. MX35_PAD_RXD1__UART1_RXD_MUX,
  126. /* UART2 */
  127. MX35_PAD_CTS2__UART2_CTS,
  128. MX35_PAD_RTS2__UART2_RTS,
  129. MX35_PAD_TXD2__UART2_TXD_MUX,
  130. MX35_PAD_RXD2__UART2_RXD_MUX,
  131. /* FEC */
  132. MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
  133. MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
  134. MX35_PAD_FEC_RX_DV__FEC_RX_DV,
  135. MX35_PAD_FEC_COL__FEC_COL,
  136. MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
  137. MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
  138. MX35_PAD_FEC_TX_EN__FEC_TX_EN,
  139. MX35_PAD_FEC_MDC__FEC_MDC,
  140. MX35_PAD_FEC_MDIO__FEC_MDIO,
  141. MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
  142. MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
  143. MX35_PAD_FEC_CRS__FEC_CRS,
  144. MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
  145. MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
  146. MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
  147. MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
  148. MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
  149. MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
  150. /* I2C1 */
  151. MX35_PAD_I2C1_CLK__I2C1_SCL,
  152. MX35_PAD_I2C1_DAT__I2C1_SDA,
  153. /* Display */
  154. MX35_PAD_LD0__IPU_DISPB_DAT_0,
  155. MX35_PAD_LD1__IPU_DISPB_DAT_1,
  156. MX35_PAD_LD2__IPU_DISPB_DAT_2,
  157. MX35_PAD_LD3__IPU_DISPB_DAT_3,
  158. MX35_PAD_LD4__IPU_DISPB_DAT_4,
  159. MX35_PAD_LD5__IPU_DISPB_DAT_5,
  160. MX35_PAD_LD6__IPU_DISPB_DAT_6,
  161. MX35_PAD_LD7__IPU_DISPB_DAT_7,
  162. MX35_PAD_LD8__IPU_DISPB_DAT_8,
  163. MX35_PAD_LD9__IPU_DISPB_DAT_9,
  164. MX35_PAD_LD10__IPU_DISPB_DAT_10,
  165. MX35_PAD_LD11__IPU_DISPB_DAT_11,
  166. MX35_PAD_LD12__IPU_DISPB_DAT_12,
  167. MX35_PAD_LD13__IPU_DISPB_DAT_13,
  168. MX35_PAD_LD14__IPU_DISPB_DAT_14,
  169. MX35_PAD_LD15__IPU_DISPB_DAT_15,
  170. MX35_PAD_LD16__IPU_DISPB_DAT_16,
  171. MX35_PAD_LD17__IPU_DISPB_DAT_17,
  172. MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC,
  173. MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK,
  174. MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY,
  175. MX35_PAD_CONTRAST__IPU_DISPB_CONTR,
  176. MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC,
  177. MX35_PAD_D3_REV__IPU_DISPB_D3_REV,
  178. MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS,
  179. /* gpio */
  180. MX35_PAD_ATA_CS0__GPIO2_6,
  181. /* USB host */
  182. MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR,
  183. MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC,
  184. /* SSI */
  185. MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS,
  186. MX35_PAD_STXD4__AUDMUX_AUD4_TXD,
  187. MX35_PAD_SRXD4__AUDMUX_AUD4_RXD,
  188. MX35_PAD_SCK4__AUDMUX_AUD4_TXC,
  189. /* CAN2 */
  190. MX35_PAD_TX5_RX0__CAN2_TXCAN,
  191. MX35_PAD_TX4_RX1__CAN2_RXCAN,
  192. /* esdhc */
  193. MX35_PAD_SD1_CMD__ESDHC1_CMD,
  194. MX35_PAD_SD1_CLK__ESDHC1_CLK,
  195. MX35_PAD_SD1_DATA0__ESDHC1_DAT0,
  196. MX35_PAD_SD1_DATA1__ESDHC1_DAT1,
  197. MX35_PAD_SD1_DATA2__ESDHC1_DAT2,
  198. MX35_PAD_SD1_DATA3__ESDHC1_DAT3,
  199. MX35_PAD_ATA_DATA10__GPIO2_23, /* WriteProtect */
  200. MX35_PAD_ATA_DATA11__GPIO2_24, /* CardDetect */
  201. };
  202. #define AC97_GPIO_TXFS IMX_GPIO_NR(2, 31)
  203. #define AC97_GPIO_TXD IMX_GPIO_NR(2, 28)
  204. #define AC97_GPIO_RESET IMX_GPIO_NR(2, 0)
  205. #define SD1_GPIO_WP IMX_GPIO_NR(2, 23)
  206. #define SD1_GPIO_CD IMX_GPIO_NR(2, 24)
  207. static void pcm043_ac97_warm_reset(struct snd_ac97 *ac97)
  208. {
  209. iomux_v3_cfg_t txfs_gpio = MX35_PAD_STXFS4__GPIO2_31;
  210. iomux_v3_cfg_t txfs = MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS;
  211. int ret;
  212. ret = gpio_request(AC97_GPIO_TXFS, "SSI");
  213. if (ret) {
  214. printk("failed to get GPIO_TXFS: %d\n", ret);
  215. return;
  216. }
  217. mxc_iomux_v3_setup_pad(txfs_gpio);
  218. /* warm reset */
  219. gpio_direction_output(AC97_GPIO_TXFS, 1);
  220. udelay(2);
  221. gpio_set_value(AC97_GPIO_TXFS, 0);
  222. gpio_free(AC97_GPIO_TXFS);
  223. mxc_iomux_v3_setup_pad(txfs);
  224. }
  225. static void pcm043_ac97_cold_reset(struct snd_ac97 *ac97)
  226. {
  227. iomux_v3_cfg_t txfs_gpio = MX35_PAD_STXFS4__GPIO2_31;
  228. iomux_v3_cfg_t txfs = MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS;
  229. iomux_v3_cfg_t txd_gpio = MX35_PAD_STXD4__GPIO2_28;
  230. iomux_v3_cfg_t txd = MX35_PAD_STXD4__AUDMUX_AUD4_TXD;
  231. iomux_v3_cfg_t reset_gpio = MX35_PAD_SD2_CMD__GPIO2_0;
  232. int ret;
  233. ret = gpio_request(AC97_GPIO_TXFS, "SSI");
  234. if (ret)
  235. goto err1;
  236. ret = gpio_request(AC97_GPIO_TXD, "SSI");
  237. if (ret)
  238. goto err2;
  239. ret = gpio_request(AC97_GPIO_RESET, "SSI");
  240. if (ret)
  241. goto err3;
  242. mxc_iomux_v3_setup_pad(txfs_gpio);
  243. mxc_iomux_v3_setup_pad(txd_gpio);
  244. mxc_iomux_v3_setup_pad(reset_gpio);
  245. gpio_direction_output(AC97_GPIO_TXFS, 0);
  246. gpio_direction_output(AC97_GPIO_TXD, 0);
  247. /* cold reset */
  248. gpio_direction_output(AC97_GPIO_RESET, 0);
  249. udelay(10);
  250. gpio_direction_output(AC97_GPIO_RESET, 1);
  251. mxc_iomux_v3_setup_pad(txd);
  252. mxc_iomux_v3_setup_pad(txfs);
  253. gpio_free(AC97_GPIO_RESET);
  254. err3:
  255. gpio_free(AC97_GPIO_TXD);
  256. err2:
  257. gpio_free(AC97_GPIO_TXFS);
  258. err1:
  259. if (ret)
  260. printk("%s failed with %d\n", __func__, ret);
  261. mdelay(1);
  262. }
  263. static const struct imx_ssi_platform_data pcm043_ssi_pdata __initconst = {
  264. .ac97_reset = pcm043_ac97_cold_reset,
  265. .ac97_warm_reset = pcm043_ac97_warm_reset,
  266. .flags = IMX_SSI_USE_AC97,
  267. };
  268. static const struct mxc_nand_platform_data
  269. pcm037_nand_board_info __initconst = {
  270. .width = 1,
  271. .hw_ecc = 1,
  272. };
  273. static int pcm043_otg_init(struct platform_device *pdev)
  274. {
  275. return mx35_initialize_usb_hw(pdev->id, MXC_EHCI_INTERFACE_DIFF_UNI);
  276. }
  277. static struct mxc_usbh_platform_data otg_pdata __initdata = {
  278. .init = pcm043_otg_init,
  279. .portsc = MXC_EHCI_MODE_UTMI,
  280. };
  281. static int pcm043_usbh1_init(struct platform_device *pdev)
  282. {
  283. return mx35_initialize_usb_hw(pdev->id, MXC_EHCI_INTERFACE_SINGLE_UNI |
  284. MXC_EHCI_INTERNAL_PHY | MXC_EHCI_IPPUE_DOWN);
  285. }
  286. static const struct mxc_usbh_platform_data usbh1_pdata __initconst = {
  287. .init = pcm043_usbh1_init,
  288. .portsc = MXC_EHCI_MODE_SERIAL,
  289. };
  290. static const struct fsl_usb2_platform_data otg_device_pdata __initconst = {
  291. .operating_mode = FSL_USB2_DR_DEVICE,
  292. .phy_mode = FSL_USB2_PHY_UTMI,
  293. };
  294. static int otg_mode_host;
  295. static int __init pcm043_otg_mode(char *options)
  296. {
  297. if (!strcmp(options, "host"))
  298. otg_mode_host = 1;
  299. else if (!strcmp(options, "device"))
  300. otg_mode_host = 0;
  301. else
  302. pr_info("otg_mode neither \"host\" nor \"device\". "
  303. "Defaulting to device\n");
  304. return 0;
  305. }
  306. __setup("otg_mode=", pcm043_otg_mode);
  307. static struct esdhc_platform_data sd1_pdata = {
  308. .wp_gpio = SD1_GPIO_WP,
  309. .cd_gpio = SD1_GPIO_CD,
  310. .wp_type = ESDHC_WP_GPIO,
  311. .cd_type = ESDHC_CD_GPIO,
  312. };
  313. /*
  314. * Board specific initialization.
  315. */
  316. static void __init pcm043_init(void)
  317. {
  318. imx35_soc_init();
  319. mxc_iomux_v3_setup_multiple_pads(pcm043_pads, ARRAY_SIZE(pcm043_pads));
  320. mxc_audmux_v2_configure_port(3,
  321. MXC_AUDMUX_V2_PTCR_SYN | /* 4wire mode */
  322. MXC_AUDMUX_V2_PTCR_TFSEL(0) |
  323. MXC_AUDMUX_V2_PTCR_TFSDIR,
  324. MXC_AUDMUX_V2_PDCR_RXDSEL(0));
  325. mxc_audmux_v2_configure_port(0,
  326. MXC_AUDMUX_V2_PTCR_SYN | /* 4wire mode */
  327. MXC_AUDMUX_V2_PTCR_TCSEL(3) |
  328. MXC_AUDMUX_V2_PTCR_TCLKDIR, /* clock is output */
  329. MXC_AUDMUX_V2_PDCR_RXDSEL(3));
  330. imx35_add_fec(NULL);
  331. platform_add_devices(devices, ARRAY_SIZE(devices));
  332. imx35_add_imx2_wdt(NULL);
  333. imx35_add_imx_uart0(&uart_pdata);
  334. imx35_add_mxc_nand(&pcm037_nand_board_info);
  335. imx35_add_imx_ssi(0, &pcm043_ssi_pdata);
  336. imx35_add_imx_uart1(&uart_pdata);
  337. i2c_register_board_info(0, pcm043_i2c_devices,
  338. ARRAY_SIZE(pcm043_i2c_devices));
  339. imx35_add_imx_i2c0(&pcm043_i2c0_data);
  340. imx35_add_ipu_core(&mx3_ipu_data);
  341. imx35_add_mx3_sdc_fb(&mx3fb_pdata);
  342. if (otg_mode_host) {
  343. otg_pdata.otg = imx_otg_ulpi_create(ULPI_OTG_DRVVBUS |
  344. ULPI_OTG_DRVVBUS_EXT);
  345. if (otg_pdata.otg)
  346. imx35_add_mxc_ehci_otg(&otg_pdata);
  347. }
  348. imx35_add_mxc_ehci_hs(&usbh1_pdata);
  349. if (!otg_mode_host)
  350. imx35_add_fsl_usb2_udc(&otg_device_pdata);
  351. imx35_add_flexcan1(NULL);
  352. imx35_add_sdhci_esdhc_imx(0, &sd1_pdata);
  353. }
  354. static void __init pcm043_timer_init(void)
  355. {
  356. mx35_clocks_init();
  357. }
  358. struct sys_timer pcm043_timer = {
  359. .init = pcm043_timer_init,
  360. };
  361. MACHINE_START(PCM043, "Phytec Phycore pcm043")
  362. /* Maintainer: Pengutronix */
  363. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  364. .map_io = mx35_map_io,
  365. .init_early = imx35_init_early,
  366. .init_irq = mx35_init_irq,
  367. .timer = &pcm043_timer,
  368. .init_machine = pcm043_init,
  369. MACHINE_END