dc21285-timer.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * linux/arch/arm/mach-footbridge/dc21285-timer.c
  3. *
  4. * Copyright (C) 1998 Russell King.
  5. * Copyright (C) 1998 Phil Blundell
  6. */
  7. #include <linux/clockchips.h>
  8. #include <linux/clocksource.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/irq.h>
  12. #include <asm/irq.h>
  13. #include <asm/hardware/dec21285.h>
  14. #include <asm/mach/time.h>
  15. #include "common.h"
  16. static cycle_t cksrc_dc21285_read(struct clocksource *cs)
  17. {
  18. return cs->mask - *CSR_TIMER2_VALUE;
  19. }
  20. static int cksrc_dc21285_enable(struct clocksource *cs)
  21. {
  22. *CSR_TIMER2_LOAD = cs->mask;
  23. *CSR_TIMER2_CLR = 0;
  24. *CSR_TIMER2_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;
  25. return 0;
  26. }
  27. static void cksrc_dc21285_disable(struct clocksource *cs)
  28. {
  29. *CSR_TIMER2_CNTL = 0;
  30. }
  31. static struct clocksource cksrc_dc21285 = {
  32. .name = "dc21285_timer2",
  33. .rating = 200,
  34. .read = cksrc_dc21285_read,
  35. .enable = cksrc_dc21285_enable,
  36. .disable = cksrc_dc21285_disable,
  37. .mask = CLOCKSOURCE_MASK(24),
  38. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  39. };
  40. static void ckevt_dc21285_set_mode(enum clock_event_mode mode,
  41. struct clock_event_device *c)
  42. {
  43. switch (mode) {
  44. case CLOCK_EVT_MODE_RESUME:
  45. case CLOCK_EVT_MODE_PERIODIC:
  46. *CSR_TIMER1_CLR = 0;
  47. *CSR_TIMER1_LOAD = (mem_fclk_21285 + 8 * HZ) / (16 * HZ);
  48. *CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_AUTORELOAD |
  49. TIMER_CNTL_DIV16;
  50. break;
  51. default:
  52. *CSR_TIMER1_CNTL = 0;
  53. break;
  54. }
  55. }
  56. static struct clock_event_device ckevt_dc21285 = {
  57. .name = "dc21285_timer1",
  58. .features = CLOCK_EVT_FEAT_PERIODIC,
  59. .rating = 200,
  60. .irq = IRQ_TIMER1,
  61. .set_mode = ckevt_dc21285_set_mode,
  62. };
  63. static irqreturn_t timer1_interrupt(int irq, void *dev_id)
  64. {
  65. struct clock_event_device *ce = dev_id;
  66. *CSR_TIMER1_CLR = 0;
  67. ce->event_handler(ce);
  68. return IRQ_HANDLED;
  69. }
  70. static struct irqaction footbridge_timer_irq = {
  71. .name = "dc21285_timer1",
  72. .handler = timer1_interrupt,
  73. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  74. .dev_id = &ckevt_dc21285,
  75. };
  76. /*
  77. * Set up timer interrupt.
  78. */
  79. static void __init footbridge_timer_init(void)
  80. {
  81. struct clock_event_device *ce = &ckevt_dc21285;
  82. clocksource_register_hz(&cksrc_dc21285, (mem_fclk_21285 + 8) / 16);
  83. setup_irq(ce->irq, &footbridge_timer_irq);
  84. clockevents_calc_mult_shift(ce, mem_fclk_21285, 5);
  85. ce->max_delta_ns = clockevent_delta2ns(0xffffff, ce);
  86. ce->min_delta_ns = clockevent_delta2ns(0x000004, ce);
  87. ce->cpumask = cpumask_of(smp_processor_id());
  88. clockevents_register_device(ce);
  89. }
  90. struct sys_timer footbridge_timer = {
  91. .init = footbridge_timer_init,
  92. };