pm.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /* linux/arch/arm/mach-exynos4/pm.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4210 - Power Management support
  7. *
  8. * Based on arch/arm/mach-s3c2410/pm.c
  9. * Copyright (c) 2006 Simtec Electronics
  10. * Ben Dooks <ben@simtec.co.uk>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/syscore_ops.h>
  19. #include <linux/io.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <plat/cpu.h>
  25. #include <plat/pm.h>
  26. #include <plat/pll.h>
  27. #include <plat/regs-srom.h>
  28. #include <mach/regs-irq.h>
  29. #include <mach/regs-gpio.h>
  30. #include <mach/regs-clock.h>
  31. #include <mach/regs-pmu.h>
  32. #include <mach/pm-core.h>
  33. #include <mach/pmu.h>
  34. static struct sleep_save exynos4_set_clksrc[] = {
  35. { .reg = S5P_CLKSRC_MASK_TOP , .val = 0x00000001, },
  36. { .reg = S5P_CLKSRC_MASK_CAM , .val = 0x11111111, },
  37. { .reg = S5P_CLKSRC_MASK_TV , .val = 0x00000111, },
  38. { .reg = S5P_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
  39. { .reg = S5P_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
  40. { .reg = S5P_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
  41. { .reg = S5P_CLKSRC_MASK_FSYS , .val = 0x01011111, },
  42. { .reg = S5P_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
  43. { .reg = S5P_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
  44. { .reg = S5P_CLKSRC_MASK_DMC , .val = 0x00010000, },
  45. };
  46. static struct sleep_save exynos4_epll_save[] = {
  47. SAVE_ITEM(S5P_EPLL_CON0),
  48. SAVE_ITEM(S5P_EPLL_CON1),
  49. };
  50. static struct sleep_save exynos4_vpll_save[] = {
  51. SAVE_ITEM(S5P_VPLL_CON0),
  52. SAVE_ITEM(S5P_VPLL_CON1),
  53. };
  54. static struct sleep_save exynos4_core_save[] = {
  55. /* CMU side */
  56. SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
  57. SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
  58. SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
  59. SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
  60. SAVE_ITEM(S5P_CLKSRC_TOP0),
  61. SAVE_ITEM(S5P_CLKSRC_TOP1),
  62. SAVE_ITEM(S5P_CLKSRC_CAM),
  63. SAVE_ITEM(S5P_CLKSRC_TV),
  64. SAVE_ITEM(S5P_CLKSRC_MFC),
  65. SAVE_ITEM(S5P_CLKSRC_G3D),
  66. SAVE_ITEM(S5P_CLKSRC_IMAGE),
  67. SAVE_ITEM(S5P_CLKSRC_LCD0),
  68. SAVE_ITEM(S5P_CLKSRC_LCD1),
  69. SAVE_ITEM(S5P_CLKSRC_MAUDIO),
  70. SAVE_ITEM(S5P_CLKSRC_FSYS),
  71. SAVE_ITEM(S5P_CLKSRC_PERIL0),
  72. SAVE_ITEM(S5P_CLKSRC_PERIL1),
  73. SAVE_ITEM(S5P_CLKDIV_CAM),
  74. SAVE_ITEM(S5P_CLKDIV_TV),
  75. SAVE_ITEM(S5P_CLKDIV_MFC),
  76. SAVE_ITEM(S5P_CLKDIV_G3D),
  77. SAVE_ITEM(S5P_CLKDIV_IMAGE),
  78. SAVE_ITEM(S5P_CLKDIV_LCD0),
  79. SAVE_ITEM(S5P_CLKDIV_LCD1),
  80. SAVE_ITEM(S5P_CLKDIV_MAUDIO),
  81. SAVE_ITEM(S5P_CLKDIV_FSYS0),
  82. SAVE_ITEM(S5P_CLKDIV_FSYS1),
  83. SAVE_ITEM(S5P_CLKDIV_FSYS2),
  84. SAVE_ITEM(S5P_CLKDIV_FSYS3),
  85. SAVE_ITEM(S5P_CLKDIV_PERIL0),
  86. SAVE_ITEM(S5P_CLKDIV_PERIL1),
  87. SAVE_ITEM(S5P_CLKDIV_PERIL2),
  88. SAVE_ITEM(S5P_CLKDIV_PERIL3),
  89. SAVE_ITEM(S5P_CLKDIV_PERIL4),
  90. SAVE_ITEM(S5P_CLKDIV_PERIL5),
  91. SAVE_ITEM(S5P_CLKDIV_TOP),
  92. SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
  93. SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
  94. SAVE_ITEM(S5P_CLKSRC_MASK_TV),
  95. SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
  96. SAVE_ITEM(S5P_CLKSRC_MASK_LCD1),
  97. SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
  98. SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
  99. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
  100. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
  101. SAVE_ITEM(S5P_CLKDIV2_RATIO),
  102. SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
  103. SAVE_ITEM(S5P_CLKGATE_IP_CAM),
  104. SAVE_ITEM(S5P_CLKGATE_IP_TV),
  105. SAVE_ITEM(S5P_CLKGATE_IP_MFC),
  106. SAVE_ITEM(S5P_CLKGATE_IP_G3D),
  107. SAVE_ITEM(S5P_CLKGATE_IP_IMAGE),
  108. SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
  109. SAVE_ITEM(S5P_CLKGATE_IP_LCD1),
  110. SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
  111. SAVE_ITEM(S5P_CLKGATE_IP_GPS),
  112. SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
  113. SAVE_ITEM(S5P_CLKGATE_IP_PERIR),
  114. SAVE_ITEM(S5P_CLKGATE_BLOCK),
  115. SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
  116. SAVE_ITEM(S5P_CLKSRC_DMC),
  117. SAVE_ITEM(S5P_CLKDIV_DMC0),
  118. SAVE_ITEM(S5P_CLKDIV_DMC1),
  119. SAVE_ITEM(S5P_CLKGATE_IP_DMC),
  120. SAVE_ITEM(S5P_CLKSRC_CPU),
  121. SAVE_ITEM(S5P_CLKDIV_CPU),
  122. SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
  123. SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
  124. SAVE_ITEM(S5P_CLKGATE_IP_CPU),
  125. /* GIC side */
  126. SAVE_ITEM(S5P_VA_GIC_CPU + 0x000),
  127. SAVE_ITEM(S5P_VA_GIC_CPU + 0x004),
  128. SAVE_ITEM(S5P_VA_GIC_CPU + 0x008),
  129. SAVE_ITEM(S5P_VA_GIC_CPU + 0x00C),
  130. SAVE_ITEM(S5P_VA_GIC_CPU + 0x014),
  131. SAVE_ITEM(S5P_VA_GIC_CPU + 0x018),
  132. SAVE_ITEM(S5P_VA_GIC_DIST + 0x000),
  133. SAVE_ITEM(S5P_VA_GIC_DIST + 0x004),
  134. SAVE_ITEM(S5P_VA_GIC_DIST + 0x100),
  135. SAVE_ITEM(S5P_VA_GIC_DIST + 0x104),
  136. SAVE_ITEM(S5P_VA_GIC_DIST + 0x108),
  137. SAVE_ITEM(S5P_VA_GIC_DIST + 0x300),
  138. SAVE_ITEM(S5P_VA_GIC_DIST + 0x304),
  139. SAVE_ITEM(S5P_VA_GIC_DIST + 0x308),
  140. SAVE_ITEM(S5P_VA_GIC_DIST + 0x400),
  141. SAVE_ITEM(S5P_VA_GIC_DIST + 0x404),
  142. SAVE_ITEM(S5P_VA_GIC_DIST + 0x408),
  143. SAVE_ITEM(S5P_VA_GIC_DIST + 0x40C),
  144. SAVE_ITEM(S5P_VA_GIC_DIST + 0x410),
  145. SAVE_ITEM(S5P_VA_GIC_DIST + 0x414),
  146. SAVE_ITEM(S5P_VA_GIC_DIST + 0x418),
  147. SAVE_ITEM(S5P_VA_GIC_DIST + 0x41C),
  148. SAVE_ITEM(S5P_VA_GIC_DIST + 0x420),
  149. SAVE_ITEM(S5P_VA_GIC_DIST + 0x424),
  150. SAVE_ITEM(S5P_VA_GIC_DIST + 0x428),
  151. SAVE_ITEM(S5P_VA_GIC_DIST + 0x42C),
  152. SAVE_ITEM(S5P_VA_GIC_DIST + 0x430),
  153. SAVE_ITEM(S5P_VA_GIC_DIST + 0x434),
  154. SAVE_ITEM(S5P_VA_GIC_DIST + 0x438),
  155. SAVE_ITEM(S5P_VA_GIC_DIST + 0x43C),
  156. SAVE_ITEM(S5P_VA_GIC_DIST + 0x440),
  157. SAVE_ITEM(S5P_VA_GIC_DIST + 0x444),
  158. SAVE_ITEM(S5P_VA_GIC_DIST + 0x448),
  159. SAVE_ITEM(S5P_VA_GIC_DIST + 0x44C),
  160. SAVE_ITEM(S5P_VA_GIC_DIST + 0x450),
  161. SAVE_ITEM(S5P_VA_GIC_DIST + 0x454),
  162. SAVE_ITEM(S5P_VA_GIC_DIST + 0x458),
  163. SAVE_ITEM(S5P_VA_GIC_DIST + 0x45C),
  164. SAVE_ITEM(S5P_VA_GIC_DIST + 0x800),
  165. SAVE_ITEM(S5P_VA_GIC_DIST + 0x804),
  166. SAVE_ITEM(S5P_VA_GIC_DIST + 0x808),
  167. SAVE_ITEM(S5P_VA_GIC_DIST + 0x80C),
  168. SAVE_ITEM(S5P_VA_GIC_DIST + 0x810),
  169. SAVE_ITEM(S5P_VA_GIC_DIST + 0x814),
  170. SAVE_ITEM(S5P_VA_GIC_DIST + 0x818),
  171. SAVE_ITEM(S5P_VA_GIC_DIST + 0x81C),
  172. SAVE_ITEM(S5P_VA_GIC_DIST + 0x820),
  173. SAVE_ITEM(S5P_VA_GIC_DIST + 0x824),
  174. SAVE_ITEM(S5P_VA_GIC_DIST + 0x828),
  175. SAVE_ITEM(S5P_VA_GIC_DIST + 0x82C),
  176. SAVE_ITEM(S5P_VA_GIC_DIST + 0x830),
  177. SAVE_ITEM(S5P_VA_GIC_DIST + 0x834),
  178. SAVE_ITEM(S5P_VA_GIC_DIST + 0x838),
  179. SAVE_ITEM(S5P_VA_GIC_DIST + 0x83C),
  180. SAVE_ITEM(S5P_VA_GIC_DIST + 0x840),
  181. SAVE_ITEM(S5P_VA_GIC_DIST + 0x844),
  182. SAVE_ITEM(S5P_VA_GIC_DIST + 0x848),
  183. SAVE_ITEM(S5P_VA_GIC_DIST + 0x84C),
  184. SAVE_ITEM(S5P_VA_GIC_DIST + 0x850),
  185. SAVE_ITEM(S5P_VA_GIC_DIST + 0x854),
  186. SAVE_ITEM(S5P_VA_GIC_DIST + 0x858),
  187. SAVE_ITEM(S5P_VA_GIC_DIST + 0x85C),
  188. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC00),
  189. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC04),
  190. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC08),
  191. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC0C),
  192. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC10),
  193. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC14),
  194. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x000),
  195. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x010),
  196. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x020),
  197. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x030),
  198. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x040),
  199. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x050),
  200. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x060),
  201. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x070),
  202. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x080),
  203. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x090),
  204. /* SROM side */
  205. SAVE_ITEM(S5P_SROM_BW),
  206. SAVE_ITEM(S5P_SROM_BC0),
  207. SAVE_ITEM(S5P_SROM_BC1),
  208. SAVE_ITEM(S5P_SROM_BC2),
  209. SAVE_ITEM(S5P_SROM_BC3),
  210. };
  211. static struct sleep_save exynos4_l2cc_save[] = {
  212. SAVE_ITEM(S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL),
  213. SAVE_ITEM(S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL),
  214. SAVE_ITEM(S5P_VA_L2CC + L2X0_PREFETCH_CTRL),
  215. SAVE_ITEM(S5P_VA_L2CC + L2X0_POWER_CTRL),
  216. SAVE_ITEM(S5P_VA_L2CC + L2X0_AUX_CTRL),
  217. };
  218. /* For Cortex-A9 Diagnostic and Power control register */
  219. static unsigned int save_arm_register[2];
  220. static int exynos4_cpu_suspend(unsigned long arg)
  221. {
  222. outer_flush_all();
  223. /* issue the standby signal into the pm unit. */
  224. cpu_do_idle();
  225. /* we should never get past here */
  226. panic("sleep resumed to originator?");
  227. }
  228. static void exynos4_pm_prepare(void)
  229. {
  230. u32 tmp;
  231. s3c_pm_do_save(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  232. s3c_pm_do_save(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
  233. s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
  234. s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
  235. tmp = __raw_readl(S5P_INFORM1);
  236. /* Set value of power down register for sleep mode */
  237. exynos4_sys_powerdown_conf(SYS_SLEEP);
  238. __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
  239. /* ensure at least INFORM0 has the resume address */
  240. __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
  241. /* Before enter central sequence mode, clock src register have to set */
  242. s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
  243. }
  244. static int exynos4_pm_add(struct sys_device *sysdev)
  245. {
  246. pm_cpu_prep = exynos4_pm_prepare;
  247. pm_cpu_sleep = exynos4_cpu_suspend;
  248. return 0;
  249. }
  250. /* This function copy from linux/arch/arm/kernel/smp_scu.c */
  251. void exynos4_scu_enable(void __iomem *scu_base)
  252. {
  253. u32 scu_ctrl;
  254. scu_ctrl = __raw_readl(scu_base);
  255. /* already enabled? */
  256. if (scu_ctrl & 1)
  257. return;
  258. scu_ctrl |= 1;
  259. __raw_writel(scu_ctrl, scu_base);
  260. /*
  261. * Ensure that the data accessed by CPU0 before the SCU was
  262. * initialised is visible to the other CPUs.
  263. */
  264. flush_cache_all();
  265. }
  266. static unsigned long pll_base_rate;
  267. static void exynos4_restore_pll(void)
  268. {
  269. unsigned long pll_con, locktime, lockcnt;
  270. unsigned long pll_in_rate;
  271. unsigned int p_div, epll_wait = 0, vpll_wait = 0;
  272. if (pll_base_rate == 0)
  273. return;
  274. pll_in_rate = pll_base_rate;
  275. /* EPLL */
  276. pll_con = exynos4_epll_save[0].val;
  277. if (pll_con & (1 << 31)) {
  278. pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
  279. p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
  280. pll_in_rate /= 1000000;
  281. locktime = (3000 / pll_in_rate) * p_div;
  282. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  283. __raw_writel(lockcnt, S5P_EPLL_LOCK);
  284. s3c_pm_do_restore_core(exynos4_epll_save,
  285. ARRAY_SIZE(exynos4_epll_save));
  286. epll_wait = 1;
  287. }
  288. pll_in_rate = pll_base_rate;
  289. /* VPLL */
  290. pll_con = exynos4_vpll_save[0].val;
  291. if (pll_con & (1 << 31)) {
  292. pll_in_rate /= 1000000;
  293. /* 750us */
  294. locktime = 750;
  295. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  296. __raw_writel(lockcnt, S5P_VPLL_LOCK);
  297. s3c_pm_do_restore_core(exynos4_vpll_save,
  298. ARRAY_SIZE(exynos4_vpll_save));
  299. vpll_wait = 1;
  300. }
  301. /* Wait PLL locking */
  302. do {
  303. if (epll_wait) {
  304. pll_con = __raw_readl(S5P_EPLL_CON0);
  305. if (pll_con & (1 << S5P_EPLLCON0_LOCKED_SHIFT))
  306. epll_wait = 0;
  307. }
  308. if (vpll_wait) {
  309. pll_con = __raw_readl(S5P_VPLL_CON0);
  310. if (pll_con & (1 << S5P_VPLLCON0_LOCKED_SHIFT))
  311. vpll_wait = 0;
  312. }
  313. } while (epll_wait || vpll_wait);
  314. }
  315. static struct sysdev_driver exynos4_pm_driver = {
  316. .add = exynos4_pm_add,
  317. };
  318. static __init int exynos4_pm_drvinit(void)
  319. {
  320. struct clk *pll_base;
  321. unsigned int tmp;
  322. s3c_pm_init();
  323. /* All wakeup disable */
  324. tmp = __raw_readl(S5P_WAKEUP_MASK);
  325. tmp |= ((0xFF << 8) | (0x1F << 1));
  326. __raw_writel(tmp, S5P_WAKEUP_MASK);
  327. pll_base = clk_get(NULL, "xtal");
  328. if (!IS_ERR(pll_base)) {
  329. pll_base_rate = clk_get_rate(pll_base);
  330. clk_put(pll_base);
  331. }
  332. return sysdev_driver_register(&exynos4_sysclass, &exynos4_pm_driver);
  333. }
  334. arch_initcall(exynos4_pm_drvinit);
  335. static int exynos4_pm_suspend(void)
  336. {
  337. unsigned long tmp;
  338. /* Setting Central Sequence Register for power down mode */
  339. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  340. tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
  341. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  342. /* Save Power control register */
  343. asm ("mrc p15, 0, %0, c15, c0, 0"
  344. : "=r" (tmp) : : "cc");
  345. save_arm_register[0] = tmp;
  346. /* Save Diagnostic register */
  347. asm ("mrc p15, 0, %0, c15, c0, 1"
  348. : "=r" (tmp) : : "cc");
  349. save_arm_register[1] = tmp;
  350. return 0;
  351. }
  352. static void exynos4_pm_resume(void)
  353. {
  354. unsigned long tmp;
  355. /*
  356. * If PMU failed while entering sleep mode, WFI will be
  357. * ignored by PMU and then exiting cpu_do_idle().
  358. * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
  359. * in this situation.
  360. */
  361. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  362. if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
  363. tmp |= S5P_CENTRAL_LOWPWR_CFG;
  364. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  365. /* No need to perform below restore code */
  366. goto early_wakeup;
  367. }
  368. /* Restore Power control register */
  369. tmp = save_arm_register[0];
  370. asm volatile ("mcr p15, 0, %0, c15, c0, 0"
  371. : : "r" (tmp)
  372. : "cc");
  373. /* Restore Diagnostic register */
  374. tmp = save_arm_register[1];
  375. asm volatile ("mcr p15, 0, %0, c15, c0, 1"
  376. : : "r" (tmp)
  377. : "cc");
  378. /* For release retention */
  379. __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
  380. __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
  381. __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
  382. __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
  383. __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
  384. __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
  385. __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
  386. s3c_pm_do_restore_core(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  387. exynos4_restore_pll();
  388. exynos4_scu_enable(S5P_VA_SCU);
  389. #ifdef CONFIG_CACHE_L2X0
  390. s3c_pm_do_restore_core(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
  391. outer_inv_all();
  392. /* enable L2X0*/
  393. writel_relaxed(1, S5P_VA_L2CC + L2X0_CTRL);
  394. #endif
  395. early_wakeup:
  396. return;
  397. }
  398. static struct syscore_ops exynos4_pm_syscore_ops = {
  399. .suspend = exynos4_pm_suspend,
  400. .resume = exynos4_pm_resume,
  401. };
  402. static __init int exynos4_pm_syscore_init(void)
  403. {
  404. register_syscore_ops(&exynos4_pm_syscore_ops);
  405. return 0;
  406. }
  407. arch_initcall(exynos4_pm_syscore_init);