cpu.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /* linux/arch/arm/mach-exynos4/cpu.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <asm/hardware/gic.h>
  17. #include <plat/cpu.h>
  18. #include <plat/clock.h>
  19. #include <plat/devs.h>
  20. #include <plat/exynos4.h>
  21. #include <plat/adc-core.h>
  22. #include <plat/sdhci.h>
  23. #include <plat/devs.h>
  24. #include <plat/fb-core.h>
  25. #include <plat/fimc-core.h>
  26. #include <plat/iic-core.h>
  27. #include <mach/regs-irq.h>
  28. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  29. unsigned int irq_start);
  30. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  31. /* Initial IO mappings */
  32. static struct map_desc exynos4_iodesc[] __initdata = {
  33. {
  34. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  35. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = (unsigned long)S5P_VA_SYSRAM,
  40. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
  41. .length = SZ_4K,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = (unsigned long)S5P_VA_CMU,
  45. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  46. .length = SZ_128K,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = (unsigned long)S5P_VA_PMU,
  50. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  51. .length = SZ_64K,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  55. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  56. .length = SZ_4K,
  57. .type = MT_DEVICE,
  58. }, {
  59. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  60. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  61. .length = SZ_8K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = (unsigned long)S5P_VA_L2CC,
  65. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (unsigned long)S5P_VA_GPIO1,
  70. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  71. .length = SZ_4K,
  72. .type = MT_DEVICE,
  73. }, {
  74. .virtual = (unsigned long)S5P_VA_GPIO2,
  75. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  76. .length = SZ_4K,
  77. .type = MT_DEVICE,
  78. }, {
  79. .virtual = (unsigned long)S5P_VA_GPIO3,
  80. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  81. .length = SZ_256,
  82. .type = MT_DEVICE,
  83. }, {
  84. .virtual = (unsigned long)S5P_VA_DMC0,
  85. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  86. .length = SZ_4K,
  87. .type = MT_DEVICE,
  88. }, {
  89. .virtual = (unsigned long)S3C_VA_UART,
  90. .pfn = __phys_to_pfn(S3C_PA_UART),
  91. .length = SZ_512K,
  92. .type = MT_DEVICE,
  93. }, {
  94. .virtual = (unsigned long)S5P_VA_SROMC,
  95. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  96. .length = SZ_4K,
  97. .type = MT_DEVICE,
  98. }, {
  99. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  100. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  101. .length = SZ_4K,
  102. .type = MT_DEVICE,
  103. }, {
  104. .virtual = (unsigned long)S5P_VA_GIC_CPU,
  105. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
  106. .length = SZ_64K,
  107. .type = MT_DEVICE,
  108. }, {
  109. .virtual = (unsigned long)S5P_VA_GIC_DIST,
  110. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
  111. .length = SZ_64K,
  112. .type = MT_DEVICE,
  113. },
  114. };
  115. static void exynos4_idle(void)
  116. {
  117. if (!need_resched())
  118. cpu_do_idle();
  119. local_irq_enable();
  120. }
  121. /*
  122. * exynos4_map_io
  123. *
  124. * register the standard cpu IO areas
  125. */
  126. void __init exynos4_map_io(void)
  127. {
  128. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  129. /* initialize device information early */
  130. exynos4_default_sdhci0();
  131. exynos4_default_sdhci1();
  132. exynos4_default_sdhci2();
  133. exynos4_default_sdhci3();
  134. s3c_adc_setname("samsung-adc-v3");
  135. s3c_fimc_setname(0, "exynos4-fimc");
  136. s3c_fimc_setname(1, "exynos4-fimc");
  137. s3c_fimc_setname(2, "exynos4-fimc");
  138. s3c_fimc_setname(3, "exynos4-fimc");
  139. /* The I2C bus controllers are directly compatible with s3c2440 */
  140. s3c_i2c0_setname("s3c2440-i2c");
  141. s3c_i2c1_setname("s3c2440-i2c");
  142. s3c_i2c2_setname("s3c2440-i2c");
  143. s5p_fb_setname(0, "exynos4-fb");
  144. }
  145. void __init exynos4_init_clocks(int xtal)
  146. {
  147. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  148. s3c24xx_register_baseclocks(xtal);
  149. s5p_register_clocks(xtal);
  150. exynos4_register_clocks();
  151. exynos4_setup_clocks();
  152. }
  153. static void exynos4_gic_irq_eoi(struct irq_data *d)
  154. {
  155. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  156. gic_data->cpu_base = S5P_VA_GIC_CPU +
  157. (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
  158. }
  159. void __init exynos4_init_irq(void)
  160. {
  161. int irq;
  162. gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  163. gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
  164. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  165. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  166. COMBINER_IRQ(irq, 0));
  167. combiner_cascade_irq(irq, IRQ_SPI(irq));
  168. }
  169. /* The parameters of s5p_init_irq() are for VIC init.
  170. * Theses parameters should be NULL and 0 because EXYNOS4
  171. * uses GIC instead of VIC.
  172. */
  173. s5p_init_irq(NULL, 0);
  174. }
  175. struct sysdev_class exynos4_sysclass = {
  176. .name = "exynos4-core",
  177. };
  178. static struct sys_device exynos4_sysdev = {
  179. .cls = &exynos4_sysclass,
  180. };
  181. static int __init exynos4_core_init(void)
  182. {
  183. return sysdev_class_register(&exynos4_sysclass);
  184. }
  185. core_initcall(exynos4_core_init);
  186. #ifdef CONFIG_CACHE_L2X0
  187. static int __init exynos4_l2x0_cache_init(void)
  188. {
  189. /* TAG, Data Latency Control: 2cycle */
  190. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  191. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  192. /* L2X0 Prefetch Control */
  193. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  194. /* L2X0 Power Control */
  195. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  196. S5P_VA_L2CC + L2X0_POWER_CTRL);
  197. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  198. return 0;
  199. }
  200. early_initcall(exynos4_l2x0_cache_init);
  201. #endif
  202. int __init exynos4_init(void)
  203. {
  204. printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
  205. /* set idle function */
  206. pm_idle = exynos4_idle;
  207. return sysdev_register(&exynos4_sysdev);
  208. }