clock.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. #include <mach/sysmmu.h>
  24. static struct clk clk_sclk_hdmi27m = {
  25. .name = "sclk_hdmi27m",
  26. .rate = 27000000,
  27. };
  28. static struct clk clk_sclk_hdmiphy = {
  29. .name = "sclk_hdmiphy",
  30. };
  31. static struct clk clk_sclk_usbphy0 = {
  32. .name = "sclk_usbphy0",
  33. .rate = 27000000,
  34. };
  35. static struct clk clk_sclk_usbphy1 = {
  36. .name = "sclk_usbphy1",
  37. };
  38. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  39. {
  40. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  41. }
  42. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  43. {
  44. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  45. }
  46. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  47. {
  48. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  49. }
  50. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  51. {
  52. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
  53. }
  54. static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  55. {
  56. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  57. }
  58. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  59. {
  60. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  61. }
  62. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  63. {
  64. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  65. }
  66. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  67. {
  68. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  69. }
  70. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  71. {
  72. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  73. }
  74. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  75. {
  76. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  77. }
  78. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  79. {
  80. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  81. }
  82. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  83. {
  84. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  85. }
  86. static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  87. {
  88. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  89. }
  90. static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  91. {
  92. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  93. }
  94. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  95. {
  96. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  97. }
  98. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  99. {
  100. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  101. }
  102. /* Core list of CMU_CPU side */
  103. static struct clksrc_clk clk_mout_apll = {
  104. .clk = {
  105. .name = "mout_apll",
  106. },
  107. .sources = &clk_src_apll,
  108. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  109. };
  110. static struct clksrc_clk clk_sclk_apll = {
  111. .clk = {
  112. .name = "sclk_apll",
  113. .parent = &clk_mout_apll.clk,
  114. },
  115. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  116. };
  117. static struct clksrc_clk clk_mout_epll = {
  118. .clk = {
  119. .name = "mout_epll",
  120. },
  121. .sources = &clk_src_epll,
  122. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  123. };
  124. static struct clksrc_clk clk_mout_mpll = {
  125. .clk = {
  126. .name = "mout_mpll",
  127. },
  128. .sources = &clk_src_mpll,
  129. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  130. };
  131. static struct clk *clkset_moutcore_list[] = {
  132. [0] = &clk_mout_apll.clk,
  133. [1] = &clk_mout_mpll.clk,
  134. };
  135. static struct clksrc_sources clkset_moutcore = {
  136. .sources = clkset_moutcore_list,
  137. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  138. };
  139. static struct clksrc_clk clk_moutcore = {
  140. .clk = {
  141. .name = "moutcore",
  142. },
  143. .sources = &clkset_moutcore,
  144. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  145. };
  146. static struct clksrc_clk clk_coreclk = {
  147. .clk = {
  148. .name = "core_clk",
  149. .parent = &clk_moutcore.clk,
  150. },
  151. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  152. };
  153. static struct clksrc_clk clk_armclk = {
  154. .clk = {
  155. .name = "armclk",
  156. .parent = &clk_coreclk.clk,
  157. },
  158. };
  159. static struct clksrc_clk clk_aclk_corem0 = {
  160. .clk = {
  161. .name = "aclk_corem0",
  162. .parent = &clk_coreclk.clk,
  163. },
  164. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  165. };
  166. static struct clksrc_clk clk_aclk_cores = {
  167. .clk = {
  168. .name = "aclk_cores",
  169. .parent = &clk_coreclk.clk,
  170. },
  171. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  172. };
  173. static struct clksrc_clk clk_aclk_corem1 = {
  174. .clk = {
  175. .name = "aclk_corem1",
  176. .parent = &clk_coreclk.clk,
  177. },
  178. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  179. };
  180. static struct clksrc_clk clk_periphclk = {
  181. .clk = {
  182. .name = "periphclk",
  183. .parent = &clk_coreclk.clk,
  184. },
  185. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  186. };
  187. /* Core list of CMU_CORE side */
  188. static struct clk *clkset_corebus_list[] = {
  189. [0] = &clk_mout_mpll.clk,
  190. [1] = &clk_sclk_apll.clk,
  191. };
  192. static struct clksrc_sources clkset_mout_corebus = {
  193. .sources = clkset_corebus_list,
  194. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  195. };
  196. static struct clksrc_clk clk_mout_corebus = {
  197. .clk = {
  198. .name = "mout_corebus",
  199. },
  200. .sources = &clkset_mout_corebus,
  201. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  202. };
  203. static struct clksrc_clk clk_sclk_dmc = {
  204. .clk = {
  205. .name = "sclk_dmc",
  206. .parent = &clk_mout_corebus.clk,
  207. },
  208. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  209. };
  210. static struct clksrc_clk clk_aclk_cored = {
  211. .clk = {
  212. .name = "aclk_cored",
  213. .parent = &clk_sclk_dmc.clk,
  214. },
  215. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  216. };
  217. static struct clksrc_clk clk_aclk_corep = {
  218. .clk = {
  219. .name = "aclk_corep",
  220. .parent = &clk_aclk_cored.clk,
  221. },
  222. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  223. };
  224. static struct clksrc_clk clk_aclk_acp = {
  225. .clk = {
  226. .name = "aclk_acp",
  227. .parent = &clk_mout_corebus.clk,
  228. },
  229. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  230. };
  231. static struct clksrc_clk clk_pclk_acp = {
  232. .clk = {
  233. .name = "pclk_acp",
  234. .parent = &clk_aclk_acp.clk,
  235. },
  236. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  237. };
  238. /* Core list of CMU_TOP side */
  239. static struct clk *clkset_aclk_top_list[] = {
  240. [0] = &clk_mout_mpll.clk,
  241. [1] = &clk_sclk_apll.clk,
  242. };
  243. static struct clksrc_sources clkset_aclk = {
  244. .sources = clkset_aclk_top_list,
  245. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  246. };
  247. static struct clksrc_clk clk_aclk_200 = {
  248. .clk = {
  249. .name = "aclk_200",
  250. },
  251. .sources = &clkset_aclk,
  252. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  253. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  254. };
  255. static struct clksrc_clk clk_aclk_100 = {
  256. .clk = {
  257. .name = "aclk_100",
  258. },
  259. .sources = &clkset_aclk,
  260. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  261. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  262. };
  263. static struct clksrc_clk clk_aclk_160 = {
  264. .clk = {
  265. .name = "aclk_160",
  266. },
  267. .sources = &clkset_aclk,
  268. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  269. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  270. };
  271. static struct clksrc_clk clk_aclk_133 = {
  272. .clk = {
  273. .name = "aclk_133",
  274. },
  275. .sources = &clkset_aclk,
  276. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  277. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  278. };
  279. static struct clk *clkset_vpllsrc_list[] = {
  280. [0] = &clk_fin_vpll,
  281. [1] = &clk_sclk_hdmi27m,
  282. };
  283. static struct clksrc_sources clkset_vpllsrc = {
  284. .sources = clkset_vpllsrc_list,
  285. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  286. };
  287. static struct clksrc_clk clk_vpllsrc = {
  288. .clk = {
  289. .name = "vpll_src",
  290. .enable = exynos4_clksrc_mask_top_ctrl,
  291. .ctrlbit = (1 << 0),
  292. },
  293. .sources = &clkset_vpllsrc,
  294. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  295. };
  296. static struct clk *clkset_sclk_vpll_list[] = {
  297. [0] = &clk_vpllsrc.clk,
  298. [1] = &clk_fout_vpll,
  299. };
  300. static struct clksrc_sources clkset_sclk_vpll = {
  301. .sources = clkset_sclk_vpll_list,
  302. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  303. };
  304. static struct clksrc_clk clk_sclk_vpll = {
  305. .clk = {
  306. .name = "sclk_vpll",
  307. },
  308. .sources = &clkset_sclk_vpll,
  309. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  310. };
  311. static struct clk init_clocks_off[] = {
  312. {
  313. .name = "timers",
  314. .parent = &clk_aclk_100.clk,
  315. .enable = exynos4_clk_ip_peril_ctrl,
  316. .ctrlbit = (1<<24),
  317. }, {
  318. .name = "csis",
  319. .devname = "s5p-mipi-csis.0",
  320. .enable = exynos4_clk_ip_cam_ctrl,
  321. .ctrlbit = (1 << 4),
  322. }, {
  323. .name = "csis",
  324. .devname = "s5p-mipi-csis.1",
  325. .enable = exynos4_clk_ip_cam_ctrl,
  326. .ctrlbit = (1 << 5),
  327. }, {
  328. .name = "fimc",
  329. .devname = "exynos4-fimc.0",
  330. .enable = exynos4_clk_ip_cam_ctrl,
  331. .ctrlbit = (1 << 0),
  332. }, {
  333. .name = "fimc",
  334. .devname = "exynos4-fimc.1",
  335. .enable = exynos4_clk_ip_cam_ctrl,
  336. .ctrlbit = (1 << 1),
  337. }, {
  338. .name = "fimc",
  339. .devname = "exynos4-fimc.2",
  340. .enable = exynos4_clk_ip_cam_ctrl,
  341. .ctrlbit = (1 << 2),
  342. }, {
  343. .name = "fimc",
  344. .devname = "exynos4-fimc.3",
  345. .enable = exynos4_clk_ip_cam_ctrl,
  346. .ctrlbit = (1 << 3),
  347. }, {
  348. .name = "fimd",
  349. .devname = "exynos4-fb.0",
  350. .enable = exynos4_clk_ip_lcd0_ctrl,
  351. .ctrlbit = (1 << 0),
  352. }, {
  353. .name = "fimd",
  354. .devname = "exynos4-fb.1",
  355. .enable = exynos4_clk_ip_lcd1_ctrl,
  356. .ctrlbit = (1 << 0),
  357. }, {
  358. .name = "sataphy",
  359. .parent = &clk_aclk_133.clk,
  360. .enable = exynos4_clk_ip_fsys_ctrl,
  361. .ctrlbit = (1 << 3),
  362. }, {
  363. .name = "hsmmc",
  364. .devname = "s3c-sdhci.0",
  365. .parent = &clk_aclk_133.clk,
  366. .enable = exynos4_clk_ip_fsys_ctrl,
  367. .ctrlbit = (1 << 5),
  368. }, {
  369. .name = "hsmmc",
  370. .devname = "s3c-sdhci.1",
  371. .parent = &clk_aclk_133.clk,
  372. .enable = exynos4_clk_ip_fsys_ctrl,
  373. .ctrlbit = (1 << 6),
  374. }, {
  375. .name = "hsmmc",
  376. .devname = "s3c-sdhci.2",
  377. .parent = &clk_aclk_133.clk,
  378. .enable = exynos4_clk_ip_fsys_ctrl,
  379. .ctrlbit = (1 << 7),
  380. }, {
  381. .name = "hsmmc",
  382. .devname = "s3c-sdhci.3",
  383. .parent = &clk_aclk_133.clk,
  384. .enable = exynos4_clk_ip_fsys_ctrl,
  385. .ctrlbit = (1 << 8),
  386. }, {
  387. .name = "dwmmc",
  388. .parent = &clk_aclk_133.clk,
  389. .enable = exynos4_clk_ip_fsys_ctrl,
  390. .ctrlbit = (1 << 9),
  391. }, {
  392. .name = "sata",
  393. .parent = &clk_aclk_133.clk,
  394. .enable = exynos4_clk_ip_fsys_ctrl,
  395. .ctrlbit = (1 << 10),
  396. }, {
  397. .name = "pdma",
  398. .devname = "s3c-pl330.0",
  399. .enable = exynos4_clk_ip_fsys_ctrl,
  400. .ctrlbit = (1 << 0),
  401. }, {
  402. .name = "pdma",
  403. .devname = "s3c-pl330.1",
  404. .enable = exynos4_clk_ip_fsys_ctrl,
  405. .ctrlbit = (1 << 1),
  406. }, {
  407. .name = "adc",
  408. .enable = exynos4_clk_ip_peril_ctrl,
  409. .ctrlbit = (1 << 15),
  410. }, {
  411. .name = "keypad",
  412. .enable = exynos4_clk_ip_perir_ctrl,
  413. .ctrlbit = (1 << 16),
  414. }, {
  415. .name = "rtc",
  416. .enable = exynos4_clk_ip_perir_ctrl,
  417. .ctrlbit = (1 << 15),
  418. }, {
  419. .name = "watchdog",
  420. .parent = &clk_aclk_100.clk,
  421. .enable = exynos4_clk_ip_perir_ctrl,
  422. .ctrlbit = (1 << 14),
  423. }, {
  424. .name = "usbhost",
  425. .enable = exynos4_clk_ip_fsys_ctrl ,
  426. .ctrlbit = (1 << 12),
  427. }, {
  428. .name = "otg",
  429. .enable = exynos4_clk_ip_fsys_ctrl,
  430. .ctrlbit = (1 << 13),
  431. }, {
  432. .name = "spi",
  433. .devname = "s3c64xx-spi.0",
  434. .enable = exynos4_clk_ip_peril_ctrl,
  435. .ctrlbit = (1 << 16),
  436. }, {
  437. .name = "spi",
  438. .devname = "s3c64xx-spi.1",
  439. .enable = exynos4_clk_ip_peril_ctrl,
  440. .ctrlbit = (1 << 17),
  441. }, {
  442. .name = "spi",
  443. .devname = "s3c64xx-spi.2",
  444. .enable = exynos4_clk_ip_peril_ctrl,
  445. .ctrlbit = (1 << 18),
  446. }, {
  447. .name = "iis",
  448. .devname = "samsung-i2s.0",
  449. .enable = exynos4_clk_ip_peril_ctrl,
  450. .ctrlbit = (1 << 19),
  451. }, {
  452. .name = "iis",
  453. .devname = "samsung-i2s.1",
  454. .enable = exynos4_clk_ip_peril_ctrl,
  455. .ctrlbit = (1 << 20),
  456. }, {
  457. .name = "iis",
  458. .devname = "samsung-i2s.2",
  459. .enable = exynos4_clk_ip_peril_ctrl,
  460. .ctrlbit = (1 << 21),
  461. }, {
  462. .name = "ac97",
  463. .id = -1,
  464. .enable = exynos4_clk_ip_peril_ctrl,
  465. .ctrlbit = (1 << 27),
  466. }, {
  467. .name = "fimg2d",
  468. .enable = exynos4_clk_ip_image_ctrl,
  469. .ctrlbit = (1 << 0),
  470. }, {
  471. .name = "mfc",
  472. .devname = "s5p-mfc",
  473. .enable = exynos4_clk_ip_mfc_ctrl,
  474. .ctrlbit = (1 << 0),
  475. }, {
  476. .name = "i2c",
  477. .devname = "s3c2440-i2c.0",
  478. .parent = &clk_aclk_100.clk,
  479. .enable = exynos4_clk_ip_peril_ctrl,
  480. .ctrlbit = (1 << 6),
  481. }, {
  482. .name = "i2c",
  483. .devname = "s3c2440-i2c.1",
  484. .parent = &clk_aclk_100.clk,
  485. .enable = exynos4_clk_ip_peril_ctrl,
  486. .ctrlbit = (1 << 7),
  487. }, {
  488. .name = "i2c",
  489. .devname = "s3c2440-i2c.2",
  490. .parent = &clk_aclk_100.clk,
  491. .enable = exynos4_clk_ip_peril_ctrl,
  492. .ctrlbit = (1 << 8),
  493. }, {
  494. .name = "i2c",
  495. .devname = "s3c2440-i2c.3",
  496. .parent = &clk_aclk_100.clk,
  497. .enable = exynos4_clk_ip_peril_ctrl,
  498. .ctrlbit = (1 << 9),
  499. }, {
  500. .name = "i2c",
  501. .devname = "s3c2440-i2c.4",
  502. .parent = &clk_aclk_100.clk,
  503. .enable = exynos4_clk_ip_peril_ctrl,
  504. .ctrlbit = (1 << 10),
  505. }, {
  506. .name = "i2c",
  507. .devname = "s3c2440-i2c.5",
  508. .parent = &clk_aclk_100.clk,
  509. .enable = exynos4_clk_ip_peril_ctrl,
  510. .ctrlbit = (1 << 11),
  511. }, {
  512. .name = "i2c",
  513. .devname = "s3c2440-i2c.6",
  514. .parent = &clk_aclk_100.clk,
  515. .enable = exynos4_clk_ip_peril_ctrl,
  516. .ctrlbit = (1 << 12),
  517. }, {
  518. .name = "i2c",
  519. .devname = "s3c2440-i2c.7",
  520. .parent = &clk_aclk_100.clk,
  521. .enable = exynos4_clk_ip_peril_ctrl,
  522. .ctrlbit = (1 << 13),
  523. }, {
  524. .name = "SYSMMU_MDMA",
  525. .enable = exynos4_clk_ip_image_ctrl,
  526. .ctrlbit = (1 << 5),
  527. }, {
  528. .name = "SYSMMU_FIMC0",
  529. .enable = exynos4_clk_ip_cam_ctrl,
  530. .ctrlbit = (1 << 7),
  531. }, {
  532. .name = "SYSMMU_FIMC1",
  533. .enable = exynos4_clk_ip_cam_ctrl,
  534. .ctrlbit = (1 << 8),
  535. }, {
  536. .name = "SYSMMU_FIMC2",
  537. .enable = exynos4_clk_ip_cam_ctrl,
  538. .ctrlbit = (1 << 9),
  539. }, {
  540. .name = "SYSMMU_FIMC3",
  541. .enable = exynos4_clk_ip_cam_ctrl,
  542. .ctrlbit = (1 << 10),
  543. }, {
  544. .name = "SYSMMU_JPEG",
  545. .enable = exynos4_clk_ip_cam_ctrl,
  546. .ctrlbit = (1 << 11),
  547. }, {
  548. .name = "SYSMMU_FIMD0",
  549. .enable = exynos4_clk_ip_lcd0_ctrl,
  550. .ctrlbit = (1 << 4),
  551. }, {
  552. .name = "SYSMMU_FIMD1",
  553. .enable = exynos4_clk_ip_lcd1_ctrl,
  554. .ctrlbit = (1 << 4),
  555. }, {
  556. .name = "SYSMMU_PCIe",
  557. .enable = exynos4_clk_ip_fsys_ctrl,
  558. .ctrlbit = (1 << 18),
  559. }, {
  560. .name = "SYSMMU_G2D",
  561. .enable = exynos4_clk_ip_image_ctrl,
  562. .ctrlbit = (1 << 3),
  563. }, {
  564. .name = "SYSMMU_ROTATOR",
  565. .enable = exynos4_clk_ip_image_ctrl,
  566. .ctrlbit = (1 << 4),
  567. }, {
  568. .name = "SYSMMU_TV",
  569. .enable = exynos4_clk_ip_tv_ctrl,
  570. .ctrlbit = (1 << 4),
  571. }, {
  572. .name = "SYSMMU_MFC_L",
  573. .enable = exynos4_clk_ip_mfc_ctrl,
  574. .ctrlbit = (1 << 1),
  575. }, {
  576. .name = "SYSMMU_MFC_R",
  577. .enable = exynos4_clk_ip_mfc_ctrl,
  578. .ctrlbit = (1 << 2),
  579. }
  580. };
  581. static struct clk init_clocks[] = {
  582. {
  583. .name = "uart",
  584. .devname = "s5pv210-uart.0",
  585. .enable = exynos4_clk_ip_peril_ctrl,
  586. .ctrlbit = (1 << 0),
  587. }, {
  588. .name = "uart",
  589. .devname = "s5pv210-uart.1",
  590. .enable = exynos4_clk_ip_peril_ctrl,
  591. .ctrlbit = (1 << 1),
  592. }, {
  593. .name = "uart",
  594. .devname = "s5pv210-uart.2",
  595. .enable = exynos4_clk_ip_peril_ctrl,
  596. .ctrlbit = (1 << 2),
  597. }, {
  598. .name = "uart",
  599. .devname = "s5pv210-uart.3",
  600. .enable = exynos4_clk_ip_peril_ctrl,
  601. .ctrlbit = (1 << 3),
  602. }, {
  603. .name = "uart",
  604. .devname = "s5pv210-uart.4",
  605. .enable = exynos4_clk_ip_peril_ctrl,
  606. .ctrlbit = (1 << 4),
  607. }, {
  608. .name = "uart",
  609. .devname = "s5pv210-uart.5",
  610. .enable = exynos4_clk_ip_peril_ctrl,
  611. .ctrlbit = (1 << 5),
  612. }
  613. };
  614. static struct clk *clkset_group_list[] = {
  615. [0] = &clk_ext_xtal_mux,
  616. [1] = &clk_xusbxti,
  617. [2] = &clk_sclk_hdmi27m,
  618. [3] = &clk_sclk_usbphy0,
  619. [4] = &clk_sclk_usbphy1,
  620. [5] = &clk_sclk_hdmiphy,
  621. [6] = &clk_mout_mpll.clk,
  622. [7] = &clk_mout_epll.clk,
  623. [8] = &clk_sclk_vpll.clk,
  624. };
  625. static struct clksrc_sources clkset_group = {
  626. .sources = clkset_group_list,
  627. .nr_sources = ARRAY_SIZE(clkset_group_list),
  628. };
  629. static struct clk *clkset_mout_g2d0_list[] = {
  630. [0] = &clk_mout_mpll.clk,
  631. [1] = &clk_sclk_apll.clk,
  632. };
  633. static struct clksrc_sources clkset_mout_g2d0 = {
  634. .sources = clkset_mout_g2d0_list,
  635. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  636. };
  637. static struct clksrc_clk clk_mout_g2d0 = {
  638. .clk = {
  639. .name = "mout_g2d0",
  640. },
  641. .sources = &clkset_mout_g2d0,
  642. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  643. };
  644. static struct clk *clkset_mout_g2d1_list[] = {
  645. [0] = &clk_mout_epll.clk,
  646. [1] = &clk_sclk_vpll.clk,
  647. };
  648. static struct clksrc_sources clkset_mout_g2d1 = {
  649. .sources = clkset_mout_g2d1_list,
  650. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  651. };
  652. static struct clksrc_clk clk_mout_g2d1 = {
  653. .clk = {
  654. .name = "mout_g2d1",
  655. },
  656. .sources = &clkset_mout_g2d1,
  657. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  658. };
  659. static struct clk *clkset_mout_g2d_list[] = {
  660. [0] = &clk_mout_g2d0.clk,
  661. [1] = &clk_mout_g2d1.clk,
  662. };
  663. static struct clksrc_sources clkset_mout_g2d = {
  664. .sources = clkset_mout_g2d_list,
  665. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  666. };
  667. static struct clk *clkset_mout_mfc0_list[] = {
  668. [0] = &clk_mout_mpll.clk,
  669. [1] = &clk_sclk_apll.clk,
  670. };
  671. static struct clksrc_sources clkset_mout_mfc0 = {
  672. .sources = clkset_mout_mfc0_list,
  673. .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
  674. };
  675. static struct clksrc_clk clk_mout_mfc0 = {
  676. .clk = {
  677. .name = "mout_mfc0",
  678. },
  679. .sources = &clkset_mout_mfc0,
  680. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
  681. };
  682. static struct clk *clkset_mout_mfc1_list[] = {
  683. [0] = &clk_mout_epll.clk,
  684. [1] = &clk_sclk_vpll.clk,
  685. };
  686. static struct clksrc_sources clkset_mout_mfc1 = {
  687. .sources = clkset_mout_mfc1_list,
  688. .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
  689. };
  690. static struct clksrc_clk clk_mout_mfc1 = {
  691. .clk = {
  692. .name = "mout_mfc1",
  693. },
  694. .sources = &clkset_mout_mfc1,
  695. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
  696. };
  697. static struct clk *clkset_mout_mfc_list[] = {
  698. [0] = &clk_mout_mfc0.clk,
  699. [1] = &clk_mout_mfc1.clk,
  700. };
  701. static struct clksrc_sources clkset_mout_mfc = {
  702. .sources = clkset_mout_mfc_list,
  703. .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
  704. };
  705. static struct clksrc_clk clk_dout_mmc0 = {
  706. .clk = {
  707. .name = "dout_mmc0",
  708. },
  709. .sources = &clkset_group,
  710. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  711. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  712. };
  713. static struct clksrc_clk clk_dout_mmc1 = {
  714. .clk = {
  715. .name = "dout_mmc1",
  716. },
  717. .sources = &clkset_group,
  718. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  719. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  720. };
  721. static struct clksrc_clk clk_dout_mmc2 = {
  722. .clk = {
  723. .name = "dout_mmc2",
  724. },
  725. .sources = &clkset_group,
  726. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  727. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  728. };
  729. static struct clksrc_clk clk_dout_mmc3 = {
  730. .clk = {
  731. .name = "dout_mmc3",
  732. },
  733. .sources = &clkset_group,
  734. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  735. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  736. };
  737. static struct clksrc_clk clk_dout_mmc4 = {
  738. .clk = {
  739. .name = "dout_mmc4",
  740. },
  741. .sources = &clkset_group,
  742. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  743. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  744. };
  745. static struct clksrc_clk clksrcs[] = {
  746. {
  747. .clk = {
  748. .name = "uclk1",
  749. .devname = "s5pv210-uart.0",
  750. .enable = exynos4_clksrc_mask_peril0_ctrl,
  751. .ctrlbit = (1 << 0),
  752. },
  753. .sources = &clkset_group,
  754. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  755. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  756. }, {
  757. .clk = {
  758. .name = "uclk1",
  759. .devname = "s5pv210-uart.1",
  760. .enable = exynos4_clksrc_mask_peril0_ctrl,
  761. .ctrlbit = (1 << 4),
  762. },
  763. .sources = &clkset_group,
  764. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  765. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  766. }, {
  767. .clk = {
  768. .name = "uclk1",
  769. .devname = "s5pv210-uart.2",
  770. .enable = exynos4_clksrc_mask_peril0_ctrl,
  771. .ctrlbit = (1 << 8),
  772. },
  773. .sources = &clkset_group,
  774. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  775. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  776. }, {
  777. .clk = {
  778. .name = "uclk1",
  779. .devname = "s5pv210-uart.3",
  780. .enable = exynos4_clksrc_mask_peril0_ctrl,
  781. .ctrlbit = (1 << 12),
  782. },
  783. .sources = &clkset_group,
  784. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  785. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  786. }, {
  787. .clk = {
  788. .name = "sclk_pwm",
  789. .enable = exynos4_clksrc_mask_peril0_ctrl,
  790. .ctrlbit = (1 << 24),
  791. },
  792. .sources = &clkset_group,
  793. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  794. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  795. }, {
  796. .clk = {
  797. .name = "sclk_csis",
  798. .devname = "s5p-mipi-csis.0",
  799. .enable = exynos4_clksrc_mask_cam_ctrl,
  800. .ctrlbit = (1 << 24),
  801. },
  802. .sources = &clkset_group,
  803. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  804. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  805. }, {
  806. .clk = {
  807. .name = "sclk_csis",
  808. .devname = "s5p-mipi-csis.1",
  809. .enable = exynos4_clksrc_mask_cam_ctrl,
  810. .ctrlbit = (1 << 28),
  811. },
  812. .sources = &clkset_group,
  813. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  814. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  815. }, {
  816. .clk = {
  817. .name = "sclk_cam",
  818. .devname = "exynos4-fimc.0",
  819. .enable = exynos4_clksrc_mask_cam_ctrl,
  820. .ctrlbit = (1 << 16),
  821. },
  822. .sources = &clkset_group,
  823. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  824. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  825. }, {
  826. .clk = {
  827. .name = "sclk_cam",
  828. .devname = "exynos4-fimc.1",
  829. .enable = exynos4_clksrc_mask_cam_ctrl,
  830. .ctrlbit = (1 << 20),
  831. },
  832. .sources = &clkset_group,
  833. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  834. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  835. }, {
  836. .clk = {
  837. .name = "sclk_fimc",
  838. .devname = "exynos4-fimc.0",
  839. .enable = exynos4_clksrc_mask_cam_ctrl,
  840. .ctrlbit = (1 << 0),
  841. },
  842. .sources = &clkset_group,
  843. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  844. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  845. }, {
  846. .clk = {
  847. .name = "sclk_fimc",
  848. .devname = "exynos4-fimc.1",
  849. .enable = exynos4_clksrc_mask_cam_ctrl,
  850. .ctrlbit = (1 << 4),
  851. },
  852. .sources = &clkset_group,
  853. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  854. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  855. }, {
  856. .clk = {
  857. .name = "sclk_fimc",
  858. .devname = "exynos4-fimc.2",
  859. .enable = exynos4_clksrc_mask_cam_ctrl,
  860. .ctrlbit = (1 << 8),
  861. },
  862. .sources = &clkset_group,
  863. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  864. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  865. }, {
  866. .clk = {
  867. .name = "sclk_fimc",
  868. .devname = "exynos4-fimc.3",
  869. .enable = exynos4_clksrc_mask_cam_ctrl,
  870. .ctrlbit = (1 << 12),
  871. },
  872. .sources = &clkset_group,
  873. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  874. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  875. }, {
  876. .clk = {
  877. .name = "sclk_fimd",
  878. .devname = "exynos4-fb.0",
  879. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  880. .ctrlbit = (1 << 0),
  881. },
  882. .sources = &clkset_group,
  883. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  884. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  885. }, {
  886. .clk = {
  887. .name = "sclk_fimd",
  888. .devname = "exynos4-fb.1",
  889. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  890. .ctrlbit = (1 << 0),
  891. },
  892. .sources = &clkset_group,
  893. .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
  894. .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
  895. }, {
  896. .clk = {
  897. .name = "sclk_sata",
  898. .enable = exynos4_clksrc_mask_fsys_ctrl,
  899. .ctrlbit = (1 << 24),
  900. },
  901. .sources = &clkset_mout_corebus,
  902. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
  903. .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  904. }, {
  905. .clk = {
  906. .name = "sclk_spi",
  907. .devname = "s3c64xx-spi.0",
  908. .enable = exynos4_clksrc_mask_peril1_ctrl,
  909. .ctrlbit = (1 << 16),
  910. },
  911. .sources = &clkset_group,
  912. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  913. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  914. }, {
  915. .clk = {
  916. .name = "sclk_spi",
  917. .devname = "s3c64xx-spi.1",
  918. .enable = exynos4_clksrc_mask_peril1_ctrl,
  919. .ctrlbit = (1 << 20),
  920. },
  921. .sources = &clkset_group,
  922. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  923. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  924. }, {
  925. .clk = {
  926. .name = "sclk_spi",
  927. .devname = "s3c64xx-spi.2",
  928. .enable = exynos4_clksrc_mask_peril1_ctrl,
  929. .ctrlbit = (1 << 24),
  930. },
  931. .sources = &clkset_group,
  932. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  933. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  934. }, {
  935. .clk = {
  936. .name = "sclk_fimg2d",
  937. },
  938. .sources = &clkset_mout_g2d,
  939. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  940. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_mfc",
  944. .devname = "s5p-mfc",
  945. },
  946. .sources = &clkset_mout_mfc,
  947. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
  948. .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
  949. }, {
  950. .clk = {
  951. .name = "sclk_mmc",
  952. .devname = "s3c-sdhci.0",
  953. .parent = &clk_dout_mmc0.clk,
  954. .enable = exynos4_clksrc_mask_fsys_ctrl,
  955. .ctrlbit = (1 << 0),
  956. },
  957. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  958. }, {
  959. .clk = {
  960. .name = "sclk_mmc",
  961. .devname = "s3c-sdhci.1",
  962. .parent = &clk_dout_mmc1.clk,
  963. .enable = exynos4_clksrc_mask_fsys_ctrl,
  964. .ctrlbit = (1 << 4),
  965. },
  966. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  967. }, {
  968. .clk = {
  969. .name = "sclk_mmc",
  970. .devname = "s3c-sdhci.2",
  971. .parent = &clk_dout_mmc2.clk,
  972. .enable = exynos4_clksrc_mask_fsys_ctrl,
  973. .ctrlbit = (1 << 8),
  974. },
  975. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  976. }, {
  977. .clk = {
  978. .name = "sclk_mmc",
  979. .devname = "s3c-sdhci.3",
  980. .parent = &clk_dout_mmc3.clk,
  981. .enable = exynos4_clksrc_mask_fsys_ctrl,
  982. .ctrlbit = (1 << 12),
  983. },
  984. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  985. }, {
  986. .clk = {
  987. .name = "sclk_dwmmc",
  988. .parent = &clk_dout_mmc4.clk,
  989. .enable = exynos4_clksrc_mask_fsys_ctrl,
  990. .ctrlbit = (1 << 16),
  991. },
  992. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  993. }
  994. };
  995. /* Clock initialization code */
  996. static struct clksrc_clk *sysclks[] = {
  997. &clk_mout_apll,
  998. &clk_sclk_apll,
  999. &clk_mout_epll,
  1000. &clk_mout_mpll,
  1001. &clk_moutcore,
  1002. &clk_coreclk,
  1003. &clk_armclk,
  1004. &clk_aclk_corem0,
  1005. &clk_aclk_cores,
  1006. &clk_aclk_corem1,
  1007. &clk_periphclk,
  1008. &clk_mout_corebus,
  1009. &clk_sclk_dmc,
  1010. &clk_aclk_cored,
  1011. &clk_aclk_corep,
  1012. &clk_aclk_acp,
  1013. &clk_pclk_acp,
  1014. &clk_vpllsrc,
  1015. &clk_sclk_vpll,
  1016. &clk_aclk_200,
  1017. &clk_aclk_100,
  1018. &clk_aclk_160,
  1019. &clk_aclk_133,
  1020. &clk_dout_mmc0,
  1021. &clk_dout_mmc1,
  1022. &clk_dout_mmc2,
  1023. &clk_dout_mmc3,
  1024. &clk_dout_mmc4,
  1025. &clk_mout_mfc0,
  1026. &clk_mout_mfc1,
  1027. };
  1028. static int xtal_rate;
  1029. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1030. {
  1031. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
  1032. }
  1033. static struct clk_ops exynos4_fout_apll_ops = {
  1034. .get_rate = exynos4_fout_apll_get_rate,
  1035. };
  1036. void __init_or_cpufreq exynos4_setup_clocks(void)
  1037. {
  1038. struct clk *xtal_clk;
  1039. unsigned long apll;
  1040. unsigned long mpll;
  1041. unsigned long epll;
  1042. unsigned long vpll;
  1043. unsigned long vpllsrc;
  1044. unsigned long xtal;
  1045. unsigned long armclk;
  1046. unsigned long sclk_dmc;
  1047. unsigned long aclk_200;
  1048. unsigned long aclk_100;
  1049. unsigned long aclk_160;
  1050. unsigned long aclk_133;
  1051. unsigned int ptr;
  1052. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1053. xtal_clk = clk_get(NULL, "xtal");
  1054. BUG_ON(IS_ERR(xtal_clk));
  1055. xtal = clk_get_rate(xtal_clk);
  1056. xtal_rate = xtal;
  1057. clk_put(xtal_clk);
  1058. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1059. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  1060. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  1061. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1062. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1063. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1064. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1065. __raw_readl(S5P_VPLL_CON1), pll_4650);
  1066. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1067. clk_fout_mpll.rate = mpll;
  1068. clk_fout_epll.rate = epll;
  1069. clk_fout_vpll.rate = vpll;
  1070. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1071. apll, mpll, epll, vpll);
  1072. armclk = clk_get_rate(&clk_armclk.clk);
  1073. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1074. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1075. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1076. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1077. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1078. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1079. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1080. armclk, sclk_dmc, aclk_200,
  1081. aclk_100, aclk_160, aclk_133);
  1082. clk_f.rate = armclk;
  1083. clk_h.rate = sclk_dmc;
  1084. clk_p.rate = aclk_100;
  1085. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1086. s3c_set_clksrc(&clksrcs[ptr], true);
  1087. }
  1088. static struct clk *clks[] __initdata = {
  1089. /* Nothing here yet */
  1090. };
  1091. void __init exynos4_register_clocks(void)
  1092. {
  1093. int ptr;
  1094. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1095. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1096. s3c_register_clksrc(sysclks[ptr], 1);
  1097. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1098. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1099. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1100. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1101. s3c_pwmclk_init();
  1102. }