irq.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * arch/arm/mach-dove/irq.c
  3. *
  4. * Dove IRQ handling.
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/irq.h>
  13. #include <linux/gpio.h>
  14. #include <linux/io.h>
  15. #include <asm/mach/arch.h>
  16. #include <plat/irq.h>
  17. #include <asm/mach/irq.h>
  18. #include <mach/pm.h>
  19. #include <mach/bridge-regs.h>
  20. #include "common.h"
  21. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  22. {
  23. int irqoff;
  24. BUG_ON(irq < IRQ_DOVE_GPIO_0_7 || irq > IRQ_DOVE_HIGH_GPIO);
  25. irqoff = irq <= IRQ_DOVE_GPIO_16_23 ? irq - IRQ_DOVE_GPIO_0_7 :
  26. 3 + irq - IRQ_DOVE_GPIO_24_31;
  27. orion_gpio_irq_handler(irqoff << 3);
  28. if (irq == IRQ_DOVE_HIGH_GPIO) {
  29. orion_gpio_irq_handler(40);
  30. orion_gpio_irq_handler(48);
  31. orion_gpio_irq_handler(56);
  32. }
  33. }
  34. static void pmu_irq_mask(struct irq_data *d)
  35. {
  36. int pin = irq_to_pmu(d->irq);
  37. u32 u;
  38. u = readl(PMU_INTERRUPT_MASK);
  39. u &= ~(1 << (pin & 31));
  40. writel(u, PMU_INTERRUPT_MASK);
  41. }
  42. static void pmu_irq_unmask(struct irq_data *d)
  43. {
  44. int pin = irq_to_pmu(d->irq);
  45. u32 u;
  46. u = readl(PMU_INTERRUPT_MASK);
  47. u |= 1 << (pin & 31);
  48. writel(u, PMU_INTERRUPT_MASK);
  49. }
  50. static void pmu_irq_ack(struct irq_data *d)
  51. {
  52. int pin = irq_to_pmu(d->irq);
  53. u32 u;
  54. u = ~(1 << (pin & 31));
  55. writel(u, PMU_INTERRUPT_CAUSE);
  56. }
  57. static struct irq_chip pmu_irq_chip = {
  58. .name = "pmu_irq",
  59. .irq_mask = pmu_irq_mask,
  60. .irq_unmask = pmu_irq_unmask,
  61. .irq_ack = pmu_irq_ack,
  62. };
  63. static void pmu_irq_handler(unsigned int irq, struct irq_desc *desc)
  64. {
  65. unsigned long cause = readl(PMU_INTERRUPT_CAUSE);
  66. cause &= readl(PMU_INTERRUPT_MASK);
  67. if (cause == 0) {
  68. do_bad_IRQ(irq, desc);
  69. return;
  70. }
  71. for (irq = 0; irq < NR_PMU_IRQS; irq++) {
  72. if (!(cause & (1 << irq)))
  73. continue;
  74. irq = pmu_to_irq(irq);
  75. generic_handle_irq(irq);
  76. }
  77. }
  78. void __init dove_init_irq(void)
  79. {
  80. int i;
  81. orion_irq_init(0, (void __iomem *)(IRQ_VIRT_BASE + IRQ_MASK_LOW_OFF));
  82. orion_irq_init(32, (void __iomem *)(IRQ_VIRT_BASE + IRQ_MASK_HIGH_OFF));
  83. /*
  84. * Initialize gpiolib for GPIOs 0-71.
  85. */
  86. orion_gpio_init(0, 32, DOVE_GPIO_LO_VIRT_BASE, 0,
  87. IRQ_DOVE_GPIO_START);
  88. irq_set_chained_handler(IRQ_DOVE_GPIO_0_7, gpio_irq_handler);
  89. irq_set_chained_handler(IRQ_DOVE_GPIO_8_15, gpio_irq_handler);
  90. irq_set_chained_handler(IRQ_DOVE_GPIO_16_23, gpio_irq_handler);
  91. irq_set_chained_handler(IRQ_DOVE_GPIO_24_31, gpio_irq_handler);
  92. orion_gpio_init(32, 32, DOVE_GPIO_HI_VIRT_BASE, 0,
  93. IRQ_DOVE_GPIO_START + 32);
  94. irq_set_chained_handler(IRQ_DOVE_HIGH_GPIO, gpio_irq_handler);
  95. orion_gpio_init(64, 8, DOVE_GPIO2_VIRT_BASE, 0,
  96. IRQ_DOVE_GPIO_START + 64);
  97. /*
  98. * Mask and clear PMU interrupts
  99. */
  100. writel(0, PMU_INTERRUPT_MASK);
  101. writel(0, PMU_INTERRUPT_CAUSE);
  102. for (i = IRQ_DOVE_PMU_START; i < NR_IRQS; i++) {
  103. irq_set_chip_and_handler(i, &pmu_irq_chip, handle_level_irq);
  104. irq_set_status_flags(i, IRQ_LEVEL);
  105. set_irq_flags(i, IRQF_VALID);
  106. }
  107. irq_set_chained_handler(IRQ_DOVE_PMU, pmu_irq_handler);
  108. }