at91sam9rl.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * arch/arm/mach-at91/at91sam9rl.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pm.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91_dbgu.h>
  18. #include <mach/at91sam9rl.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_rstc.h>
  21. #include <mach/at91_shdwc.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. /* --------------------------------------------------------------------
  26. * Clocks
  27. * -------------------------------------------------------------------- */
  28. /*
  29. * The peripheral clocks.
  30. */
  31. static struct clk pioA_clk = {
  32. .name = "pioA_clk",
  33. .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
  34. .type = CLK_TYPE_PERIPHERAL,
  35. };
  36. static struct clk pioB_clk = {
  37. .name = "pioB_clk",
  38. .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk pioC_clk = {
  42. .name = "pioC_clk",
  43. .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk pioD_clk = {
  47. .name = "pioD_clk",
  48. .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk usart0_clk = {
  52. .name = "usart0_clk",
  53. .pmc_mask = 1 << AT91SAM9RL_ID_US0,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk usart1_clk = {
  57. .name = "usart1_clk",
  58. .pmc_mask = 1 << AT91SAM9RL_ID_US1,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart2_clk = {
  62. .name = "usart2_clk",
  63. .pmc_mask = 1 << AT91SAM9RL_ID_US2,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk usart3_clk = {
  67. .name = "usart3_clk",
  68. .pmc_mask = 1 << AT91SAM9RL_ID_US3,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk mmc_clk = {
  72. .name = "mci_clk",
  73. .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk twi0_clk = {
  77. .name = "twi0_clk",
  78. .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk twi1_clk = {
  82. .name = "twi1_clk",
  83. .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk spi_clk = {
  87. .name = "spi_clk",
  88. .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk ssc0_clk = {
  92. .name = "ssc0_clk",
  93. .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk ssc1_clk = {
  97. .name = "ssc1_clk",
  98. .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk tc0_clk = {
  102. .name = "tc0_clk",
  103. .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk tc1_clk = {
  107. .name = "tc1_clk",
  108. .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk tc2_clk = {
  112. .name = "tc2_clk",
  113. .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk pwm_clk = {
  117. .name = "pwm_clk",
  118. .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk tsc_clk = {
  122. .name = "tsc_clk",
  123. .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk dma_clk = {
  127. .name = "dma_clk",
  128. .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk udphs_clk = {
  132. .name = "udphs_clk",
  133. .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk lcdc_clk = {
  137. .name = "lcdc_clk",
  138. .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk ac97_clk = {
  142. .name = "ac97_clk",
  143. .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk *periph_clocks[] __initdata = {
  147. &pioA_clk,
  148. &pioB_clk,
  149. &pioC_clk,
  150. &pioD_clk,
  151. &usart0_clk,
  152. &usart1_clk,
  153. &usart2_clk,
  154. &usart3_clk,
  155. &mmc_clk,
  156. &twi0_clk,
  157. &twi1_clk,
  158. &spi_clk,
  159. &ssc0_clk,
  160. &ssc1_clk,
  161. &tc0_clk,
  162. &tc1_clk,
  163. &tc2_clk,
  164. &pwm_clk,
  165. &tsc_clk,
  166. &dma_clk,
  167. &udphs_clk,
  168. &lcdc_clk,
  169. &ac97_clk,
  170. // irq0
  171. };
  172. static struct clk_lookup periph_clocks_lookups[] = {
  173. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  174. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  175. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  176. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  177. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  178. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  179. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  180. };
  181. static struct clk_lookup usart_clocks_lookups[] = {
  182. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  183. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  184. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  185. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  186. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  187. };
  188. /*
  189. * The two programmable clocks.
  190. * You must configure pin multiplexing to bring these signals out.
  191. */
  192. static struct clk pck0 = {
  193. .name = "pck0",
  194. .pmc_mask = AT91_PMC_PCK0,
  195. .type = CLK_TYPE_PROGRAMMABLE,
  196. .id = 0,
  197. };
  198. static struct clk pck1 = {
  199. .name = "pck1",
  200. .pmc_mask = AT91_PMC_PCK1,
  201. .type = CLK_TYPE_PROGRAMMABLE,
  202. .id = 1,
  203. };
  204. static void __init at91sam9rl_register_clocks(void)
  205. {
  206. int i;
  207. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  208. clk_register(periph_clocks[i]);
  209. clkdev_add_table(periph_clocks_lookups,
  210. ARRAY_SIZE(periph_clocks_lookups));
  211. clkdev_add_table(usart_clocks_lookups,
  212. ARRAY_SIZE(usart_clocks_lookups));
  213. clk_register(&pck0);
  214. clk_register(&pck1);
  215. }
  216. static struct clk_lookup console_clock_lookup;
  217. void __init at91sam9rl_set_console_clock(int id)
  218. {
  219. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  220. return;
  221. console_clock_lookup.con_id = "usart";
  222. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  223. clkdev_add(&console_clock_lookup);
  224. }
  225. /* --------------------------------------------------------------------
  226. * GPIO
  227. * -------------------------------------------------------------------- */
  228. static struct at91_gpio_bank at91sam9rl_gpio[] = {
  229. {
  230. .id = AT91SAM9RL_ID_PIOA,
  231. .offset = AT91_PIOA,
  232. .clock = &pioA_clk,
  233. }, {
  234. .id = AT91SAM9RL_ID_PIOB,
  235. .offset = AT91_PIOB,
  236. .clock = &pioB_clk,
  237. }, {
  238. .id = AT91SAM9RL_ID_PIOC,
  239. .offset = AT91_PIOC,
  240. .clock = &pioC_clk,
  241. }, {
  242. .id = AT91SAM9RL_ID_PIOD,
  243. .offset = AT91_PIOD,
  244. .clock = &pioD_clk,
  245. }
  246. };
  247. static void at91sam9rl_poweroff(void)
  248. {
  249. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  250. }
  251. /* --------------------------------------------------------------------
  252. * AT91SAM9RL processor initialization
  253. * -------------------------------------------------------------------- */
  254. static void __init at91sam9rl_map_io(void)
  255. {
  256. unsigned long sram_size;
  257. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  258. case AT91_CIDR_SRAMSIZ_32K:
  259. sram_size = 2 * SZ_16K;
  260. break;
  261. case AT91_CIDR_SRAMSIZ_16K:
  262. default:
  263. sram_size = SZ_16K;
  264. }
  265. /* Map SRAM */
  266. at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
  267. }
  268. static void __init at91sam9rl_initialize(void)
  269. {
  270. at91_arch_reset = at91sam9_alt_reset;
  271. pm_power_off = at91sam9rl_poweroff;
  272. at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
  273. /* Register GPIO subsystem */
  274. at91_gpio_init(at91sam9rl_gpio, 4);
  275. }
  276. /* --------------------------------------------------------------------
  277. * Interrupt initialization
  278. * -------------------------------------------------------------------- */
  279. /*
  280. * The default interrupt priority levels (0 = lowest, 7 = highest).
  281. */
  282. static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
  283. 7, /* Advanced Interrupt Controller */
  284. 7, /* System Peripherals */
  285. 1, /* Parallel IO Controller A */
  286. 1, /* Parallel IO Controller B */
  287. 1, /* Parallel IO Controller C */
  288. 1, /* Parallel IO Controller D */
  289. 5, /* USART 0 */
  290. 5, /* USART 1 */
  291. 5, /* USART 2 */
  292. 5, /* USART 3 */
  293. 0, /* Multimedia Card Interface */
  294. 6, /* Two-Wire Interface 0 */
  295. 6, /* Two-Wire Interface 1 */
  296. 5, /* Serial Peripheral Interface */
  297. 4, /* Serial Synchronous Controller 0 */
  298. 4, /* Serial Synchronous Controller 1 */
  299. 0, /* Timer Counter 0 */
  300. 0, /* Timer Counter 1 */
  301. 0, /* Timer Counter 2 */
  302. 0,
  303. 0, /* Touch Screen Controller */
  304. 0, /* DMA Controller */
  305. 2, /* USB Device High speed port */
  306. 2, /* LCD Controller */
  307. 6, /* AC97 Controller */
  308. 0,
  309. 0,
  310. 0,
  311. 0,
  312. 0,
  313. 0,
  314. 0, /* Advanced Interrupt Controller */
  315. };
  316. struct at91_init_soc __initdata at91sam9rl_soc = {
  317. .map_io = at91sam9rl_map_io,
  318. .default_irq_priority = at91sam9rl_default_irq_priority,
  319. .register_clocks = at91sam9rl_register_clocks,
  320. .init = at91sam9rl_initialize,
  321. };