at91sam9g45_devices.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/i2c-gpio.h>
  17. #include <linux/atmel-mci.h>
  18. #include <linux/fb.h>
  19. #include <video/atmel_lcdc.h>
  20. #include <mach/board.h>
  21. #include <mach/gpio.h>
  22. #include <mach/at91sam9g45.h>
  23. #include <mach/at91sam9g45_matrix.h>
  24. #include <mach/at91sam9_smc.h>
  25. #include <mach/at_hdmac.h>
  26. #include <mach/atmel-mci.h>
  27. #include "generic.h"
  28. /* --------------------------------------------------------------------
  29. * HDMAC - AHB DMA Controller
  30. * -------------------------------------------------------------------- */
  31. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  32. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  33. static struct at_dma_platform_data atdma_pdata = {
  34. .nr_channels = 8,
  35. };
  36. static struct resource hdmac_resources[] = {
  37. [0] = {
  38. .start = AT91_BASE_SYS + AT91_DMA,
  39. .end = AT91_BASE_SYS + AT91_DMA + SZ_512 - 1,
  40. .flags = IORESOURCE_MEM,
  41. },
  42. [1] = {
  43. .start = AT91SAM9G45_ID_DMA,
  44. .end = AT91SAM9G45_ID_DMA,
  45. .flags = IORESOURCE_IRQ,
  46. },
  47. };
  48. static struct platform_device at_hdmac_device = {
  49. .name = "at_hdmac",
  50. .id = -1,
  51. .dev = {
  52. .dma_mask = &hdmac_dmamask,
  53. .coherent_dma_mask = DMA_BIT_MASK(32),
  54. .platform_data = &atdma_pdata,
  55. },
  56. .resource = hdmac_resources,
  57. .num_resources = ARRAY_SIZE(hdmac_resources),
  58. };
  59. void __init at91_add_device_hdmac(void)
  60. {
  61. dma_cap_set(DMA_MEMCPY, atdma_pdata.cap_mask);
  62. dma_cap_set(DMA_SLAVE, atdma_pdata.cap_mask);
  63. platform_device_register(&at_hdmac_device);
  64. }
  65. #else
  66. void __init at91_add_device_hdmac(void) {}
  67. #endif
  68. /* --------------------------------------------------------------------
  69. * USB Host (OHCI)
  70. * -------------------------------------------------------------------- */
  71. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  72. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  73. static struct at91_usbh_data usbh_ohci_data;
  74. static struct resource usbh_ohci_resources[] = {
  75. [0] = {
  76. .start = AT91SAM9G45_OHCI_BASE,
  77. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = AT91SAM9G45_ID_UHPHS,
  82. .end = AT91SAM9G45_ID_UHPHS,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static struct platform_device at91_usbh_ohci_device = {
  87. .name = "at91_ohci",
  88. .id = -1,
  89. .dev = {
  90. .dma_mask = &ohci_dmamask,
  91. .coherent_dma_mask = DMA_BIT_MASK(32),
  92. .platform_data = &usbh_ohci_data,
  93. },
  94. .resource = usbh_ohci_resources,
  95. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  96. };
  97. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  98. {
  99. int i;
  100. if (!data)
  101. return;
  102. /* Enable VBus control for UHP ports */
  103. for (i = 0; i < data->ports; i++) {
  104. if (data->vbus_pin[i])
  105. at91_set_gpio_output(data->vbus_pin[i], 0);
  106. }
  107. usbh_ohci_data = *data;
  108. platform_device_register(&at91_usbh_ohci_device);
  109. }
  110. #else
  111. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  112. #endif
  113. /* --------------------------------------------------------------------
  114. * USB Host HS (EHCI)
  115. * Needs an OHCI host for low and full speed management
  116. * -------------------------------------------------------------------- */
  117. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  118. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  119. static struct at91_usbh_data usbh_ehci_data;
  120. static struct resource usbh_ehci_resources[] = {
  121. [0] = {
  122. .start = AT91SAM9G45_EHCI_BASE,
  123. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. .start = AT91SAM9G45_ID_UHPHS,
  128. .end = AT91SAM9G45_ID_UHPHS,
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct platform_device at91_usbh_ehci_device = {
  133. .name = "atmel-ehci",
  134. .id = -1,
  135. .dev = {
  136. .dma_mask = &ehci_dmamask,
  137. .coherent_dma_mask = DMA_BIT_MASK(32),
  138. .platform_data = &usbh_ehci_data,
  139. },
  140. .resource = usbh_ehci_resources,
  141. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  142. };
  143. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  144. {
  145. int i;
  146. if (!data)
  147. return;
  148. /* Enable VBus control for UHP ports */
  149. for (i = 0; i < data->ports; i++) {
  150. if (data->vbus_pin[i])
  151. at91_set_gpio_output(data->vbus_pin[i], 0);
  152. }
  153. usbh_ehci_data = *data;
  154. platform_device_register(&at91_usbh_ehci_device);
  155. }
  156. #else
  157. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  158. #endif
  159. /* --------------------------------------------------------------------
  160. * USB HS Device (Gadget)
  161. * -------------------------------------------------------------------- */
  162. #if defined(CONFIG_USB_GADGET_ATMEL_USBA) || defined(CONFIG_USB_GADGET_ATMEL_USBA_MODULE)
  163. static struct resource usba_udc_resources[] = {
  164. [0] = {
  165. .start = AT91SAM9G45_UDPHS_FIFO,
  166. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  167. .flags = IORESOURCE_MEM,
  168. },
  169. [1] = {
  170. .start = AT91SAM9G45_BASE_UDPHS,
  171. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  172. .flags = IORESOURCE_MEM,
  173. },
  174. [2] = {
  175. .start = AT91SAM9G45_ID_UDPHS,
  176. .end = AT91SAM9G45_ID_UDPHS,
  177. .flags = IORESOURCE_IRQ,
  178. },
  179. };
  180. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  181. [idx] = { \
  182. .name = nam, \
  183. .index = idx, \
  184. .fifo_size = maxpkt, \
  185. .nr_banks = maxbk, \
  186. .can_dma = dma, \
  187. .can_isoc = isoc, \
  188. }
  189. static struct usba_ep_data usba_udc_ep[] __initdata = {
  190. EP("ep0", 0, 64, 1, 0, 0),
  191. EP("ep1", 1, 1024, 2, 1, 1),
  192. EP("ep2", 2, 1024, 2, 1, 1),
  193. EP("ep3", 3, 1024, 3, 1, 0),
  194. EP("ep4", 4, 1024, 3, 1, 0),
  195. EP("ep5", 5, 1024, 3, 1, 1),
  196. EP("ep6", 6, 1024, 3, 1, 1),
  197. };
  198. #undef EP
  199. /*
  200. * pdata doesn't have room for any endpoints, so we need to
  201. * append room for the ones we need right after it.
  202. */
  203. static struct {
  204. struct usba_platform_data pdata;
  205. struct usba_ep_data ep[7];
  206. } usba_udc_data;
  207. static struct platform_device at91_usba_udc_device = {
  208. .name = "atmel_usba_udc",
  209. .id = -1,
  210. .dev = {
  211. .platform_data = &usba_udc_data.pdata,
  212. },
  213. .resource = usba_udc_resources,
  214. .num_resources = ARRAY_SIZE(usba_udc_resources),
  215. };
  216. void __init at91_add_device_usba(struct usba_platform_data *data)
  217. {
  218. usba_udc_data.pdata.vbus_pin = -EINVAL;
  219. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  220. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  221. if (data && data->vbus_pin > 0) {
  222. at91_set_gpio_input(data->vbus_pin, 0);
  223. at91_set_deglitch(data->vbus_pin, 1);
  224. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  225. }
  226. /* Pullup pin is handled internally by USB device peripheral */
  227. platform_device_register(&at91_usba_udc_device);
  228. }
  229. #else
  230. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  231. #endif
  232. /* --------------------------------------------------------------------
  233. * Ethernet
  234. * -------------------------------------------------------------------- */
  235. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  236. static u64 eth_dmamask = DMA_BIT_MASK(32);
  237. static struct at91_eth_data eth_data;
  238. static struct resource eth_resources[] = {
  239. [0] = {
  240. .start = AT91SAM9G45_BASE_EMAC,
  241. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  242. .flags = IORESOURCE_MEM,
  243. },
  244. [1] = {
  245. .start = AT91SAM9G45_ID_EMAC,
  246. .end = AT91SAM9G45_ID_EMAC,
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. };
  250. static struct platform_device at91sam9g45_eth_device = {
  251. .name = "macb",
  252. .id = -1,
  253. .dev = {
  254. .dma_mask = &eth_dmamask,
  255. .coherent_dma_mask = DMA_BIT_MASK(32),
  256. .platform_data = &eth_data,
  257. },
  258. .resource = eth_resources,
  259. .num_resources = ARRAY_SIZE(eth_resources),
  260. };
  261. void __init at91_add_device_eth(struct at91_eth_data *data)
  262. {
  263. if (!data)
  264. return;
  265. if (data->phy_irq_pin) {
  266. at91_set_gpio_input(data->phy_irq_pin, 0);
  267. at91_set_deglitch(data->phy_irq_pin, 1);
  268. }
  269. /* Pins used for MII and RMII */
  270. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  271. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  272. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  273. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  274. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  275. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  276. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  277. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  278. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  279. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  280. if (!data->is_rmii) {
  281. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  282. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  283. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  284. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  285. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  286. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  287. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  288. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  289. }
  290. eth_data = *data;
  291. platform_device_register(&at91sam9g45_eth_device);
  292. }
  293. #else
  294. void __init at91_add_device_eth(struct at91_eth_data *data) {}
  295. #endif
  296. /* --------------------------------------------------------------------
  297. * MMC / SD
  298. * -------------------------------------------------------------------- */
  299. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  300. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  301. static struct mci_platform_data mmc0_data, mmc1_data;
  302. static struct resource mmc0_resources[] = {
  303. [0] = {
  304. .start = AT91SAM9G45_BASE_MCI0,
  305. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  306. .flags = IORESOURCE_MEM,
  307. },
  308. [1] = {
  309. .start = AT91SAM9G45_ID_MCI0,
  310. .end = AT91SAM9G45_ID_MCI0,
  311. .flags = IORESOURCE_IRQ,
  312. },
  313. };
  314. static struct platform_device at91sam9g45_mmc0_device = {
  315. .name = "atmel_mci",
  316. .id = 0,
  317. .dev = {
  318. .dma_mask = &mmc_dmamask,
  319. .coherent_dma_mask = DMA_BIT_MASK(32),
  320. .platform_data = &mmc0_data,
  321. },
  322. .resource = mmc0_resources,
  323. .num_resources = ARRAY_SIZE(mmc0_resources),
  324. };
  325. static struct resource mmc1_resources[] = {
  326. [0] = {
  327. .start = AT91SAM9G45_BASE_MCI1,
  328. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  329. .flags = IORESOURCE_MEM,
  330. },
  331. [1] = {
  332. .start = AT91SAM9G45_ID_MCI1,
  333. .end = AT91SAM9G45_ID_MCI1,
  334. .flags = IORESOURCE_IRQ,
  335. },
  336. };
  337. static struct platform_device at91sam9g45_mmc1_device = {
  338. .name = "atmel_mci",
  339. .id = 1,
  340. .dev = {
  341. .dma_mask = &mmc_dmamask,
  342. .coherent_dma_mask = DMA_BIT_MASK(32),
  343. .platform_data = &mmc1_data,
  344. },
  345. .resource = mmc1_resources,
  346. .num_resources = ARRAY_SIZE(mmc1_resources),
  347. };
  348. /* Consider only one slot : slot 0 */
  349. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  350. {
  351. if (!data)
  352. return;
  353. /* Must have at least one usable slot */
  354. if (!data->slot[0].bus_width)
  355. return;
  356. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  357. {
  358. struct at_dma_slave *atslave;
  359. struct mci_dma_data *alt_atslave;
  360. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  361. atslave = &alt_atslave->sdata;
  362. /* DMA slave channel configuration */
  363. atslave->dma_dev = &at_hdmac_device.dev;
  364. atslave->reg_width = AT_DMA_SLAVE_WIDTH_32BIT;
  365. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  366. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  367. atslave->ctrla = ATC_SCSIZE_16 | ATC_DCSIZE_16;
  368. if (mmc_id == 0) /* MCI0 */
  369. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  370. | ATC_DST_PER(AT_DMA_ID_MCI0);
  371. else /* MCI1 */
  372. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  373. | ATC_DST_PER(AT_DMA_ID_MCI1);
  374. data->dma_slave = alt_atslave;
  375. }
  376. #endif
  377. /* input/irq */
  378. if (data->slot[0].detect_pin) {
  379. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  380. at91_set_deglitch(data->slot[0].detect_pin, 1);
  381. }
  382. if (data->slot[0].wp_pin)
  383. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  384. if (mmc_id == 0) { /* MCI0 */
  385. /* CLK */
  386. at91_set_A_periph(AT91_PIN_PA0, 0);
  387. /* CMD */
  388. at91_set_A_periph(AT91_PIN_PA1, 1);
  389. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  390. at91_set_A_periph(AT91_PIN_PA2, 1);
  391. if (data->slot[0].bus_width == 4) {
  392. at91_set_A_periph(AT91_PIN_PA3, 1);
  393. at91_set_A_periph(AT91_PIN_PA4, 1);
  394. at91_set_A_periph(AT91_PIN_PA5, 1);
  395. if (data->slot[0].bus_width == 8) {
  396. at91_set_A_periph(AT91_PIN_PA6, 1);
  397. at91_set_A_periph(AT91_PIN_PA7, 1);
  398. at91_set_A_periph(AT91_PIN_PA8, 1);
  399. at91_set_A_periph(AT91_PIN_PA9, 1);
  400. }
  401. }
  402. mmc0_data = *data;
  403. platform_device_register(&at91sam9g45_mmc0_device);
  404. } else { /* MCI1 */
  405. /* CLK */
  406. at91_set_A_periph(AT91_PIN_PA31, 0);
  407. /* CMD */
  408. at91_set_A_periph(AT91_PIN_PA22, 1);
  409. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  410. at91_set_A_periph(AT91_PIN_PA23, 1);
  411. if (data->slot[0].bus_width == 4) {
  412. at91_set_A_periph(AT91_PIN_PA24, 1);
  413. at91_set_A_periph(AT91_PIN_PA25, 1);
  414. at91_set_A_periph(AT91_PIN_PA26, 1);
  415. if (data->slot[0].bus_width == 8) {
  416. at91_set_A_periph(AT91_PIN_PA27, 1);
  417. at91_set_A_periph(AT91_PIN_PA28, 1);
  418. at91_set_A_periph(AT91_PIN_PA29, 1);
  419. at91_set_A_periph(AT91_PIN_PA30, 1);
  420. }
  421. }
  422. mmc1_data = *data;
  423. platform_device_register(&at91sam9g45_mmc1_device);
  424. }
  425. }
  426. #else
  427. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  428. #endif
  429. /* --------------------------------------------------------------------
  430. * NAND / SmartMedia
  431. * -------------------------------------------------------------------- */
  432. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  433. static struct atmel_nand_data nand_data;
  434. #define NAND_BASE AT91_CHIPSELECT_3
  435. static struct resource nand_resources[] = {
  436. [0] = {
  437. .start = NAND_BASE,
  438. .end = NAND_BASE + SZ_256M - 1,
  439. .flags = IORESOURCE_MEM,
  440. },
  441. [1] = {
  442. .start = AT91_BASE_SYS + AT91_ECC,
  443. .end = AT91_BASE_SYS + AT91_ECC + SZ_512 - 1,
  444. .flags = IORESOURCE_MEM,
  445. }
  446. };
  447. static struct platform_device at91sam9g45_nand_device = {
  448. .name = "atmel_nand",
  449. .id = -1,
  450. .dev = {
  451. .platform_data = &nand_data,
  452. },
  453. .resource = nand_resources,
  454. .num_resources = ARRAY_SIZE(nand_resources),
  455. };
  456. void __init at91_add_device_nand(struct atmel_nand_data *data)
  457. {
  458. unsigned long csa;
  459. if (!data)
  460. return;
  461. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  462. at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  463. /* enable pin */
  464. if (data->enable_pin)
  465. at91_set_gpio_output(data->enable_pin, 1);
  466. /* ready/busy pin */
  467. if (data->rdy_pin)
  468. at91_set_gpio_input(data->rdy_pin, 1);
  469. /* card detect pin */
  470. if (data->det_pin)
  471. at91_set_gpio_input(data->det_pin, 1);
  472. nand_data = *data;
  473. platform_device_register(&at91sam9g45_nand_device);
  474. }
  475. #else
  476. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  477. #endif
  478. /* --------------------------------------------------------------------
  479. * TWI (i2c)
  480. * -------------------------------------------------------------------- */
  481. /*
  482. * Prefer the GPIO code since the TWI controller isn't robust
  483. * (gets overruns and underruns under load) and can only issue
  484. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  485. */
  486. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  487. static struct i2c_gpio_platform_data pdata_i2c0 = {
  488. .sda_pin = AT91_PIN_PA20,
  489. .sda_is_open_drain = 1,
  490. .scl_pin = AT91_PIN_PA21,
  491. .scl_is_open_drain = 1,
  492. .udelay = 5, /* ~100 kHz */
  493. };
  494. static struct platform_device at91sam9g45_twi0_device = {
  495. .name = "i2c-gpio",
  496. .id = 0,
  497. .dev.platform_data = &pdata_i2c0,
  498. };
  499. static struct i2c_gpio_platform_data pdata_i2c1 = {
  500. .sda_pin = AT91_PIN_PB10,
  501. .sda_is_open_drain = 1,
  502. .scl_pin = AT91_PIN_PB11,
  503. .scl_is_open_drain = 1,
  504. .udelay = 5, /* ~100 kHz */
  505. };
  506. static struct platform_device at91sam9g45_twi1_device = {
  507. .name = "i2c-gpio",
  508. .id = 1,
  509. .dev.platform_data = &pdata_i2c1,
  510. };
  511. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  512. {
  513. i2c_register_board_info(i2c_id, devices, nr_devices);
  514. if (i2c_id == 0) {
  515. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  516. at91_set_multi_drive(AT91_PIN_PA20, 1);
  517. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  518. at91_set_multi_drive(AT91_PIN_PA21, 1);
  519. platform_device_register(&at91sam9g45_twi0_device);
  520. } else {
  521. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  522. at91_set_multi_drive(AT91_PIN_PB10, 1);
  523. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  524. at91_set_multi_drive(AT91_PIN_PB11, 1);
  525. platform_device_register(&at91sam9g45_twi1_device);
  526. }
  527. }
  528. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  529. static struct resource twi0_resources[] = {
  530. [0] = {
  531. .start = AT91SAM9G45_BASE_TWI0,
  532. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  533. .flags = IORESOURCE_MEM,
  534. },
  535. [1] = {
  536. .start = AT91SAM9G45_ID_TWI0,
  537. .end = AT91SAM9G45_ID_TWI0,
  538. .flags = IORESOURCE_IRQ,
  539. },
  540. };
  541. static struct platform_device at91sam9g45_twi0_device = {
  542. .name = "at91_i2c",
  543. .id = 0,
  544. .resource = twi0_resources,
  545. .num_resources = ARRAY_SIZE(twi0_resources),
  546. };
  547. static struct resource twi1_resources[] = {
  548. [0] = {
  549. .start = AT91SAM9G45_BASE_TWI1,
  550. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  551. .flags = IORESOURCE_MEM,
  552. },
  553. [1] = {
  554. .start = AT91SAM9G45_ID_TWI1,
  555. .end = AT91SAM9G45_ID_TWI1,
  556. .flags = IORESOURCE_IRQ,
  557. },
  558. };
  559. static struct platform_device at91sam9g45_twi1_device = {
  560. .name = "at91_i2c",
  561. .id = 1,
  562. .resource = twi1_resources,
  563. .num_resources = ARRAY_SIZE(twi1_resources),
  564. };
  565. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  566. {
  567. i2c_register_board_info(i2c_id, devices, nr_devices);
  568. /* pins used for TWI interface */
  569. if (i2c_id == 0) {
  570. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  571. at91_set_multi_drive(AT91_PIN_PA20, 1);
  572. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  573. at91_set_multi_drive(AT91_PIN_PA21, 1);
  574. platform_device_register(&at91sam9g45_twi0_device);
  575. } else {
  576. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  577. at91_set_multi_drive(AT91_PIN_PB10, 1);
  578. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  579. at91_set_multi_drive(AT91_PIN_PB11, 1);
  580. platform_device_register(&at91sam9g45_twi1_device);
  581. }
  582. }
  583. #else
  584. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  585. #endif
  586. /* --------------------------------------------------------------------
  587. * SPI
  588. * -------------------------------------------------------------------- */
  589. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  590. static u64 spi_dmamask = DMA_BIT_MASK(32);
  591. static struct resource spi0_resources[] = {
  592. [0] = {
  593. .start = AT91SAM9G45_BASE_SPI0,
  594. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  595. .flags = IORESOURCE_MEM,
  596. },
  597. [1] = {
  598. .start = AT91SAM9G45_ID_SPI0,
  599. .end = AT91SAM9G45_ID_SPI0,
  600. .flags = IORESOURCE_IRQ,
  601. },
  602. };
  603. static struct platform_device at91sam9g45_spi0_device = {
  604. .name = "atmel_spi",
  605. .id = 0,
  606. .dev = {
  607. .dma_mask = &spi_dmamask,
  608. .coherent_dma_mask = DMA_BIT_MASK(32),
  609. },
  610. .resource = spi0_resources,
  611. .num_resources = ARRAY_SIZE(spi0_resources),
  612. };
  613. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  614. static struct resource spi1_resources[] = {
  615. [0] = {
  616. .start = AT91SAM9G45_BASE_SPI1,
  617. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  618. .flags = IORESOURCE_MEM,
  619. },
  620. [1] = {
  621. .start = AT91SAM9G45_ID_SPI1,
  622. .end = AT91SAM9G45_ID_SPI1,
  623. .flags = IORESOURCE_IRQ,
  624. },
  625. };
  626. static struct platform_device at91sam9g45_spi1_device = {
  627. .name = "atmel_spi",
  628. .id = 1,
  629. .dev = {
  630. .dma_mask = &spi_dmamask,
  631. .coherent_dma_mask = DMA_BIT_MASK(32),
  632. },
  633. .resource = spi1_resources,
  634. .num_resources = ARRAY_SIZE(spi1_resources),
  635. };
  636. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  637. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  638. {
  639. int i;
  640. unsigned long cs_pin;
  641. short enable_spi0 = 0;
  642. short enable_spi1 = 0;
  643. /* Choose SPI chip-selects */
  644. for (i = 0; i < nr_devices; i++) {
  645. if (devices[i].controller_data)
  646. cs_pin = (unsigned long) devices[i].controller_data;
  647. else if (devices[i].bus_num == 0)
  648. cs_pin = spi0_standard_cs[devices[i].chip_select];
  649. else
  650. cs_pin = spi1_standard_cs[devices[i].chip_select];
  651. if (devices[i].bus_num == 0)
  652. enable_spi0 = 1;
  653. else
  654. enable_spi1 = 1;
  655. /* enable chip-select pin */
  656. at91_set_gpio_output(cs_pin, 1);
  657. /* pass chip-select pin to driver */
  658. devices[i].controller_data = (void *) cs_pin;
  659. }
  660. spi_register_board_info(devices, nr_devices);
  661. /* Configure SPI bus(es) */
  662. if (enable_spi0) {
  663. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  664. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  665. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  666. platform_device_register(&at91sam9g45_spi0_device);
  667. }
  668. if (enable_spi1) {
  669. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  670. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  671. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  672. platform_device_register(&at91sam9g45_spi1_device);
  673. }
  674. }
  675. #else
  676. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  677. #endif
  678. /* --------------------------------------------------------------------
  679. * AC97
  680. * -------------------------------------------------------------------- */
  681. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  682. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  683. static struct ac97c_platform_data ac97_data;
  684. static struct resource ac97_resources[] = {
  685. [0] = {
  686. .start = AT91SAM9G45_BASE_AC97C,
  687. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  688. .flags = IORESOURCE_MEM,
  689. },
  690. [1] = {
  691. .start = AT91SAM9G45_ID_AC97C,
  692. .end = AT91SAM9G45_ID_AC97C,
  693. .flags = IORESOURCE_IRQ,
  694. },
  695. };
  696. static struct platform_device at91sam9g45_ac97_device = {
  697. .name = "atmel_ac97c",
  698. .id = 0,
  699. .dev = {
  700. .dma_mask = &ac97_dmamask,
  701. .coherent_dma_mask = DMA_BIT_MASK(32),
  702. .platform_data = &ac97_data,
  703. },
  704. .resource = ac97_resources,
  705. .num_resources = ARRAY_SIZE(ac97_resources),
  706. };
  707. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  708. {
  709. if (!data)
  710. return;
  711. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  712. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  713. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  714. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  715. /* reset */
  716. if (data->reset_pin)
  717. at91_set_gpio_output(data->reset_pin, 0);
  718. ac97_data = *data;
  719. platform_device_register(&at91sam9g45_ac97_device);
  720. }
  721. #else
  722. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  723. #endif
  724. /* --------------------------------------------------------------------
  725. * LCD Controller
  726. * -------------------------------------------------------------------- */
  727. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  728. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  729. static struct atmel_lcdfb_info lcdc_data;
  730. static struct resource lcdc_resources[] = {
  731. [0] = {
  732. .start = AT91SAM9G45_LCDC_BASE,
  733. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  734. .flags = IORESOURCE_MEM,
  735. },
  736. [1] = {
  737. .start = AT91SAM9G45_ID_LCDC,
  738. .end = AT91SAM9G45_ID_LCDC,
  739. .flags = IORESOURCE_IRQ,
  740. },
  741. };
  742. static struct platform_device at91_lcdc_device = {
  743. .name = "atmel_lcdfb",
  744. .id = 0,
  745. .dev = {
  746. .dma_mask = &lcdc_dmamask,
  747. .coherent_dma_mask = DMA_BIT_MASK(32),
  748. .platform_data = &lcdc_data,
  749. },
  750. .resource = lcdc_resources,
  751. .num_resources = ARRAY_SIZE(lcdc_resources),
  752. };
  753. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  754. {
  755. if (!data)
  756. return;
  757. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  758. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  759. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  760. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  761. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  762. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  763. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  764. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  765. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  766. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  767. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  768. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  769. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  770. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  771. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  772. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  773. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  774. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  775. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  776. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  777. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  778. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  779. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  780. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  781. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  782. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  783. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  784. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  785. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  786. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  787. lcdc_data = *data;
  788. platform_device_register(&at91_lcdc_device);
  789. }
  790. #else
  791. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  792. #endif
  793. /* --------------------------------------------------------------------
  794. * Timer/Counter block
  795. * -------------------------------------------------------------------- */
  796. #ifdef CONFIG_ATMEL_TCLIB
  797. static struct resource tcb0_resources[] = {
  798. [0] = {
  799. .start = AT91SAM9G45_BASE_TCB0,
  800. .end = AT91SAM9G45_BASE_TCB0 + SZ_16K - 1,
  801. .flags = IORESOURCE_MEM,
  802. },
  803. [1] = {
  804. .start = AT91SAM9G45_ID_TCB,
  805. .end = AT91SAM9G45_ID_TCB,
  806. .flags = IORESOURCE_IRQ,
  807. },
  808. };
  809. static struct platform_device at91sam9g45_tcb0_device = {
  810. .name = "atmel_tcb",
  811. .id = 0,
  812. .resource = tcb0_resources,
  813. .num_resources = ARRAY_SIZE(tcb0_resources),
  814. };
  815. /* TCB1 begins with TC3 */
  816. static struct resource tcb1_resources[] = {
  817. [0] = {
  818. .start = AT91SAM9G45_BASE_TCB1,
  819. .end = AT91SAM9G45_BASE_TCB1 + SZ_16K - 1,
  820. .flags = IORESOURCE_MEM,
  821. },
  822. [1] = {
  823. .start = AT91SAM9G45_ID_TCB,
  824. .end = AT91SAM9G45_ID_TCB,
  825. .flags = IORESOURCE_IRQ,
  826. },
  827. };
  828. static struct platform_device at91sam9g45_tcb1_device = {
  829. .name = "atmel_tcb",
  830. .id = 1,
  831. .resource = tcb1_resources,
  832. .num_resources = ARRAY_SIZE(tcb1_resources),
  833. };
  834. static void __init at91_add_device_tc(void)
  835. {
  836. platform_device_register(&at91sam9g45_tcb0_device);
  837. platform_device_register(&at91sam9g45_tcb1_device);
  838. }
  839. #else
  840. static void __init at91_add_device_tc(void) { }
  841. #endif
  842. /* --------------------------------------------------------------------
  843. * RTC
  844. * -------------------------------------------------------------------- */
  845. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  846. static struct platform_device at91sam9g45_rtc_device = {
  847. .name = "at91_rtc",
  848. .id = -1,
  849. .num_resources = 0,
  850. };
  851. static void __init at91_add_device_rtc(void)
  852. {
  853. platform_device_register(&at91sam9g45_rtc_device);
  854. }
  855. #else
  856. static void __init at91_add_device_rtc(void) {}
  857. #endif
  858. /* --------------------------------------------------------------------
  859. * Touchscreen
  860. * -------------------------------------------------------------------- */
  861. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  862. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  863. static struct at91_tsadcc_data tsadcc_data;
  864. static struct resource tsadcc_resources[] = {
  865. [0] = {
  866. .start = AT91SAM9G45_BASE_TSC,
  867. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  868. .flags = IORESOURCE_MEM,
  869. },
  870. [1] = {
  871. .start = AT91SAM9G45_ID_TSC,
  872. .end = AT91SAM9G45_ID_TSC,
  873. .flags = IORESOURCE_IRQ,
  874. }
  875. };
  876. static struct platform_device at91sam9g45_tsadcc_device = {
  877. .name = "atmel_tsadcc",
  878. .id = -1,
  879. .dev = {
  880. .dma_mask = &tsadcc_dmamask,
  881. .coherent_dma_mask = DMA_BIT_MASK(32),
  882. .platform_data = &tsadcc_data,
  883. },
  884. .resource = tsadcc_resources,
  885. .num_resources = ARRAY_SIZE(tsadcc_resources),
  886. };
  887. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  888. {
  889. if (!data)
  890. return;
  891. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  892. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  893. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  894. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  895. tsadcc_data = *data;
  896. platform_device_register(&at91sam9g45_tsadcc_device);
  897. }
  898. #else
  899. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  900. #endif
  901. /* --------------------------------------------------------------------
  902. * RTT
  903. * -------------------------------------------------------------------- */
  904. static struct resource rtt_resources[] = {
  905. {
  906. .start = AT91_BASE_SYS + AT91_RTT,
  907. .end = AT91_BASE_SYS + AT91_RTT + SZ_16 - 1,
  908. .flags = IORESOURCE_MEM,
  909. }
  910. };
  911. static struct platform_device at91sam9g45_rtt_device = {
  912. .name = "at91_rtt",
  913. .id = 0,
  914. .resource = rtt_resources,
  915. .num_resources = ARRAY_SIZE(rtt_resources),
  916. };
  917. static void __init at91_add_device_rtt(void)
  918. {
  919. platform_device_register(&at91sam9g45_rtt_device);
  920. }
  921. /* --------------------------------------------------------------------
  922. * Watchdog
  923. * -------------------------------------------------------------------- */
  924. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  925. static struct platform_device at91sam9g45_wdt_device = {
  926. .name = "at91_wdt",
  927. .id = -1,
  928. .num_resources = 0,
  929. };
  930. static void __init at91_add_device_watchdog(void)
  931. {
  932. platform_device_register(&at91sam9g45_wdt_device);
  933. }
  934. #else
  935. static void __init at91_add_device_watchdog(void) {}
  936. #endif
  937. /* --------------------------------------------------------------------
  938. * PWM
  939. * --------------------------------------------------------------------*/
  940. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  941. static u32 pwm_mask;
  942. static struct resource pwm_resources[] = {
  943. [0] = {
  944. .start = AT91SAM9G45_BASE_PWMC,
  945. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  946. .flags = IORESOURCE_MEM,
  947. },
  948. [1] = {
  949. .start = AT91SAM9G45_ID_PWMC,
  950. .end = AT91SAM9G45_ID_PWMC,
  951. .flags = IORESOURCE_IRQ,
  952. },
  953. };
  954. static struct platform_device at91sam9g45_pwm0_device = {
  955. .name = "atmel_pwm",
  956. .id = -1,
  957. .dev = {
  958. .platform_data = &pwm_mask,
  959. },
  960. .resource = pwm_resources,
  961. .num_resources = ARRAY_SIZE(pwm_resources),
  962. };
  963. void __init at91_add_device_pwm(u32 mask)
  964. {
  965. if (mask & (1 << AT91_PWM0))
  966. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  967. if (mask & (1 << AT91_PWM1))
  968. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  969. if (mask & (1 << AT91_PWM2))
  970. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  971. if (mask & (1 << AT91_PWM3))
  972. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  973. pwm_mask = mask;
  974. platform_device_register(&at91sam9g45_pwm0_device);
  975. }
  976. #else
  977. void __init at91_add_device_pwm(u32 mask) {}
  978. #endif
  979. /* --------------------------------------------------------------------
  980. * SSC -- Synchronous Serial Controller
  981. * -------------------------------------------------------------------- */
  982. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  983. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  984. static struct resource ssc0_resources[] = {
  985. [0] = {
  986. .start = AT91SAM9G45_BASE_SSC0,
  987. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  988. .flags = IORESOURCE_MEM,
  989. },
  990. [1] = {
  991. .start = AT91SAM9G45_ID_SSC0,
  992. .end = AT91SAM9G45_ID_SSC0,
  993. .flags = IORESOURCE_IRQ,
  994. },
  995. };
  996. static struct platform_device at91sam9g45_ssc0_device = {
  997. .name = "ssc",
  998. .id = 0,
  999. .dev = {
  1000. .dma_mask = &ssc0_dmamask,
  1001. .coherent_dma_mask = DMA_BIT_MASK(32),
  1002. },
  1003. .resource = ssc0_resources,
  1004. .num_resources = ARRAY_SIZE(ssc0_resources),
  1005. };
  1006. static inline void configure_ssc0_pins(unsigned pins)
  1007. {
  1008. if (pins & ATMEL_SSC_TF)
  1009. at91_set_A_periph(AT91_PIN_PD1, 1);
  1010. if (pins & ATMEL_SSC_TK)
  1011. at91_set_A_periph(AT91_PIN_PD0, 1);
  1012. if (pins & ATMEL_SSC_TD)
  1013. at91_set_A_periph(AT91_PIN_PD2, 1);
  1014. if (pins & ATMEL_SSC_RD)
  1015. at91_set_A_periph(AT91_PIN_PD3, 1);
  1016. if (pins & ATMEL_SSC_RK)
  1017. at91_set_A_periph(AT91_PIN_PD4, 1);
  1018. if (pins & ATMEL_SSC_RF)
  1019. at91_set_A_periph(AT91_PIN_PD5, 1);
  1020. }
  1021. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1022. static struct resource ssc1_resources[] = {
  1023. [0] = {
  1024. .start = AT91SAM9G45_BASE_SSC1,
  1025. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1026. .flags = IORESOURCE_MEM,
  1027. },
  1028. [1] = {
  1029. .start = AT91SAM9G45_ID_SSC1,
  1030. .end = AT91SAM9G45_ID_SSC1,
  1031. .flags = IORESOURCE_IRQ,
  1032. },
  1033. };
  1034. static struct platform_device at91sam9g45_ssc1_device = {
  1035. .name = "ssc",
  1036. .id = 1,
  1037. .dev = {
  1038. .dma_mask = &ssc1_dmamask,
  1039. .coherent_dma_mask = DMA_BIT_MASK(32),
  1040. },
  1041. .resource = ssc1_resources,
  1042. .num_resources = ARRAY_SIZE(ssc1_resources),
  1043. };
  1044. static inline void configure_ssc1_pins(unsigned pins)
  1045. {
  1046. if (pins & ATMEL_SSC_TF)
  1047. at91_set_A_periph(AT91_PIN_PD14, 1);
  1048. if (pins & ATMEL_SSC_TK)
  1049. at91_set_A_periph(AT91_PIN_PD12, 1);
  1050. if (pins & ATMEL_SSC_TD)
  1051. at91_set_A_periph(AT91_PIN_PD10, 1);
  1052. if (pins & ATMEL_SSC_RD)
  1053. at91_set_A_periph(AT91_PIN_PD11, 1);
  1054. if (pins & ATMEL_SSC_RK)
  1055. at91_set_A_periph(AT91_PIN_PD13, 1);
  1056. if (pins & ATMEL_SSC_RF)
  1057. at91_set_A_periph(AT91_PIN_PD15, 1);
  1058. }
  1059. /*
  1060. * SSC controllers are accessed through library code, instead of any
  1061. * kind of all-singing/all-dancing driver. For example one could be
  1062. * used by a particular I2S audio codec's driver, while another one
  1063. * on the same system might be used by a custom data capture driver.
  1064. */
  1065. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1066. {
  1067. struct platform_device *pdev;
  1068. /*
  1069. * NOTE: caller is responsible for passing information matching
  1070. * "pins" to whatever will be using each particular controller.
  1071. */
  1072. switch (id) {
  1073. case AT91SAM9G45_ID_SSC0:
  1074. pdev = &at91sam9g45_ssc0_device;
  1075. configure_ssc0_pins(pins);
  1076. break;
  1077. case AT91SAM9G45_ID_SSC1:
  1078. pdev = &at91sam9g45_ssc1_device;
  1079. configure_ssc1_pins(pins);
  1080. break;
  1081. default:
  1082. return;
  1083. }
  1084. platform_device_register(pdev);
  1085. }
  1086. #else
  1087. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1088. #endif
  1089. /* --------------------------------------------------------------------
  1090. * UART
  1091. * -------------------------------------------------------------------- */
  1092. #if defined(CONFIG_SERIAL_ATMEL)
  1093. static struct resource dbgu_resources[] = {
  1094. [0] = {
  1095. .start = AT91_VA_BASE_SYS + AT91_DBGU,
  1096. .end = AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
  1097. .flags = IORESOURCE_MEM,
  1098. },
  1099. [1] = {
  1100. .start = AT91_ID_SYS,
  1101. .end = AT91_ID_SYS,
  1102. .flags = IORESOURCE_IRQ,
  1103. },
  1104. };
  1105. static struct atmel_uart_data dbgu_data = {
  1106. .use_dma_tx = 0,
  1107. .use_dma_rx = 0,
  1108. .regs = (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
  1109. };
  1110. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1111. static struct platform_device at91sam9g45_dbgu_device = {
  1112. .name = "atmel_usart",
  1113. .id = 0,
  1114. .dev = {
  1115. .dma_mask = &dbgu_dmamask,
  1116. .coherent_dma_mask = DMA_BIT_MASK(32),
  1117. .platform_data = &dbgu_data,
  1118. },
  1119. .resource = dbgu_resources,
  1120. .num_resources = ARRAY_SIZE(dbgu_resources),
  1121. };
  1122. static inline void configure_dbgu_pins(void)
  1123. {
  1124. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1125. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1126. }
  1127. static struct resource uart0_resources[] = {
  1128. [0] = {
  1129. .start = AT91SAM9G45_BASE_US0,
  1130. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1131. .flags = IORESOURCE_MEM,
  1132. },
  1133. [1] = {
  1134. .start = AT91SAM9G45_ID_US0,
  1135. .end = AT91SAM9G45_ID_US0,
  1136. .flags = IORESOURCE_IRQ,
  1137. },
  1138. };
  1139. static struct atmel_uart_data uart0_data = {
  1140. .use_dma_tx = 1,
  1141. .use_dma_rx = 1,
  1142. };
  1143. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1144. static struct platform_device at91sam9g45_uart0_device = {
  1145. .name = "atmel_usart",
  1146. .id = 1,
  1147. .dev = {
  1148. .dma_mask = &uart0_dmamask,
  1149. .coherent_dma_mask = DMA_BIT_MASK(32),
  1150. .platform_data = &uart0_data,
  1151. },
  1152. .resource = uart0_resources,
  1153. .num_resources = ARRAY_SIZE(uart0_resources),
  1154. };
  1155. static inline void configure_usart0_pins(unsigned pins)
  1156. {
  1157. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1158. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1159. if (pins & ATMEL_UART_RTS)
  1160. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1161. if (pins & ATMEL_UART_CTS)
  1162. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1163. }
  1164. static struct resource uart1_resources[] = {
  1165. [0] = {
  1166. .start = AT91SAM9G45_BASE_US1,
  1167. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1168. .flags = IORESOURCE_MEM,
  1169. },
  1170. [1] = {
  1171. .start = AT91SAM9G45_ID_US1,
  1172. .end = AT91SAM9G45_ID_US1,
  1173. .flags = IORESOURCE_IRQ,
  1174. },
  1175. };
  1176. static struct atmel_uart_data uart1_data = {
  1177. .use_dma_tx = 1,
  1178. .use_dma_rx = 1,
  1179. };
  1180. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1181. static struct platform_device at91sam9g45_uart1_device = {
  1182. .name = "atmel_usart",
  1183. .id = 2,
  1184. .dev = {
  1185. .dma_mask = &uart1_dmamask,
  1186. .coherent_dma_mask = DMA_BIT_MASK(32),
  1187. .platform_data = &uart1_data,
  1188. },
  1189. .resource = uart1_resources,
  1190. .num_resources = ARRAY_SIZE(uart1_resources),
  1191. };
  1192. static inline void configure_usart1_pins(unsigned pins)
  1193. {
  1194. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1195. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1196. if (pins & ATMEL_UART_RTS)
  1197. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1198. if (pins & ATMEL_UART_CTS)
  1199. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1200. }
  1201. static struct resource uart2_resources[] = {
  1202. [0] = {
  1203. .start = AT91SAM9G45_BASE_US2,
  1204. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1205. .flags = IORESOURCE_MEM,
  1206. },
  1207. [1] = {
  1208. .start = AT91SAM9G45_ID_US2,
  1209. .end = AT91SAM9G45_ID_US2,
  1210. .flags = IORESOURCE_IRQ,
  1211. },
  1212. };
  1213. static struct atmel_uart_data uart2_data = {
  1214. .use_dma_tx = 1,
  1215. .use_dma_rx = 1,
  1216. };
  1217. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1218. static struct platform_device at91sam9g45_uart2_device = {
  1219. .name = "atmel_usart",
  1220. .id = 3,
  1221. .dev = {
  1222. .dma_mask = &uart2_dmamask,
  1223. .coherent_dma_mask = DMA_BIT_MASK(32),
  1224. .platform_data = &uart2_data,
  1225. },
  1226. .resource = uart2_resources,
  1227. .num_resources = ARRAY_SIZE(uart2_resources),
  1228. };
  1229. static inline void configure_usart2_pins(unsigned pins)
  1230. {
  1231. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1232. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1233. if (pins & ATMEL_UART_RTS)
  1234. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1235. if (pins & ATMEL_UART_CTS)
  1236. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1237. }
  1238. static struct resource uart3_resources[] = {
  1239. [0] = {
  1240. .start = AT91SAM9G45_BASE_US3,
  1241. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1242. .flags = IORESOURCE_MEM,
  1243. },
  1244. [1] = {
  1245. .start = AT91SAM9G45_ID_US3,
  1246. .end = AT91SAM9G45_ID_US3,
  1247. .flags = IORESOURCE_IRQ,
  1248. },
  1249. };
  1250. static struct atmel_uart_data uart3_data = {
  1251. .use_dma_tx = 1,
  1252. .use_dma_rx = 1,
  1253. };
  1254. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1255. static struct platform_device at91sam9g45_uart3_device = {
  1256. .name = "atmel_usart",
  1257. .id = 4,
  1258. .dev = {
  1259. .dma_mask = &uart3_dmamask,
  1260. .coherent_dma_mask = DMA_BIT_MASK(32),
  1261. .platform_data = &uart3_data,
  1262. },
  1263. .resource = uart3_resources,
  1264. .num_resources = ARRAY_SIZE(uart3_resources),
  1265. };
  1266. static inline void configure_usart3_pins(unsigned pins)
  1267. {
  1268. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1269. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1270. if (pins & ATMEL_UART_RTS)
  1271. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1272. if (pins & ATMEL_UART_CTS)
  1273. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1274. }
  1275. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1276. struct platform_device *atmel_default_console_device; /* the serial console device */
  1277. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1278. {
  1279. struct platform_device *pdev;
  1280. struct atmel_uart_data *pdata;
  1281. switch (id) {
  1282. case 0: /* DBGU */
  1283. pdev = &at91sam9g45_dbgu_device;
  1284. configure_dbgu_pins();
  1285. break;
  1286. case AT91SAM9G45_ID_US0:
  1287. pdev = &at91sam9g45_uart0_device;
  1288. configure_usart0_pins(pins);
  1289. break;
  1290. case AT91SAM9G45_ID_US1:
  1291. pdev = &at91sam9g45_uart1_device;
  1292. configure_usart1_pins(pins);
  1293. break;
  1294. case AT91SAM9G45_ID_US2:
  1295. pdev = &at91sam9g45_uart2_device;
  1296. configure_usart2_pins(pins);
  1297. break;
  1298. case AT91SAM9G45_ID_US3:
  1299. pdev = &at91sam9g45_uart3_device;
  1300. configure_usart3_pins(pins);
  1301. break;
  1302. default:
  1303. return;
  1304. }
  1305. pdata = pdev->dev.platform_data;
  1306. pdata->num = portnr; /* update to mapped ID */
  1307. if (portnr < ATMEL_MAX_UART)
  1308. at91_uarts[portnr] = pdev;
  1309. }
  1310. void __init at91_set_serial_console(unsigned portnr)
  1311. {
  1312. if (portnr < ATMEL_MAX_UART) {
  1313. atmel_default_console_device = at91_uarts[portnr];
  1314. at91sam9g45_set_console_clock(at91_uarts[portnr]->id);
  1315. }
  1316. }
  1317. void __init at91_add_device_serial(void)
  1318. {
  1319. int i;
  1320. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1321. if (at91_uarts[i])
  1322. platform_device_register(at91_uarts[i]);
  1323. }
  1324. if (!atmel_default_console_device)
  1325. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1326. }
  1327. #else
  1328. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1329. void __init at91_set_serial_console(unsigned portnr) {}
  1330. void __init at91_add_device_serial(void) {}
  1331. #endif
  1332. /* -------------------------------------------------------------------- */
  1333. /*
  1334. * These devices are always present and don't need any board-specific
  1335. * setup.
  1336. */
  1337. static int __init at91_add_standard_devices(void)
  1338. {
  1339. at91_add_device_hdmac();
  1340. at91_add_device_rtc();
  1341. at91_add_device_rtt();
  1342. at91_add_device_watchdog();
  1343. at91_add_device_tc();
  1344. return 0;
  1345. }
  1346. arch_initcall(at91_add_standard_devices);