perf_event_xscale.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821
  1. /*
  2. * ARMv5 [xscale] Performance counter handling code.
  3. *
  4. * Copyright (C) 2010, ARM Ltd., Will Deacon <will.deacon@arm.com>
  5. *
  6. * Based on the previous xscale OProfile code.
  7. *
  8. * There are two variants of the xscale PMU that we support:
  9. * - xscale1pmu: 2 event counters and a cycle counter
  10. * - xscale2pmu: 4 event counters and a cycle counter
  11. * The two variants share event definitions, but have different
  12. * PMU structures.
  13. */
  14. #ifdef CONFIG_CPU_XSCALE
  15. enum xscale_perf_types {
  16. XSCALE_PERFCTR_ICACHE_MISS = 0x00,
  17. XSCALE_PERFCTR_ICACHE_NO_DELIVER = 0x01,
  18. XSCALE_PERFCTR_DATA_STALL = 0x02,
  19. XSCALE_PERFCTR_ITLB_MISS = 0x03,
  20. XSCALE_PERFCTR_DTLB_MISS = 0x04,
  21. XSCALE_PERFCTR_BRANCH = 0x05,
  22. XSCALE_PERFCTR_BRANCH_MISS = 0x06,
  23. XSCALE_PERFCTR_INSTRUCTION = 0x07,
  24. XSCALE_PERFCTR_DCACHE_FULL_STALL = 0x08,
  25. XSCALE_PERFCTR_DCACHE_FULL_STALL_CONTIG = 0x09,
  26. XSCALE_PERFCTR_DCACHE_ACCESS = 0x0A,
  27. XSCALE_PERFCTR_DCACHE_MISS = 0x0B,
  28. XSCALE_PERFCTR_DCACHE_WRITE_BACK = 0x0C,
  29. XSCALE_PERFCTR_PC_CHANGED = 0x0D,
  30. XSCALE_PERFCTR_BCU_REQUEST = 0x10,
  31. XSCALE_PERFCTR_BCU_FULL = 0x11,
  32. XSCALE_PERFCTR_BCU_DRAIN = 0x12,
  33. XSCALE_PERFCTR_BCU_ECC_NO_ELOG = 0x14,
  34. XSCALE_PERFCTR_BCU_1_BIT_ERR = 0x15,
  35. XSCALE_PERFCTR_RMW = 0x16,
  36. /* XSCALE_PERFCTR_CCNT is not hardware defined */
  37. XSCALE_PERFCTR_CCNT = 0xFE,
  38. XSCALE_PERFCTR_UNUSED = 0xFF,
  39. };
  40. enum xscale_counters {
  41. XSCALE_CYCLE_COUNTER = 1,
  42. XSCALE_COUNTER0,
  43. XSCALE_COUNTER1,
  44. XSCALE_COUNTER2,
  45. XSCALE_COUNTER3,
  46. };
  47. static const unsigned xscale_perf_map[PERF_COUNT_HW_MAX] = {
  48. [PERF_COUNT_HW_CPU_CYCLES] = XSCALE_PERFCTR_CCNT,
  49. [PERF_COUNT_HW_INSTRUCTIONS] = XSCALE_PERFCTR_INSTRUCTION,
  50. [PERF_COUNT_HW_CACHE_REFERENCES] = HW_OP_UNSUPPORTED,
  51. [PERF_COUNT_HW_CACHE_MISSES] = HW_OP_UNSUPPORTED,
  52. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = XSCALE_PERFCTR_BRANCH,
  53. [PERF_COUNT_HW_BRANCH_MISSES] = XSCALE_PERFCTR_BRANCH_MISS,
  54. [PERF_COUNT_HW_BUS_CYCLES] = HW_OP_UNSUPPORTED,
  55. };
  56. static const unsigned xscale_perf_cache_map[PERF_COUNT_HW_CACHE_MAX]
  57. [PERF_COUNT_HW_CACHE_OP_MAX]
  58. [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
  59. [C(L1D)] = {
  60. [C(OP_READ)] = {
  61. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  62. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  63. },
  64. [C(OP_WRITE)] = {
  65. [C(RESULT_ACCESS)] = XSCALE_PERFCTR_DCACHE_ACCESS,
  66. [C(RESULT_MISS)] = XSCALE_PERFCTR_DCACHE_MISS,
  67. },
  68. [C(OP_PREFETCH)] = {
  69. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  70. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  71. },
  72. },
  73. [C(L1I)] = {
  74. [C(OP_READ)] = {
  75. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  76. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  77. },
  78. [C(OP_WRITE)] = {
  79. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  80. [C(RESULT_MISS)] = XSCALE_PERFCTR_ICACHE_MISS,
  81. },
  82. [C(OP_PREFETCH)] = {
  83. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  84. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  85. },
  86. },
  87. [C(LL)] = {
  88. [C(OP_READ)] = {
  89. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  90. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  91. },
  92. [C(OP_WRITE)] = {
  93. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  94. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  95. },
  96. [C(OP_PREFETCH)] = {
  97. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  98. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  99. },
  100. },
  101. [C(DTLB)] = {
  102. [C(OP_READ)] = {
  103. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  104. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  105. },
  106. [C(OP_WRITE)] = {
  107. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  108. [C(RESULT_MISS)] = XSCALE_PERFCTR_DTLB_MISS,
  109. },
  110. [C(OP_PREFETCH)] = {
  111. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  112. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  113. },
  114. },
  115. [C(ITLB)] = {
  116. [C(OP_READ)] = {
  117. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  118. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  119. },
  120. [C(OP_WRITE)] = {
  121. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  122. [C(RESULT_MISS)] = XSCALE_PERFCTR_ITLB_MISS,
  123. },
  124. [C(OP_PREFETCH)] = {
  125. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  126. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  127. },
  128. },
  129. [C(BPU)] = {
  130. [C(OP_READ)] = {
  131. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  132. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  133. },
  134. [C(OP_WRITE)] = {
  135. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  136. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  137. },
  138. [C(OP_PREFETCH)] = {
  139. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  140. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  141. },
  142. },
  143. [C(NODE)] = {
  144. [C(OP_READ)] = {
  145. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  146. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  147. },
  148. [C(OP_WRITE)] = {
  149. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  150. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  151. },
  152. [C(OP_PREFETCH)] = {
  153. [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
  154. [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
  155. },
  156. },
  157. };
  158. #define XSCALE_PMU_ENABLE 0x001
  159. #define XSCALE_PMN_RESET 0x002
  160. #define XSCALE_CCNT_RESET 0x004
  161. #define XSCALE_PMU_RESET (CCNT_RESET | PMN_RESET)
  162. #define XSCALE_PMU_CNT64 0x008
  163. #define XSCALE1_OVERFLOWED_MASK 0x700
  164. #define XSCALE1_CCOUNT_OVERFLOW 0x400
  165. #define XSCALE1_COUNT0_OVERFLOW 0x100
  166. #define XSCALE1_COUNT1_OVERFLOW 0x200
  167. #define XSCALE1_CCOUNT_INT_EN 0x040
  168. #define XSCALE1_COUNT0_INT_EN 0x010
  169. #define XSCALE1_COUNT1_INT_EN 0x020
  170. #define XSCALE1_COUNT0_EVT_SHFT 12
  171. #define XSCALE1_COUNT0_EVT_MASK (0xff << XSCALE1_COUNT0_EVT_SHFT)
  172. #define XSCALE1_COUNT1_EVT_SHFT 20
  173. #define XSCALE1_COUNT1_EVT_MASK (0xff << XSCALE1_COUNT1_EVT_SHFT)
  174. static inline u32
  175. xscale1pmu_read_pmnc(void)
  176. {
  177. u32 val;
  178. asm volatile("mrc p14, 0, %0, c0, c0, 0" : "=r" (val));
  179. return val;
  180. }
  181. static inline void
  182. xscale1pmu_write_pmnc(u32 val)
  183. {
  184. /* upper 4bits and 7, 11 are write-as-0 */
  185. val &= 0xffff77f;
  186. asm volatile("mcr p14, 0, %0, c0, c0, 0" : : "r" (val));
  187. }
  188. static inline int
  189. xscale1_pmnc_counter_has_overflowed(unsigned long pmnc,
  190. enum xscale_counters counter)
  191. {
  192. int ret = 0;
  193. switch (counter) {
  194. case XSCALE_CYCLE_COUNTER:
  195. ret = pmnc & XSCALE1_CCOUNT_OVERFLOW;
  196. break;
  197. case XSCALE_COUNTER0:
  198. ret = pmnc & XSCALE1_COUNT0_OVERFLOW;
  199. break;
  200. case XSCALE_COUNTER1:
  201. ret = pmnc & XSCALE1_COUNT1_OVERFLOW;
  202. break;
  203. default:
  204. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  205. }
  206. return ret;
  207. }
  208. static irqreturn_t
  209. xscale1pmu_handle_irq(int irq_num, void *dev)
  210. {
  211. unsigned long pmnc;
  212. struct perf_sample_data data;
  213. struct cpu_hw_events *cpuc;
  214. struct pt_regs *regs;
  215. int idx;
  216. /*
  217. * NOTE: there's an A stepping erratum that states if an overflow
  218. * bit already exists and another occurs, the previous
  219. * Overflow bit gets cleared. There's no workaround.
  220. * Fixed in B stepping or later.
  221. */
  222. pmnc = xscale1pmu_read_pmnc();
  223. /*
  224. * Write the value back to clear the overflow flags. Overflow
  225. * flags remain in pmnc for use below. We also disable the PMU
  226. * while we process the interrupt.
  227. */
  228. xscale1pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  229. if (!(pmnc & XSCALE1_OVERFLOWED_MASK))
  230. return IRQ_NONE;
  231. regs = get_irq_regs();
  232. perf_sample_data_init(&data, 0);
  233. cpuc = &__get_cpu_var(cpu_hw_events);
  234. for (idx = 0; idx <= armpmu->num_events; ++idx) {
  235. struct perf_event *event = cpuc->events[idx];
  236. struct hw_perf_event *hwc;
  237. if (!test_bit(idx, cpuc->active_mask))
  238. continue;
  239. if (!xscale1_pmnc_counter_has_overflowed(pmnc, idx))
  240. continue;
  241. hwc = &event->hw;
  242. armpmu_event_update(event, hwc, idx, 1);
  243. data.period = event->hw.last_period;
  244. if (!armpmu_event_set_period(event, hwc, idx))
  245. continue;
  246. if (perf_event_overflow(event, &data, regs))
  247. armpmu->disable(hwc, idx);
  248. }
  249. irq_work_run();
  250. /*
  251. * Re-enable the PMU.
  252. */
  253. pmnc = xscale1pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  254. xscale1pmu_write_pmnc(pmnc);
  255. return IRQ_HANDLED;
  256. }
  257. static void
  258. xscale1pmu_enable_event(struct hw_perf_event *hwc, int idx)
  259. {
  260. unsigned long val, mask, evt, flags;
  261. switch (idx) {
  262. case XSCALE_CYCLE_COUNTER:
  263. mask = 0;
  264. evt = XSCALE1_CCOUNT_INT_EN;
  265. break;
  266. case XSCALE_COUNTER0:
  267. mask = XSCALE1_COUNT0_EVT_MASK;
  268. evt = (hwc->config_base << XSCALE1_COUNT0_EVT_SHFT) |
  269. XSCALE1_COUNT0_INT_EN;
  270. break;
  271. case XSCALE_COUNTER1:
  272. mask = XSCALE1_COUNT1_EVT_MASK;
  273. evt = (hwc->config_base << XSCALE1_COUNT1_EVT_SHFT) |
  274. XSCALE1_COUNT1_INT_EN;
  275. break;
  276. default:
  277. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  278. return;
  279. }
  280. raw_spin_lock_irqsave(&pmu_lock, flags);
  281. val = xscale1pmu_read_pmnc();
  282. val &= ~mask;
  283. val |= evt;
  284. xscale1pmu_write_pmnc(val);
  285. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  286. }
  287. static void
  288. xscale1pmu_disable_event(struct hw_perf_event *hwc, int idx)
  289. {
  290. unsigned long val, mask, evt, flags;
  291. switch (idx) {
  292. case XSCALE_CYCLE_COUNTER:
  293. mask = XSCALE1_CCOUNT_INT_EN;
  294. evt = 0;
  295. break;
  296. case XSCALE_COUNTER0:
  297. mask = XSCALE1_COUNT0_INT_EN | XSCALE1_COUNT0_EVT_MASK;
  298. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT0_EVT_SHFT;
  299. break;
  300. case XSCALE_COUNTER1:
  301. mask = XSCALE1_COUNT1_INT_EN | XSCALE1_COUNT1_EVT_MASK;
  302. evt = XSCALE_PERFCTR_UNUSED << XSCALE1_COUNT1_EVT_SHFT;
  303. break;
  304. default:
  305. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  306. return;
  307. }
  308. raw_spin_lock_irqsave(&pmu_lock, flags);
  309. val = xscale1pmu_read_pmnc();
  310. val &= ~mask;
  311. val |= evt;
  312. xscale1pmu_write_pmnc(val);
  313. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  314. }
  315. static int
  316. xscale1pmu_get_event_idx(struct cpu_hw_events *cpuc,
  317. struct hw_perf_event *event)
  318. {
  319. if (XSCALE_PERFCTR_CCNT == event->config_base) {
  320. if (test_and_set_bit(XSCALE_CYCLE_COUNTER, cpuc->used_mask))
  321. return -EAGAIN;
  322. return XSCALE_CYCLE_COUNTER;
  323. } else {
  324. if (!test_and_set_bit(XSCALE_COUNTER1, cpuc->used_mask))
  325. return XSCALE_COUNTER1;
  326. if (!test_and_set_bit(XSCALE_COUNTER0, cpuc->used_mask))
  327. return XSCALE_COUNTER0;
  328. return -EAGAIN;
  329. }
  330. }
  331. static void
  332. xscale1pmu_start(void)
  333. {
  334. unsigned long flags, val;
  335. raw_spin_lock_irqsave(&pmu_lock, flags);
  336. val = xscale1pmu_read_pmnc();
  337. val |= XSCALE_PMU_ENABLE;
  338. xscale1pmu_write_pmnc(val);
  339. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  340. }
  341. static void
  342. xscale1pmu_stop(void)
  343. {
  344. unsigned long flags, val;
  345. raw_spin_lock_irqsave(&pmu_lock, flags);
  346. val = xscale1pmu_read_pmnc();
  347. val &= ~XSCALE_PMU_ENABLE;
  348. xscale1pmu_write_pmnc(val);
  349. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  350. }
  351. static inline u32
  352. xscale1pmu_read_counter(int counter)
  353. {
  354. u32 val = 0;
  355. switch (counter) {
  356. case XSCALE_CYCLE_COUNTER:
  357. asm volatile("mrc p14, 0, %0, c1, c0, 0" : "=r" (val));
  358. break;
  359. case XSCALE_COUNTER0:
  360. asm volatile("mrc p14, 0, %0, c2, c0, 0" : "=r" (val));
  361. break;
  362. case XSCALE_COUNTER1:
  363. asm volatile("mrc p14, 0, %0, c3, c0, 0" : "=r" (val));
  364. break;
  365. }
  366. return val;
  367. }
  368. static inline void
  369. xscale1pmu_write_counter(int counter, u32 val)
  370. {
  371. switch (counter) {
  372. case XSCALE_CYCLE_COUNTER:
  373. asm volatile("mcr p14, 0, %0, c1, c0, 0" : : "r" (val));
  374. break;
  375. case XSCALE_COUNTER0:
  376. asm volatile("mcr p14, 0, %0, c2, c0, 0" : : "r" (val));
  377. break;
  378. case XSCALE_COUNTER1:
  379. asm volatile("mcr p14, 0, %0, c3, c0, 0" : : "r" (val));
  380. break;
  381. }
  382. }
  383. static const struct arm_pmu xscale1pmu = {
  384. .id = ARM_PERF_PMU_ID_XSCALE1,
  385. .name = "xscale1",
  386. .handle_irq = xscale1pmu_handle_irq,
  387. .enable = xscale1pmu_enable_event,
  388. .disable = xscale1pmu_disable_event,
  389. .read_counter = xscale1pmu_read_counter,
  390. .write_counter = xscale1pmu_write_counter,
  391. .get_event_idx = xscale1pmu_get_event_idx,
  392. .start = xscale1pmu_start,
  393. .stop = xscale1pmu_stop,
  394. .cache_map = &xscale_perf_cache_map,
  395. .event_map = &xscale_perf_map,
  396. .raw_event_mask = 0xFF,
  397. .num_events = 3,
  398. .max_period = (1LLU << 32) - 1,
  399. };
  400. static const struct arm_pmu *__init xscale1pmu_init(void)
  401. {
  402. return &xscale1pmu;
  403. }
  404. #define XSCALE2_OVERFLOWED_MASK 0x01f
  405. #define XSCALE2_CCOUNT_OVERFLOW 0x001
  406. #define XSCALE2_COUNT0_OVERFLOW 0x002
  407. #define XSCALE2_COUNT1_OVERFLOW 0x004
  408. #define XSCALE2_COUNT2_OVERFLOW 0x008
  409. #define XSCALE2_COUNT3_OVERFLOW 0x010
  410. #define XSCALE2_CCOUNT_INT_EN 0x001
  411. #define XSCALE2_COUNT0_INT_EN 0x002
  412. #define XSCALE2_COUNT1_INT_EN 0x004
  413. #define XSCALE2_COUNT2_INT_EN 0x008
  414. #define XSCALE2_COUNT3_INT_EN 0x010
  415. #define XSCALE2_COUNT0_EVT_SHFT 0
  416. #define XSCALE2_COUNT0_EVT_MASK (0xff << XSCALE2_COUNT0_EVT_SHFT)
  417. #define XSCALE2_COUNT1_EVT_SHFT 8
  418. #define XSCALE2_COUNT1_EVT_MASK (0xff << XSCALE2_COUNT1_EVT_SHFT)
  419. #define XSCALE2_COUNT2_EVT_SHFT 16
  420. #define XSCALE2_COUNT2_EVT_MASK (0xff << XSCALE2_COUNT2_EVT_SHFT)
  421. #define XSCALE2_COUNT3_EVT_SHFT 24
  422. #define XSCALE2_COUNT3_EVT_MASK (0xff << XSCALE2_COUNT3_EVT_SHFT)
  423. static inline u32
  424. xscale2pmu_read_pmnc(void)
  425. {
  426. u32 val;
  427. asm volatile("mrc p14, 0, %0, c0, c1, 0" : "=r" (val));
  428. /* bits 1-2 and 4-23 are read-unpredictable */
  429. return val & 0xff000009;
  430. }
  431. static inline void
  432. xscale2pmu_write_pmnc(u32 val)
  433. {
  434. /* bits 4-23 are write-as-0, 24-31 are write ignored */
  435. val &= 0xf;
  436. asm volatile("mcr p14, 0, %0, c0, c1, 0" : : "r" (val));
  437. }
  438. static inline u32
  439. xscale2pmu_read_overflow_flags(void)
  440. {
  441. u32 val;
  442. asm volatile("mrc p14, 0, %0, c5, c1, 0" : "=r" (val));
  443. return val;
  444. }
  445. static inline void
  446. xscale2pmu_write_overflow_flags(u32 val)
  447. {
  448. asm volatile("mcr p14, 0, %0, c5, c1, 0" : : "r" (val));
  449. }
  450. static inline u32
  451. xscale2pmu_read_event_select(void)
  452. {
  453. u32 val;
  454. asm volatile("mrc p14, 0, %0, c8, c1, 0" : "=r" (val));
  455. return val;
  456. }
  457. static inline void
  458. xscale2pmu_write_event_select(u32 val)
  459. {
  460. asm volatile("mcr p14, 0, %0, c8, c1, 0" : : "r"(val));
  461. }
  462. static inline u32
  463. xscale2pmu_read_int_enable(void)
  464. {
  465. u32 val;
  466. asm volatile("mrc p14, 0, %0, c4, c1, 0" : "=r" (val));
  467. return val;
  468. }
  469. static void
  470. xscale2pmu_write_int_enable(u32 val)
  471. {
  472. asm volatile("mcr p14, 0, %0, c4, c1, 0" : : "r" (val));
  473. }
  474. static inline int
  475. xscale2_pmnc_counter_has_overflowed(unsigned long of_flags,
  476. enum xscale_counters counter)
  477. {
  478. int ret = 0;
  479. switch (counter) {
  480. case XSCALE_CYCLE_COUNTER:
  481. ret = of_flags & XSCALE2_CCOUNT_OVERFLOW;
  482. break;
  483. case XSCALE_COUNTER0:
  484. ret = of_flags & XSCALE2_COUNT0_OVERFLOW;
  485. break;
  486. case XSCALE_COUNTER1:
  487. ret = of_flags & XSCALE2_COUNT1_OVERFLOW;
  488. break;
  489. case XSCALE_COUNTER2:
  490. ret = of_flags & XSCALE2_COUNT2_OVERFLOW;
  491. break;
  492. case XSCALE_COUNTER3:
  493. ret = of_flags & XSCALE2_COUNT3_OVERFLOW;
  494. break;
  495. default:
  496. WARN_ONCE(1, "invalid counter number (%d)\n", counter);
  497. }
  498. return ret;
  499. }
  500. static irqreturn_t
  501. xscale2pmu_handle_irq(int irq_num, void *dev)
  502. {
  503. unsigned long pmnc, of_flags;
  504. struct perf_sample_data data;
  505. struct cpu_hw_events *cpuc;
  506. struct pt_regs *regs;
  507. int idx;
  508. /* Disable the PMU. */
  509. pmnc = xscale2pmu_read_pmnc();
  510. xscale2pmu_write_pmnc(pmnc & ~XSCALE_PMU_ENABLE);
  511. /* Check the overflow flag register. */
  512. of_flags = xscale2pmu_read_overflow_flags();
  513. if (!(of_flags & XSCALE2_OVERFLOWED_MASK))
  514. return IRQ_NONE;
  515. /* Clear the overflow bits. */
  516. xscale2pmu_write_overflow_flags(of_flags);
  517. regs = get_irq_regs();
  518. perf_sample_data_init(&data, 0);
  519. cpuc = &__get_cpu_var(cpu_hw_events);
  520. for (idx = 0; idx <= armpmu->num_events; ++idx) {
  521. struct perf_event *event = cpuc->events[idx];
  522. struct hw_perf_event *hwc;
  523. if (!test_bit(idx, cpuc->active_mask))
  524. continue;
  525. if (!xscale2_pmnc_counter_has_overflowed(pmnc, idx))
  526. continue;
  527. hwc = &event->hw;
  528. armpmu_event_update(event, hwc, idx, 1);
  529. data.period = event->hw.last_period;
  530. if (!armpmu_event_set_period(event, hwc, idx))
  531. continue;
  532. if (perf_event_overflow(event, &data, regs))
  533. armpmu->disable(hwc, idx);
  534. }
  535. irq_work_run();
  536. /*
  537. * Re-enable the PMU.
  538. */
  539. pmnc = xscale2pmu_read_pmnc() | XSCALE_PMU_ENABLE;
  540. xscale2pmu_write_pmnc(pmnc);
  541. return IRQ_HANDLED;
  542. }
  543. static void
  544. xscale2pmu_enable_event(struct hw_perf_event *hwc, int idx)
  545. {
  546. unsigned long flags, ien, evtsel;
  547. ien = xscale2pmu_read_int_enable();
  548. evtsel = xscale2pmu_read_event_select();
  549. switch (idx) {
  550. case XSCALE_CYCLE_COUNTER:
  551. ien |= XSCALE2_CCOUNT_INT_EN;
  552. break;
  553. case XSCALE_COUNTER0:
  554. ien |= XSCALE2_COUNT0_INT_EN;
  555. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  556. evtsel |= hwc->config_base << XSCALE2_COUNT0_EVT_SHFT;
  557. break;
  558. case XSCALE_COUNTER1:
  559. ien |= XSCALE2_COUNT1_INT_EN;
  560. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  561. evtsel |= hwc->config_base << XSCALE2_COUNT1_EVT_SHFT;
  562. break;
  563. case XSCALE_COUNTER2:
  564. ien |= XSCALE2_COUNT2_INT_EN;
  565. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  566. evtsel |= hwc->config_base << XSCALE2_COUNT2_EVT_SHFT;
  567. break;
  568. case XSCALE_COUNTER3:
  569. ien |= XSCALE2_COUNT3_INT_EN;
  570. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  571. evtsel |= hwc->config_base << XSCALE2_COUNT3_EVT_SHFT;
  572. break;
  573. default:
  574. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  575. return;
  576. }
  577. raw_spin_lock_irqsave(&pmu_lock, flags);
  578. xscale2pmu_write_event_select(evtsel);
  579. xscale2pmu_write_int_enable(ien);
  580. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  581. }
  582. static void
  583. xscale2pmu_disable_event(struct hw_perf_event *hwc, int idx)
  584. {
  585. unsigned long flags, ien, evtsel;
  586. ien = xscale2pmu_read_int_enable();
  587. evtsel = xscale2pmu_read_event_select();
  588. switch (idx) {
  589. case XSCALE_CYCLE_COUNTER:
  590. ien &= ~XSCALE2_CCOUNT_INT_EN;
  591. break;
  592. case XSCALE_COUNTER0:
  593. ien &= ~XSCALE2_COUNT0_INT_EN;
  594. evtsel &= ~XSCALE2_COUNT0_EVT_MASK;
  595. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT0_EVT_SHFT;
  596. break;
  597. case XSCALE_COUNTER1:
  598. ien &= ~XSCALE2_COUNT1_INT_EN;
  599. evtsel &= ~XSCALE2_COUNT1_EVT_MASK;
  600. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT1_EVT_SHFT;
  601. break;
  602. case XSCALE_COUNTER2:
  603. ien &= ~XSCALE2_COUNT2_INT_EN;
  604. evtsel &= ~XSCALE2_COUNT2_EVT_MASK;
  605. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT2_EVT_SHFT;
  606. break;
  607. case XSCALE_COUNTER3:
  608. ien &= ~XSCALE2_COUNT3_INT_EN;
  609. evtsel &= ~XSCALE2_COUNT3_EVT_MASK;
  610. evtsel |= XSCALE_PERFCTR_UNUSED << XSCALE2_COUNT3_EVT_SHFT;
  611. break;
  612. default:
  613. WARN_ONCE(1, "invalid counter number (%d)\n", idx);
  614. return;
  615. }
  616. raw_spin_lock_irqsave(&pmu_lock, flags);
  617. xscale2pmu_write_event_select(evtsel);
  618. xscale2pmu_write_int_enable(ien);
  619. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  620. }
  621. static int
  622. xscale2pmu_get_event_idx(struct cpu_hw_events *cpuc,
  623. struct hw_perf_event *event)
  624. {
  625. int idx = xscale1pmu_get_event_idx(cpuc, event);
  626. if (idx >= 0)
  627. goto out;
  628. if (!test_and_set_bit(XSCALE_COUNTER3, cpuc->used_mask))
  629. idx = XSCALE_COUNTER3;
  630. else if (!test_and_set_bit(XSCALE_COUNTER2, cpuc->used_mask))
  631. idx = XSCALE_COUNTER2;
  632. out:
  633. return idx;
  634. }
  635. static void
  636. xscale2pmu_start(void)
  637. {
  638. unsigned long flags, val;
  639. raw_spin_lock_irqsave(&pmu_lock, flags);
  640. val = xscale2pmu_read_pmnc() & ~XSCALE_PMU_CNT64;
  641. val |= XSCALE_PMU_ENABLE;
  642. xscale2pmu_write_pmnc(val);
  643. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  644. }
  645. static void
  646. xscale2pmu_stop(void)
  647. {
  648. unsigned long flags, val;
  649. raw_spin_lock_irqsave(&pmu_lock, flags);
  650. val = xscale2pmu_read_pmnc();
  651. val &= ~XSCALE_PMU_ENABLE;
  652. xscale2pmu_write_pmnc(val);
  653. raw_spin_unlock_irqrestore(&pmu_lock, flags);
  654. }
  655. static inline u32
  656. xscale2pmu_read_counter(int counter)
  657. {
  658. u32 val = 0;
  659. switch (counter) {
  660. case XSCALE_CYCLE_COUNTER:
  661. asm volatile("mrc p14, 0, %0, c1, c1, 0" : "=r" (val));
  662. break;
  663. case XSCALE_COUNTER0:
  664. asm volatile("mrc p14, 0, %0, c0, c2, 0" : "=r" (val));
  665. break;
  666. case XSCALE_COUNTER1:
  667. asm volatile("mrc p14, 0, %0, c1, c2, 0" : "=r" (val));
  668. break;
  669. case XSCALE_COUNTER2:
  670. asm volatile("mrc p14, 0, %0, c2, c2, 0" : "=r" (val));
  671. break;
  672. case XSCALE_COUNTER3:
  673. asm volatile("mrc p14, 0, %0, c3, c2, 0" : "=r" (val));
  674. break;
  675. }
  676. return val;
  677. }
  678. static inline void
  679. xscale2pmu_write_counter(int counter, u32 val)
  680. {
  681. switch (counter) {
  682. case XSCALE_CYCLE_COUNTER:
  683. asm volatile("mcr p14, 0, %0, c1, c1, 0" : : "r" (val));
  684. break;
  685. case XSCALE_COUNTER0:
  686. asm volatile("mcr p14, 0, %0, c0, c2, 0" : : "r" (val));
  687. break;
  688. case XSCALE_COUNTER1:
  689. asm volatile("mcr p14, 0, %0, c1, c2, 0" : : "r" (val));
  690. break;
  691. case XSCALE_COUNTER2:
  692. asm volatile("mcr p14, 0, %0, c2, c2, 0" : : "r" (val));
  693. break;
  694. case XSCALE_COUNTER3:
  695. asm volatile("mcr p14, 0, %0, c3, c2, 0" : : "r" (val));
  696. break;
  697. }
  698. }
  699. static const struct arm_pmu xscale2pmu = {
  700. .id = ARM_PERF_PMU_ID_XSCALE2,
  701. .name = "xscale2",
  702. .handle_irq = xscale2pmu_handle_irq,
  703. .enable = xscale2pmu_enable_event,
  704. .disable = xscale2pmu_disable_event,
  705. .read_counter = xscale2pmu_read_counter,
  706. .write_counter = xscale2pmu_write_counter,
  707. .get_event_idx = xscale2pmu_get_event_idx,
  708. .start = xscale2pmu_start,
  709. .stop = xscale2pmu_stop,
  710. .cache_map = &xscale_perf_cache_map,
  711. .event_map = &xscale_perf_map,
  712. .raw_event_mask = 0xFF,
  713. .num_events = 5,
  714. .max_period = (1LLU << 32) - 1,
  715. };
  716. static const struct arm_pmu *__init xscale2pmu_init(void)
  717. {
  718. return &xscale2pmu;
  719. }
  720. #else
  721. static const struct arm_pmu *__init xscale1pmu_init(void)
  722. {
  723. return NULL;
  724. }
  725. static const struct arm_pmu *__init xscale2pmu_init(void)
  726. {
  727. return NULL;
  728. }
  729. #endif /* CONFIG_CPU_XSCALE */