sa1111.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363
  1. /*
  2. * linux/arch/arm/common/sa1111.c
  3. *
  4. * SA1111 support
  5. *
  6. * Original code by John Dorsey
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This file contains all generic SA1111 support.
  13. *
  14. * All initialization functions provided here are intended to be called
  15. * from machine specific code with proper arguments when required.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/delay.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/slab.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <mach/hardware.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach/irq.h>
  33. #include <asm/sizes.h>
  34. #include <asm/hardware/sa1111.h>
  35. /* SA1111 IRQs */
  36. #define IRQ_GPAIN0 (0)
  37. #define IRQ_GPAIN1 (1)
  38. #define IRQ_GPAIN2 (2)
  39. #define IRQ_GPAIN3 (3)
  40. #define IRQ_GPBIN0 (4)
  41. #define IRQ_GPBIN1 (5)
  42. #define IRQ_GPBIN2 (6)
  43. #define IRQ_GPBIN3 (7)
  44. #define IRQ_GPBIN4 (8)
  45. #define IRQ_GPBIN5 (9)
  46. #define IRQ_GPCIN0 (10)
  47. #define IRQ_GPCIN1 (11)
  48. #define IRQ_GPCIN2 (12)
  49. #define IRQ_GPCIN3 (13)
  50. #define IRQ_GPCIN4 (14)
  51. #define IRQ_GPCIN5 (15)
  52. #define IRQ_GPCIN6 (16)
  53. #define IRQ_GPCIN7 (17)
  54. #define IRQ_MSTXINT (18)
  55. #define IRQ_MSRXINT (19)
  56. #define IRQ_MSSTOPERRINT (20)
  57. #define IRQ_TPTXINT (21)
  58. #define IRQ_TPRXINT (22)
  59. #define IRQ_TPSTOPERRINT (23)
  60. #define SSPXMTINT (24)
  61. #define SSPRCVINT (25)
  62. #define SSPROR (26)
  63. #define AUDXMTDMADONEA (32)
  64. #define AUDRCVDMADONEA (33)
  65. #define AUDXMTDMADONEB (34)
  66. #define AUDRCVDMADONEB (35)
  67. #define AUDTFSR (36)
  68. #define AUDRFSR (37)
  69. #define AUDTUR (38)
  70. #define AUDROR (39)
  71. #define AUDDTS (40)
  72. #define AUDRDD (41)
  73. #define AUDSTO (42)
  74. #define IRQ_USBPWR (43)
  75. #define IRQ_HCIM (44)
  76. #define IRQ_HCIBUFFACC (45)
  77. #define IRQ_HCIRMTWKP (46)
  78. #define IRQ_NHCIMFCIR (47)
  79. #define IRQ_USB_PORT_RESUME (48)
  80. #define IRQ_S0_READY_NINT (49)
  81. #define IRQ_S1_READY_NINT (50)
  82. #define IRQ_S0_CD_VALID (51)
  83. #define IRQ_S1_CD_VALID (52)
  84. #define IRQ_S0_BVD1_STSCHG (53)
  85. #define IRQ_S1_BVD1_STSCHG (54)
  86. extern void __init sa1110_mb_enable(void);
  87. /*
  88. * We keep the following data for the overall SA1111. Note that the
  89. * struct device and struct resource are "fake"; they should be supplied
  90. * by the bus above us. However, in the interests of getting all SA1111
  91. * drivers converted over to the device model, we provide this as an
  92. * anchor point for all the other drivers.
  93. */
  94. struct sa1111 {
  95. struct device *dev;
  96. struct clk *clk;
  97. unsigned long phys;
  98. int irq;
  99. int irq_base; /* base for cascaded on-chip IRQs */
  100. spinlock_t lock;
  101. void __iomem *base;
  102. #ifdef CONFIG_PM
  103. void *saved_state;
  104. #endif
  105. };
  106. /*
  107. * We _really_ need to eliminate this. Its only users
  108. * are the PWM and DMA checking code.
  109. */
  110. static struct sa1111 *g_sa1111;
  111. struct sa1111_dev_info {
  112. unsigned long offset;
  113. unsigned long skpcr_mask;
  114. unsigned int devid;
  115. unsigned int irq[6];
  116. };
  117. static struct sa1111_dev_info sa1111_devices[] = {
  118. {
  119. .offset = SA1111_USB,
  120. .skpcr_mask = SKPCR_UCLKEN,
  121. .devid = SA1111_DEVID_USB,
  122. .irq = {
  123. IRQ_USBPWR,
  124. IRQ_HCIM,
  125. IRQ_HCIBUFFACC,
  126. IRQ_HCIRMTWKP,
  127. IRQ_NHCIMFCIR,
  128. IRQ_USB_PORT_RESUME
  129. },
  130. },
  131. {
  132. .offset = 0x0600,
  133. .skpcr_mask = SKPCR_I2SCLKEN | SKPCR_L3CLKEN,
  134. .devid = SA1111_DEVID_SAC,
  135. .irq = {
  136. AUDXMTDMADONEA,
  137. AUDXMTDMADONEB,
  138. AUDRCVDMADONEA,
  139. AUDRCVDMADONEB
  140. },
  141. },
  142. {
  143. .offset = 0x0800,
  144. .skpcr_mask = SKPCR_SCLKEN,
  145. .devid = SA1111_DEVID_SSP,
  146. },
  147. {
  148. .offset = SA1111_KBD,
  149. .skpcr_mask = SKPCR_PTCLKEN,
  150. .devid = SA1111_DEVID_PS2,
  151. .irq = {
  152. IRQ_TPRXINT,
  153. IRQ_TPTXINT
  154. },
  155. },
  156. {
  157. .offset = SA1111_MSE,
  158. .skpcr_mask = SKPCR_PMCLKEN,
  159. .devid = SA1111_DEVID_PS2,
  160. .irq = {
  161. IRQ_MSRXINT,
  162. IRQ_MSTXINT
  163. },
  164. },
  165. {
  166. .offset = 0x1800,
  167. .skpcr_mask = 0,
  168. .devid = SA1111_DEVID_PCMCIA,
  169. .irq = {
  170. IRQ_S0_READY_NINT,
  171. IRQ_S0_CD_VALID,
  172. IRQ_S0_BVD1_STSCHG,
  173. IRQ_S1_READY_NINT,
  174. IRQ_S1_CD_VALID,
  175. IRQ_S1_BVD1_STSCHG,
  176. },
  177. },
  178. };
  179. /*
  180. * SA1111 interrupt support. Since clearing an IRQ while there are
  181. * active IRQs causes the interrupt output to pulse, the upper levels
  182. * will call us again if there are more interrupts to process.
  183. */
  184. static void
  185. sa1111_irq_handler(unsigned int irq, struct irq_desc *desc)
  186. {
  187. unsigned int stat0, stat1, i;
  188. struct sa1111 *sachip = irq_get_handler_data(irq);
  189. void __iomem *mapbase = sachip->base + SA1111_INTC;
  190. stat0 = sa1111_readl(mapbase + SA1111_INTSTATCLR0);
  191. stat1 = sa1111_readl(mapbase + SA1111_INTSTATCLR1);
  192. sa1111_writel(stat0, mapbase + SA1111_INTSTATCLR0);
  193. desc->irq_data.chip->irq_ack(&desc->irq_data);
  194. sa1111_writel(stat1, mapbase + SA1111_INTSTATCLR1);
  195. if (stat0 == 0 && stat1 == 0) {
  196. do_bad_IRQ(irq, desc);
  197. return;
  198. }
  199. for (i = 0; stat0; i++, stat0 >>= 1)
  200. if (stat0 & 1)
  201. generic_handle_irq(i + sachip->irq_base);
  202. for (i = 32; stat1; i++, stat1 >>= 1)
  203. if (stat1 & 1)
  204. generic_handle_irq(i + sachip->irq_base);
  205. /* For level-based interrupts */
  206. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  207. }
  208. #define SA1111_IRQMASK_LO(x) (1 << (x - sachip->irq_base))
  209. #define SA1111_IRQMASK_HI(x) (1 << (x - sachip->irq_base - 32))
  210. static void sa1111_ack_irq(struct irq_data *d)
  211. {
  212. }
  213. static void sa1111_mask_lowirq(struct irq_data *d)
  214. {
  215. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  216. void __iomem *mapbase = sachip->base + SA1111_INTC;
  217. unsigned long ie0;
  218. ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
  219. ie0 &= ~SA1111_IRQMASK_LO(d->irq);
  220. writel(ie0, mapbase + SA1111_INTEN0);
  221. }
  222. static void sa1111_unmask_lowirq(struct irq_data *d)
  223. {
  224. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  225. void __iomem *mapbase = sachip->base + SA1111_INTC;
  226. unsigned long ie0;
  227. ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
  228. ie0 |= SA1111_IRQMASK_LO(d->irq);
  229. sa1111_writel(ie0, mapbase + SA1111_INTEN0);
  230. }
  231. /*
  232. * Attempt to re-trigger the interrupt. The SA1111 contains a register
  233. * (INTSET) which claims to do this. However, in practice no amount of
  234. * manipulation of INTEN and INTSET guarantees that the interrupt will
  235. * be triggered. In fact, its very difficult, if not impossible to get
  236. * INTSET to re-trigger the interrupt.
  237. */
  238. static int sa1111_retrigger_lowirq(struct irq_data *d)
  239. {
  240. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  241. void __iomem *mapbase = sachip->base + SA1111_INTC;
  242. unsigned int mask = SA1111_IRQMASK_LO(d->irq);
  243. unsigned long ip0;
  244. int i;
  245. ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
  246. for (i = 0; i < 8; i++) {
  247. sa1111_writel(ip0 ^ mask, mapbase + SA1111_INTPOL0);
  248. sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
  249. if (sa1111_readl(mapbase + SA1111_INTSTATCLR0) & mask)
  250. break;
  251. }
  252. if (i == 8)
  253. printk(KERN_ERR "Danger Will Robinson: failed to "
  254. "re-trigger IRQ%d\n", d->irq);
  255. return i == 8 ? -1 : 0;
  256. }
  257. static int sa1111_type_lowirq(struct irq_data *d, unsigned int flags)
  258. {
  259. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  260. void __iomem *mapbase = sachip->base + SA1111_INTC;
  261. unsigned int mask = SA1111_IRQMASK_LO(d->irq);
  262. unsigned long ip0;
  263. if (flags == IRQ_TYPE_PROBE)
  264. return 0;
  265. if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
  266. return -EINVAL;
  267. ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
  268. if (flags & IRQ_TYPE_EDGE_RISING)
  269. ip0 &= ~mask;
  270. else
  271. ip0 |= mask;
  272. sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
  273. sa1111_writel(ip0, mapbase + SA1111_WAKEPOL0);
  274. return 0;
  275. }
  276. static int sa1111_wake_lowirq(struct irq_data *d, unsigned int on)
  277. {
  278. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  279. void __iomem *mapbase = sachip->base + SA1111_INTC;
  280. unsigned int mask = SA1111_IRQMASK_LO(d->irq);
  281. unsigned long we0;
  282. we0 = sa1111_readl(mapbase + SA1111_WAKEEN0);
  283. if (on)
  284. we0 |= mask;
  285. else
  286. we0 &= ~mask;
  287. sa1111_writel(we0, mapbase + SA1111_WAKEEN0);
  288. return 0;
  289. }
  290. static struct irq_chip sa1111_low_chip = {
  291. .name = "SA1111-l",
  292. .irq_ack = sa1111_ack_irq,
  293. .irq_mask = sa1111_mask_lowirq,
  294. .irq_unmask = sa1111_unmask_lowirq,
  295. .irq_retrigger = sa1111_retrigger_lowirq,
  296. .irq_set_type = sa1111_type_lowirq,
  297. .irq_set_wake = sa1111_wake_lowirq,
  298. };
  299. static void sa1111_mask_highirq(struct irq_data *d)
  300. {
  301. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  302. void __iomem *mapbase = sachip->base + SA1111_INTC;
  303. unsigned long ie1;
  304. ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
  305. ie1 &= ~SA1111_IRQMASK_HI(d->irq);
  306. sa1111_writel(ie1, mapbase + SA1111_INTEN1);
  307. }
  308. static void sa1111_unmask_highirq(struct irq_data *d)
  309. {
  310. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  311. void __iomem *mapbase = sachip->base + SA1111_INTC;
  312. unsigned long ie1;
  313. ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
  314. ie1 |= SA1111_IRQMASK_HI(d->irq);
  315. sa1111_writel(ie1, mapbase + SA1111_INTEN1);
  316. }
  317. /*
  318. * Attempt to re-trigger the interrupt. The SA1111 contains a register
  319. * (INTSET) which claims to do this. However, in practice no amount of
  320. * manipulation of INTEN and INTSET guarantees that the interrupt will
  321. * be triggered. In fact, its very difficult, if not impossible to get
  322. * INTSET to re-trigger the interrupt.
  323. */
  324. static int sa1111_retrigger_highirq(struct irq_data *d)
  325. {
  326. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  327. void __iomem *mapbase = sachip->base + SA1111_INTC;
  328. unsigned int mask = SA1111_IRQMASK_HI(d->irq);
  329. unsigned long ip1;
  330. int i;
  331. ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
  332. for (i = 0; i < 8; i++) {
  333. sa1111_writel(ip1 ^ mask, mapbase + SA1111_INTPOL1);
  334. sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
  335. if (sa1111_readl(mapbase + SA1111_INTSTATCLR1) & mask)
  336. break;
  337. }
  338. if (i == 8)
  339. printk(KERN_ERR "Danger Will Robinson: failed to "
  340. "re-trigger IRQ%d\n", d->irq);
  341. return i == 8 ? -1 : 0;
  342. }
  343. static int sa1111_type_highirq(struct irq_data *d, unsigned int flags)
  344. {
  345. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  346. void __iomem *mapbase = sachip->base + SA1111_INTC;
  347. unsigned int mask = SA1111_IRQMASK_HI(d->irq);
  348. unsigned long ip1;
  349. if (flags == IRQ_TYPE_PROBE)
  350. return 0;
  351. if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
  352. return -EINVAL;
  353. ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
  354. if (flags & IRQ_TYPE_EDGE_RISING)
  355. ip1 &= ~mask;
  356. else
  357. ip1 |= mask;
  358. sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
  359. sa1111_writel(ip1, mapbase + SA1111_WAKEPOL1);
  360. return 0;
  361. }
  362. static int sa1111_wake_highirq(struct irq_data *d, unsigned int on)
  363. {
  364. struct sa1111 *sachip = irq_data_get_irq_chip_data(d);
  365. void __iomem *mapbase = sachip->base + SA1111_INTC;
  366. unsigned int mask = SA1111_IRQMASK_HI(d->irq);
  367. unsigned long we1;
  368. we1 = sa1111_readl(mapbase + SA1111_WAKEEN1);
  369. if (on)
  370. we1 |= mask;
  371. else
  372. we1 &= ~mask;
  373. sa1111_writel(we1, mapbase + SA1111_WAKEEN1);
  374. return 0;
  375. }
  376. static struct irq_chip sa1111_high_chip = {
  377. .name = "SA1111-h",
  378. .irq_ack = sa1111_ack_irq,
  379. .irq_mask = sa1111_mask_highirq,
  380. .irq_unmask = sa1111_unmask_highirq,
  381. .irq_retrigger = sa1111_retrigger_highirq,
  382. .irq_set_type = sa1111_type_highirq,
  383. .irq_set_wake = sa1111_wake_highirq,
  384. };
  385. static void sa1111_setup_irq(struct sa1111 *sachip)
  386. {
  387. void __iomem *irqbase = sachip->base + SA1111_INTC;
  388. unsigned int irq;
  389. /*
  390. * We're guaranteed that this region hasn't been taken.
  391. */
  392. request_mem_region(sachip->phys + SA1111_INTC, 512, "irq");
  393. /* disable all IRQs */
  394. sa1111_writel(0, irqbase + SA1111_INTEN0);
  395. sa1111_writel(0, irqbase + SA1111_INTEN1);
  396. sa1111_writel(0, irqbase + SA1111_WAKEEN0);
  397. sa1111_writel(0, irqbase + SA1111_WAKEEN1);
  398. /*
  399. * detect on rising edge. Note: Feb 2001 Errata for SA1111
  400. * specifies that S0ReadyInt and S1ReadyInt should be '1'.
  401. */
  402. sa1111_writel(0, irqbase + SA1111_INTPOL0);
  403. sa1111_writel(SA1111_IRQMASK_HI(IRQ_S0_READY_NINT) |
  404. SA1111_IRQMASK_HI(IRQ_S1_READY_NINT),
  405. irqbase + SA1111_INTPOL1);
  406. /* clear all IRQs */
  407. sa1111_writel(~0, irqbase + SA1111_INTSTATCLR0);
  408. sa1111_writel(~0, irqbase + SA1111_INTSTATCLR1);
  409. for (irq = IRQ_GPAIN0; irq <= SSPROR; irq++) {
  410. irq_set_chip_and_handler(irq, &sa1111_low_chip,
  411. handle_edge_irq);
  412. irq_set_chip_data(irq, sachip);
  413. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  414. }
  415. for (irq = AUDXMTDMADONEA; irq <= IRQ_S1_BVD1_STSCHG; irq++) {
  416. irq_set_chip_and_handler(irq, &sa1111_high_chip,
  417. handle_edge_irq);
  418. irq_set_chip_data(irq, sachip);
  419. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  420. }
  421. /*
  422. * Register SA1111 interrupt
  423. */
  424. irq_set_irq_type(sachip->irq, IRQ_TYPE_EDGE_RISING);
  425. irq_set_handler_data(sachip->irq, sachip);
  426. irq_set_chained_handler(sachip->irq, sa1111_irq_handler);
  427. }
  428. /*
  429. * Bring the SA1111 out of reset. This requires a set procedure:
  430. * 1. nRESET asserted (by hardware)
  431. * 2. CLK turned on from SA1110
  432. * 3. nRESET deasserted
  433. * 4. VCO turned on, PLL_BYPASS turned off
  434. * 5. Wait lock time, then assert RCLKEn
  435. * 7. PCR set to allow clocking of individual functions
  436. *
  437. * Until we've done this, the only registers we can access are:
  438. * SBI_SKCR
  439. * SBI_SMCR
  440. * SBI_SKID
  441. */
  442. static void sa1111_wake(struct sa1111 *sachip)
  443. {
  444. unsigned long flags, r;
  445. spin_lock_irqsave(&sachip->lock, flags);
  446. clk_enable(sachip->clk);
  447. /*
  448. * Turn VCO on, and disable PLL Bypass.
  449. */
  450. r = sa1111_readl(sachip->base + SA1111_SKCR);
  451. r &= ~SKCR_VCO_OFF;
  452. sa1111_writel(r, sachip->base + SA1111_SKCR);
  453. r |= SKCR_PLL_BYPASS | SKCR_OE_EN;
  454. sa1111_writel(r, sachip->base + SA1111_SKCR);
  455. /*
  456. * Wait lock time. SA1111 manual _doesn't_
  457. * specify a figure for this! We choose 100us.
  458. */
  459. udelay(100);
  460. /*
  461. * Enable RCLK. We also ensure that RDYEN is set.
  462. */
  463. r |= SKCR_RCLKEN | SKCR_RDYEN;
  464. sa1111_writel(r, sachip->base + SA1111_SKCR);
  465. /*
  466. * Wait 14 RCLK cycles for the chip to finish coming out
  467. * of reset. (RCLK=24MHz). This is 590ns.
  468. */
  469. udelay(1);
  470. /*
  471. * Ensure all clocks are initially off.
  472. */
  473. sa1111_writel(0, sachip->base + SA1111_SKPCR);
  474. spin_unlock_irqrestore(&sachip->lock, flags);
  475. }
  476. #ifdef CONFIG_ARCH_SA1100
  477. static u32 sa1111_dma_mask[] = {
  478. ~0,
  479. ~(1 << 20),
  480. ~(1 << 23),
  481. ~(1 << 24),
  482. ~(1 << 25),
  483. ~(1 << 20),
  484. ~(1 << 20),
  485. 0,
  486. };
  487. /*
  488. * Configure the SA1111 shared memory controller.
  489. */
  490. void
  491. sa1111_configure_smc(struct sa1111 *sachip, int sdram, unsigned int drac,
  492. unsigned int cas_latency)
  493. {
  494. unsigned int smcr = SMCR_DTIM | SMCR_MBGE | FInsrt(drac, SMCR_DRAC);
  495. if (cas_latency == 3)
  496. smcr |= SMCR_CLAT;
  497. sa1111_writel(smcr, sachip->base + SA1111_SMCR);
  498. /*
  499. * Now clear the bits in the DMA mask to work around the SA1111
  500. * DMA erratum (Intel StrongARM SA-1111 Microprocessor Companion
  501. * Chip Specification Update, June 2000, Erratum #7).
  502. */
  503. if (sachip->dev->dma_mask)
  504. *sachip->dev->dma_mask &= sa1111_dma_mask[drac >> 2];
  505. sachip->dev->coherent_dma_mask &= sa1111_dma_mask[drac >> 2];
  506. }
  507. #endif
  508. #ifdef CONFIG_DMABOUNCE
  509. /*
  510. * According to the "Intel StrongARM SA-1111 Microprocessor Companion
  511. * Chip Specification Update" (June 2000), erratum #7, there is a
  512. * significant bug in the SA1111 SDRAM shared memory controller. If
  513. * an access to a region of memory above 1MB relative to the bank base,
  514. * it is important that address bit 10 _NOT_ be asserted. Depending
  515. * on the configuration of the RAM, bit 10 may correspond to one
  516. * of several different (processor-relative) address bits.
  517. *
  518. * This routine only identifies whether or not a given DMA address
  519. * is susceptible to the bug.
  520. *
  521. * This should only get called for sa1111_device types due to the
  522. * way we configure our device dma_masks.
  523. */
  524. static int sa1111_needs_bounce(struct device *dev, dma_addr_t addr, size_t size)
  525. {
  526. /*
  527. * Section 4.6 of the "Intel StrongARM SA-1111 Development Module
  528. * User's Guide" mentions that jumpers R51 and R52 control the
  529. * target of SA-1111 DMA (either SDRAM bank 0 on Assabet, or
  530. * SDRAM bank 1 on Neponset). The default configuration selects
  531. * Assabet, so any address in bank 1 is necessarily invalid.
  532. */
  533. return (machine_is_assabet() || machine_is_pfs168()) &&
  534. (addr >= 0xc8000000 || (addr + size) >= 0xc8000000);
  535. }
  536. #endif
  537. static void sa1111_dev_release(struct device *_dev)
  538. {
  539. struct sa1111_dev *dev = SA1111_DEV(_dev);
  540. release_resource(&dev->res);
  541. kfree(dev);
  542. }
  543. static int
  544. sa1111_init_one_child(struct sa1111 *sachip, struct resource *parent,
  545. struct sa1111_dev_info *info)
  546. {
  547. struct sa1111_dev *dev;
  548. int ret;
  549. dev = kzalloc(sizeof(struct sa1111_dev), GFP_KERNEL);
  550. if (!dev) {
  551. ret = -ENOMEM;
  552. goto out;
  553. }
  554. dev_set_name(&dev->dev, "%4.4lx", info->offset);
  555. dev->devid = info->devid;
  556. dev->dev.parent = sachip->dev;
  557. dev->dev.bus = &sa1111_bus_type;
  558. dev->dev.release = sa1111_dev_release;
  559. dev->dev.coherent_dma_mask = sachip->dev->coherent_dma_mask;
  560. dev->res.start = sachip->phys + info->offset;
  561. dev->res.end = dev->res.start + 511;
  562. dev->res.name = dev_name(&dev->dev);
  563. dev->res.flags = IORESOURCE_MEM;
  564. dev->mapbase = sachip->base + info->offset;
  565. dev->skpcr_mask = info->skpcr_mask;
  566. memmove(dev->irq, info->irq, sizeof(dev->irq));
  567. ret = request_resource(parent, &dev->res);
  568. if (ret) {
  569. printk("SA1111: failed to allocate resource for %s\n",
  570. dev->res.name);
  571. dev_set_name(&dev->dev, NULL);
  572. kfree(dev);
  573. goto out;
  574. }
  575. ret = device_register(&dev->dev);
  576. if (ret) {
  577. release_resource(&dev->res);
  578. kfree(dev);
  579. goto out;
  580. }
  581. #ifdef CONFIG_DMABOUNCE
  582. /*
  583. * If the parent device has a DMA mask associated with it,
  584. * propagate it down to the children.
  585. */
  586. if (sachip->dev->dma_mask) {
  587. dev->dma_mask = *sachip->dev->dma_mask;
  588. dev->dev.dma_mask = &dev->dma_mask;
  589. if (dev->dma_mask != 0xffffffffUL) {
  590. ret = dmabounce_register_dev(&dev->dev, 1024, 4096,
  591. sa1111_needs_bounce);
  592. if (ret) {
  593. dev_err(&dev->dev, "SA1111: Failed to register"
  594. " with dmabounce\n");
  595. device_unregister(&dev->dev);
  596. }
  597. }
  598. }
  599. #endif
  600. out:
  601. return ret;
  602. }
  603. /**
  604. * sa1111_probe - probe for a single SA1111 chip.
  605. * @phys_addr: physical address of device.
  606. *
  607. * Probe for a SA1111 chip. This must be called
  608. * before any other SA1111-specific code.
  609. *
  610. * Returns:
  611. * %-ENODEV device not found.
  612. * %-EBUSY physical address already marked in-use.
  613. * %0 successful.
  614. */
  615. static int __devinit
  616. __sa1111_probe(struct device *me, struct resource *mem, int irq)
  617. {
  618. struct sa1111 *sachip;
  619. unsigned long id;
  620. unsigned int has_devs;
  621. int i, ret = -ENODEV;
  622. sachip = kzalloc(sizeof(struct sa1111), GFP_KERNEL);
  623. if (!sachip)
  624. return -ENOMEM;
  625. sachip->clk = clk_get(me, "SA1111_CLK");
  626. if (IS_ERR(sachip->clk)) {
  627. ret = PTR_ERR(sachip->clk);
  628. goto err_free;
  629. }
  630. spin_lock_init(&sachip->lock);
  631. sachip->dev = me;
  632. dev_set_drvdata(sachip->dev, sachip);
  633. sachip->phys = mem->start;
  634. sachip->irq = irq;
  635. /*
  636. * Map the whole region. This also maps the
  637. * registers for our children.
  638. */
  639. sachip->base = ioremap(mem->start, PAGE_SIZE * 2);
  640. if (!sachip->base) {
  641. ret = -ENOMEM;
  642. goto err_clkput;
  643. }
  644. /*
  645. * Probe for the chip. Only touch the SBI registers.
  646. */
  647. id = sa1111_readl(sachip->base + SA1111_SKID);
  648. if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
  649. printk(KERN_DEBUG "SA1111 not detected: ID = %08lx\n", id);
  650. ret = -ENODEV;
  651. goto err_unmap;
  652. }
  653. printk(KERN_INFO "SA1111 Microprocessor Companion Chip: "
  654. "silicon revision %lx, metal revision %lx\n",
  655. (id & SKID_SIREV_MASK)>>4, (id & SKID_MTREV_MASK));
  656. /*
  657. * We found it. Wake the chip up, and initialise.
  658. */
  659. sa1111_wake(sachip);
  660. #ifdef CONFIG_ARCH_SA1100
  661. {
  662. unsigned int val;
  663. /*
  664. * The SDRAM configuration of the SA1110 and the SA1111 must
  665. * match. This is very important to ensure that SA1111 accesses
  666. * don't corrupt the SDRAM. Note that this ungates the SA1111's
  667. * MBGNT signal, so we must have called sa1110_mb_disable()
  668. * beforehand.
  669. */
  670. sa1111_configure_smc(sachip, 1,
  671. FExtr(MDCNFG, MDCNFG_SA1110_DRAC0),
  672. FExtr(MDCNFG, MDCNFG_SA1110_TDL0));
  673. /*
  674. * We only need to turn on DCLK whenever we want to use the
  675. * DMA. It can otherwise be held firmly in the off position.
  676. * (currently, we always enable it.)
  677. */
  678. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  679. sa1111_writel(val | SKPCR_DCLKEN, sachip->base + SA1111_SKPCR);
  680. /*
  681. * Enable the SA1110 memory bus request and grant signals.
  682. */
  683. sa1110_mb_enable();
  684. }
  685. #endif
  686. /*
  687. * The interrupt controller must be initialised before any
  688. * other device to ensure that the interrupts are available.
  689. */
  690. if (sachip->irq != NO_IRQ)
  691. sa1111_setup_irq(sachip);
  692. g_sa1111 = sachip;
  693. has_devs = ~0;
  694. if (machine_is_assabet() || machine_is_jornada720() ||
  695. machine_is_badge4())
  696. has_devs &= ~(1 << 4);
  697. else
  698. has_devs &= ~(1 << 1);
  699. for (i = 0; i < ARRAY_SIZE(sa1111_devices); i++)
  700. if (has_devs & (1 << i))
  701. sa1111_init_one_child(sachip, mem, &sa1111_devices[i]);
  702. return 0;
  703. err_unmap:
  704. iounmap(sachip->base);
  705. err_clkput:
  706. clk_put(sachip->clk);
  707. err_free:
  708. kfree(sachip);
  709. return ret;
  710. }
  711. static int sa1111_remove_one(struct device *dev, void *data)
  712. {
  713. device_unregister(dev);
  714. return 0;
  715. }
  716. static void __sa1111_remove(struct sa1111 *sachip)
  717. {
  718. void __iomem *irqbase = sachip->base + SA1111_INTC;
  719. device_for_each_child(sachip->dev, NULL, sa1111_remove_one);
  720. /* disable all IRQs */
  721. sa1111_writel(0, irqbase + SA1111_INTEN0);
  722. sa1111_writel(0, irqbase + SA1111_INTEN1);
  723. sa1111_writel(0, irqbase + SA1111_WAKEEN0);
  724. sa1111_writel(0, irqbase + SA1111_WAKEEN1);
  725. clk_disable(sachip->clk);
  726. if (sachip->irq != NO_IRQ) {
  727. irq_set_chained_handler(sachip->irq, NULL);
  728. irq_set_handler_data(sachip->irq, NULL);
  729. release_mem_region(sachip->phys + SA1111_INTC, 512);
  730. }
  731. iounmap(sachip->base);
  732. clk_put(sachip->clk);
  733. kfree(sachip);
  734. }
  735. struct sa1111_save_data {
  736. unsigned int skcr;
  737. unsigned int skpcr;
  738. unsigned int skcdr;
  739. unsigned char skaud;
  740. unsigned char skpwm0;
  741. unsigned char skpwm1;
  742. /*
  743. * Interrupt controller
  744. */
  745. unsigned int intpol0;
  746. unsigned int intpol1;
  747. unsigned int inten0;
  748. unsigned int inten1;
  749. unsigned int wakepol0;
  750. unsigned int wakepol1;
  751. unsigned int wakeen0;
  752. unsigned int wakeen1;
  753. };
  754. #ifdef CONFIG_PM
  755. static int sa1111_suspend(struct platform_device *dev, pm_message_t state)
  756. {
  757. struct sa1111 *sachip = platform_get_drvdata(dev);
  758. struct sa1111_save_data *save;
  759. unsigned long flags;
  760. unsigned int val;
  761. void __iomem *base;
  762. save = kmalloc(sizeof(struct sa1111_save_data), GFP_KERNEL);
  763. if (!save)
  764. return -ENOMEM;
  765. sachip->saved_state = save;
  766. spin_lock_irqsave(&sachip->lock, flags);
  767. /*
  768. * Save state.
  769. */
  770. base = sachip->base;
  771. save->skcr = sa1111_readl(base + SA1111_SKCR);
  772. save->skpcr = sa1111_readl(base + SA1111_SKPCR);
  773. save->skcdr = sa1111_readl(base + SA1111_SKCDR);
  774. save->skaud = sa1111_readl(base + SA1111_SKAUD);
  775. save->skpwm0 = sa1111_readl(base + SA1111_SKPWM0);
  776. save->skpwm1 = sa1111_readl(base + SA1111_SKPWM1);
  777. base = sachip->base + SA1111_INTC;
  778. save->intpol0 = sa1111_readl(base + SA1111_INTPOL0);
  779. save->intpol1 = sa1111_readl(base + SA1111_INTPOL1);
  780. save->inten0 = sa1111_readl(base + SA1111_INTEN0);
  781. save->inten1 = sa1111_readl(base + SA1111_INTEN1);
  782. save->wakepol0 = sa1111_readl(base + SA1111_WAKEPOL0);
  783. save->wakepol1 = sa1111_readl(base + SA1111_WAKEPOL1);
  784. save->wakeen0 = sa1111_readl(base + SA1111_WAKEEN0);
  785. save->wakeen1 = sa1111_readl(base + SA1111_WAKEEN1);
  786. /*
  787. * Disable.
  788. */
  789. val = sa1111_readl(sachip->base + SA1111_SKCR);
  790. sa1111_writel(val | SKCR_SLEEP, sachip->base + SA1111_SKCR);
  791. sa1111_writel(0, sachip->base + SA1111_SKPWM0);
  792. sa1111_writel(0, sachip->base + SA1111_SKPWM1);
  793. clk_disable(sachip->clk);
  794. spin_unlock_irqrestore(&sachip->lock, flags);
  795. return 0;
  796. }
  797. /*
  798. * sa1111_resume - Restore the SA1111 device state.
  799. * @dev: device to restore
  800. *
  801. * Restore the general state of the SA1111; clock control and
  802. * interrupt controller. Other parts of the SA1111 must be
  803. * restored by their respective drivers, and must be called
  804. * via LDM after this function.
  805. */
  806. static int sa1111_resume(struct platform_device *dev)
  807. {
  808. struct sa1111 *sachip = platform_get_drvdata(dev);
  809. struct sa1111_save_data *save;
  810. unsigned long flags, id;
  811. void __iomem *base;
  812. save = sachip->saved_state;
  813. if (!save)
  814. return 0;
  815. /*
  816. * Ensure that the SA1111 is still here.
  817. * FIXME: shouldn't do this here.
  818. */
  819. id = sa1111_readl(sachip->base + SA1111_SKID);
  820. if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
  821. __sa1111_remove(sachip);
  822. platform_set_drvdata(dev, NULL);
  823. kfree(save);
  824. return 0;
  825. }
  826. /*
  827. * First of all, wake up the chip.
  828. */
  829. sa1111_wake(sachip);
  830. /*
  831. * Only lock for write ops. Also, sa1111_wake must be called with
  832. * released spinlock!
  833. */
  834. spin_lock_irqsave(&sachip->lock, flags);
  835. sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN0);
  836. sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN1);
  837. base = sachip->base;
  838. sa1111_writel(save->skcr, base + SA1111_SKCR);
  839. sa1111_writel(save->skpcr, base + SA1111_SKPCR);
  840. sa1111_writel(save->skcdr, base + SA1111_SKCDR);
  841. sa1111_writel(save->skaud, base + SA1111_SKAUD);
  842. sa1111_writel(save->skpwm0, base + SA1111_SKPWM0);
  843. sa1111_writel(save->skpwm1, base + SA1111_SKPWM1);
  844. base = sachip->base + SA1111_INTC;
  845. sa1111_writel(save->intpol0, base + SA1111_INTPOL0);
  846. sa1111_writel(save->intpol1, base + SA1111_INTPOL1);
  847. sa1111_writel(save->inten0, base + SA1111_INTEN0);
  848. sa1111_writel(save->inten1, base + SA1111_INTEN1);
  849. sa1111_writel(save->wakepol0, base + SA1111_WAKEPOL0);
  850. sa1111_writel(save->wakepol1, base + SA1111_WAKEPOL1);
  851. sa1111_writel(save->wakeen0, base + SA1111_WAKEEN0);
  852. sa1111_writel(save->wakeen1, base + SA1111_WAKEEN1);
  853. spin_unlock_irqrestore(&sachip->lock, flags);
  854. sachip->saved_state = NULL;
  855. kfree(save);
  856. return 0;
  857. }
  858. #else
  859. #define sa1111_suspend NULL
  860. #define sa1111_resume NULL
  861. #endif
  862. static int __devinit sa1111_probe(struct platform_device *pdev)
  863. {
  864. struct resource *mem;
  865. int irq;
  866. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  867. if (!mem)
  868. return -EINVAL;
  869. irq = platform_get_irq(pdev, 0);
  870. if (irq < 0)
  871. return -ENXIO;
  872. return __sa1111_probe(&pdev->dev, mem, irq);
  873. }
  874. static int sa1111_remove(struct platform_device *pdev)
  875. {
  876. struct sa1111 *sachip = platform_get_drvdata(pdev);
  877. if (sachip) {
  878. #ifdef CONFIG_PM
  879. kfree(sachip->saved_state);
  880. sachip->saved_state = NULL;
  881. #endif
  882. __sa1111_remove(sachip);
  883. platform_set_drvdata(pdev, NULL);
  884. }
  885. return 0;
  886. }
  887. /*
  888. * Not sure if this should be on the system bus or not yet.
  889. * We really want some way to register a system device at
  890. * the per-machine level, and then have this driver pick
  891. * up the registered devices.
  892. *
  893. * We also need to handle the SDRAM configuration for
  894. * PXA250/SA1110 machine classes.
  895. */
  896. static struct platform_driver sa1111_device_driver = {
  897. .probe = sa1111_probe,
  898. .remove = sa1111_remove,
  899. .suspend = sa1111_suspend,
  900. .resume = sa1111_resume,
  901. .driver = {
  902. .name = "sa1111",
  903. },
  904. };
  905. /*
  906. * Get the parent device driver (us) structure
  907. * from a child function device
  908. */
  909. static inline struct sa1111 *sa1111_chip_driver(struct sa1111_dev *sadev)
  910. {
  911. return (struct sa1111 *)dev_get_drvdata(sadev->dev.parent);
  912. }
  913. /*
  914. * The bits in the opdiv field are non-linear.
  915. */
  916. static unsigned char opdiv_table[] = { 1, 4, 2, 8 };
  917. static unsigned int __sa1111_pll_clock(struct sa1111 *sachip)
  918. {
  919. unsigned int skcdr, fbdiv, ipdiv, opdiv;
  920. skcdr = sa1111_readl(sachip->base + SA1111_SKCDR);
  921. fbdiv = (skcdr & 0x007f) + 2;
  922. ipdiv = ((skcdr & 0x0f80) >> 7) + 2;
  923. opdiv = opdiv_table[(skcdr & 0x3000) >> 12];
  924. return 3686400 * fbdiv / (ipdiv * opdiv);
  925. }
  926. /**
  927. * sa1111_pll_clock - return the current PLL clock frequency.
  928. * @sadev: SA1111 function block
  929. *
  930. * BUG: we should look at SKCR. We also blindly believe that
  931. * the chip is being fed with the 3.6864MHz clock.
  932. *
  933. * Returns the PLL clock in Hz.
  934. */
  935. unsigned int sa1111_pll_clock(struct sa1111_dev *sadev)
  936. {
  937. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  938. return __sa1111_pll_clock(sachip);
  939. }
  940. EXPORT_SYMBOL(sa1111_pll_clock);
  941. /**
  942. * sa1111_select_audio_mode - select I2S or AC link mode
  943. * @sadev: SA1111 function block
  944. * @mode: One of %SA1111_AUDIO_ACLINK or %SA1111_AUDIO_I2S
  945. *
  946. * Frob the SKCR to select AC Link mode or I2S mode for
  947. * the audio block.
  948. */
  949. void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode)
  950. {
  951. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  952. unsigned long flags;
  953. unsigned int val;
  954. spin_lock_irqsave(&sachip->lock, flags);
  955. val = sa1111_readl(sachip->base + SA1111_SKCR);
  956. if (mode == SA1111_AUDIO_I2S) {
  957. val &= ~SKCR_SELAC;
  958. } else {
  959. val |= SKCR_SELAC;
  960. }
  961. sa1111_writel(val, sachip->base + SA1111_SKCR);
  962. spin_unlock_irqrestore(&sachip->lock, flags);
  963. }
  964. EXPORT_SYMBOL(sa1111_select_audio_mode);
  965. /**
  966. * sa1111_set_audio_rate - set the audio sample rate
  967. * @sadev: SA1111 SAC function block
  968. * @rate: sample rate to select
  969. */
  970. int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate)
  971. {
  972. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  973. unsigned int div;
  974. if (sadev->devid != SA1111_DEVID_SAC)
  975. return -EINVAL;
  976. div = (__sa1111_pll_clock(sachip) / 256 + rate / 2) / rate;
  977. if (div == 0)
  978. div = 1;
  979. if (div > 128)
  980. div = 128;
  981. sa1111_writel(div - 1, sachip->base + SA1111_SKAUD);
  982. return 0;
  983. }
  984. EXPORT_SYMBOL(sa1111_set_audio_rate);
  985. /**
  986. * sa1111_get_audio_rate - get the audio sample rate
  987. * @sadev: SA1111 SAC function block device
  988. */
  989. int sa1111_get_audio_rate(struct sa1111_dev *sadev)
  990. {
  991. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  992. unsigned long div;
  993. if (sadev->devid != SA1111_DEVID_SAC)
  994. return -EINVAL;
  995. div = sa1111_readl(sachip->base + SA1111_SKAUD) + 1;
  996. return __sa1111_pll_clock(sachip) / (256 * div);
  997. }
  998. EXPORT_SYMBOL(sa1111_get_audio_rate);
  999. void sa1111_set_io_dir(struct sa1111_dev *sadev,
  1000. unsigned int bits, unsigned int dir,
  1001. unsigned int sleep_dir)
  1002. {
  1003. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1004. unsigned long flags;
  1005. unsigned int val;
  1006. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1007. #define MODIFY_BITS(port, mask, dir) \
  1008. if (mask) { \
  1009. val = sa1111_readl(port); \
  1010. val &= ~(mask); \
  1011. val |= (dir) & (mask); \
  1012. sa1111_writel(val, port); \
  1013. }
  1014. spin_lock_irqsave(&sachip->lock, flags);
  1015. MODIFY_BITS(gpio + SA1111_GPIO_PADDR, bits & 15, dir);
  1016. MODIFY_BITS(gpio + SA1111_GPIO_PBDDR, (bits >> 8) & 255, dir >> 8);
  1017. MODIFY_BITS(gpio + SA1111_GPIO_PCDDR, (bits >> 16) & 255, dir >> 16);
  1018. MODIFY_BITS(gpio + SA1111_GPIO_PASDR, bits & 15, sleep_dir);
  1019. MODIFY_BITS(gpio + SA1111_GPIO_PBSDR, (bits >> 8) & 255, sleep_dir >> 8);
  1020. MODIFY_BITS(gpio + SA1111_GPIO_PCSDR, (bits >> 16) & 255, sleep_dir >> 16);
  1021. spin_unlock_irqrestore(&sachip->lock, flags);
  1022. }
  1023. EXPORT_SYMBOL(sa1111_set_io_dir);
  1024. void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
  1025. {
  1026. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1027. unsigned long flags;
  1028. unsigned int val;
  1029. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1030. spin_lock_irqsave(&sachip->lock, flags);
  1031. MODIFY_BITS(gpio + SA1111_GPIO_PADWR, bits & 15, v);
  1032. MODIFY_BITS(gpio + SA1111_GPIO_PBDWR, (bits >> 8) & 255, v >> 8);
  1033. MODIFY_BITS(gpio + SA1111_GPIO_PCDWR, (bits >> 16) & 255, v >> 16);
  1034. spin_unlock_irqrestore(&sachip->lock, flags);
  1035. }
  1036. EXPORT_SYMBOL(sa1111_set_io);
  1037. void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
  1038. {
  1039. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1040. unsigned long flags;
  1041. unsigned int val;
  1042. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1043. spin_lock_irqsave(&sachip->lock, flags);
  1044. MODIFY_BITS(gpio + SA1111_GPIO_PASSR, bits & 15, v);
  1045. MODIFY_BITS(gpio + SA1111_GPIO_PBSSR, (bits >> 8) & 255, v >> 8);
  1046. MODIFY_BITS(gpio + SA1111_GPIO_PCSSR, (bits >> 16) & 255, v >> 16);
  1047. spin_unlock_irqrestore(&sachip->lock, flags);
  1048. }
  1049. EXPORT_SYMBOL(sa1111_set_sleep_io);
  1050. /*
  1051. * Individual device operations.
  1052. */
  1053. /**
  1054. * sa1111_enable_device - enable an on-chip SA1111 function block
  1055. * @sadev: SA1111 function block device to enable
  1056. */
  1057. void sa1111_enable_device(struct sa1111_dev *sadev)
  1058. {
  1059. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1060. unsigned long flags;
  1061. unsigned int val;
  1062. spin_lock_irqsave(&sachip->lock, flags);
  1063. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  1064. sa1111_writel(val | sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
  1065. spin_unlock_irqrestore(&sachip->lock, flags);
  1066. }
  1067. EXPORT_SYMBOL(sa1111_enable_device);
  1068. /**
  1069. * sa1111_disable_device - disable an on-chip SA1111 function block
  1070. * @sadev: SA1111 function block device to disable
  1071. */
  1072. void sa1111_disable_device(struct sa1111_dev *sadev)
  1073. {
  1074. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1075. unsigned long flags;
  1076. unsigned int val;
  1077. spin_lock_irqsave(&sachip->lock, flags);
  1078. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  1079. sa1111_writel(val & ~sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
  1080. spin_unlock_irqrestore(&sachip->lock, flags);
  1081. }
  1082. EXPORT_SYMBOL(sa1111_disable_device);
  1083. /*
  1084. * SA1111 "Register Access Bus."
  1085. *
  1086. * We model this as a regular bus type, and hang devices directly
  1087. * off this.
  1088. */
  1089. static int sa1111_match(struct device *_dev, struct device_driver *_drv)
  1090. {
  1091. struct sa1111_dev *dev = SA1111_DEV(_dev);
  1092. struct sa1111_driver *drv = SA1111_DRV(_drv);
  1093. return dev->devid == drv->devid;
  1094. }
  1095. static int sa1111_bus_suspend(struct device *dev, pm_message_t state)
  1096. {
  1097. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1098. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1099. int ret = 0;
  1100. if (drv && drv->suspend)
  1101. ret = drv->suspend(sadev, state);
  1102. return ret;
  1103. }
  1104. static int sa1111_bus_resume(struct device *dev)
  1105. {
  1106. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1107. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1108. int ret = 0;
  1109. if (drv && drv->resume)
  1110. ret = drv->resume(sadev);
  1111. return ret;
  1112. }
  1113. static int sa1111_bus_probe(struct device *dev)
  1114. {
  1115. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1116. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1117. int ret = -ENODEV;
  1118. if (drv->probe)
  1119. ret = drv->probe(sadev);
  1120. return ret;
  1121. }
  1122. static int sa1111_bus_remove(struct device *dev)
  1123. {
  1124. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1125. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1126. int ret = 0;
  1127. if (drv->remove)
  1128. ret = drv->remove(sadev);
  1129. return ret;
  1130. }
  1131. struct bus_type sa1111_bus_type = {
  1132. .name = "sa1111-rab",
  1133. .match = sa1111_match,
  1134. .probe = sa1111_bus_probe,
  1135. .remove = sa1111_bus_remove,
  1136. .suspend = sa1111_bus_suspend,
  1137. .resume = sa1111_bus_resume,
  1138. };
  1139. EXPORT_SYMBOL(sa1111_bus_type);
  1140. int sa1111_driver_register(struct sa1111_driver *driver)
  1141. {
  1142. driver->drv.bus = &sa1111_bus_type;
  1143. return driver_register(&driver->drv);
  1144. }
  1145. EXPORT_SYMBOL(sa1111_driver_register);
  1146. void sa1111_driver_unregister(struct sa1111_driver *driver)
  1147. {
  1148. driver_unregister(&driver->drv);
  1149. }
  1150. EXPORT_SYMBOL(sa1111_driver_unregister);
  1151. static int __init sa1111_init(void)
  1152. {
  1153. int ret = bus_register(&sa1111_bus_type);
  1154. if (ret == 0)
  1155. platform_driver_register(&sa1111_device_driver);
  1156. return ret;
  1157. }
  1158. static void __exit sa1111_exit(void)
  1159. {
  1160. platform_driver_unregister(&sa1111_device_driver);
  1161. bus_unregister(&sa1111_bus_type);
  1162. }
  1163. subsys_initcall(sa1111_init);
  1164. module_exit(sa1111_exit);
  1165. MODULE_DESCRIPTION("Intel Corporation SA1111 core driver");
  1166. MODULE_LICENSE("GPL");