base.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/hardirq.h>
  47. #include <linux/if.h>
  48. #include <linux/io.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/cache.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/nl80211.h>
  56. #include <net/ieee80211_radiotap.h>
  57. #include <asm/unaligned.h>
  58. #include "base.h"
  59. #include "reg.h"
  60. #include "debug.h"
  61. #include "ani.h"
  62. #include "ath5k.h"
  63. #include "../regd.h"
  64. #define CREATE_TRACE_POINTS
  65. #include "trace.h"
  66. bool ath5k_modparam_nohwcrypt;
  67. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  68. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  69. static bool modparam_fastchanswitch;
  70. module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
  71. MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
  72. static bool ath5k_modparam_no_hw_rfkill_switch;
  73. module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
  74. bool, S_IRUGO);
  75. MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
  76. /* Module info */
  77. MODULE_AUTHOR("Jiri Slaby");
  78. MODULE_AUTHOR("Nick Kossifidis");
  79. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  80. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  81. MODULE_LICENSE("Dual BSD/GPL");
  82. static int ath5k_init(struct ieee80211_hw *hw);
  83. static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
  84. bool skip_pcu);
  85. /* Known SREVs */
  86. static const struct ath5k_srev_name srev_names[] = {
  87. #ifdef CONFIG_ATHEROS_AR231X
  88. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  89. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  90. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  91. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  92. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  93. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  94. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  95. #else
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. #endif
  115. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  116. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  117. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  118. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  119. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  120. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  121. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  122. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  123. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  124. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  125. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  126. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  127. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  128. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  129. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  130. #ifdef CONFIG_ATHEROS_AR231X
  131. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  132. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  133. #endif
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. };
  176. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  177. {
  178. u64 tsf = ath5k_hw_get_tsf64(ah);
  179. if ((tsf & 0x7fff) < rstamp)
  180. tsf -= 0x8000;
  181. return (tsf & ~0x7fff) | rstamp;
  182. }
  183. const char *
  184. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  185. {
  186. const char *name = "xxxxx";
  187. unsigned int i;
  188. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  189. if (srev_names[i].sr_type != type)
  190. continue;
  191. if ((val & 0xf0) == srev_names[i].sr_val)
  192. name = srev_names[i].sr_name;
  193. if ((val & 0xff) == srev_names[i].sr_val) {
  194. name = srev_names[i].sr_name;
  195. break;
  196. }
  197. }
  198. return name;
  199. }
  200. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  201. {
  202. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  203. return ath5k_hw_reg_read(ah, reg_offset);
  204. }
  205. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  206. {
  207. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  208. ath5k_hw_reg_write(ah, val, reg_offset);
  209. }
  210. static const struct ath_ops ath5k_common_ops = {
  211. .read = ath5k_ioread32,
  212. .write = ath5k_iowrite32,
  213. };
  214. /***********************\
  215. * Driver Initialization *
  216. \***********************/
  217. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  218. {
  219. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  220. struct ath5k_hw *ah = hw->priv;
  221. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  222. return ath_reg_notifier_apply(wiphy, request, regulatory);
  223. }
  224. /********************\
  225. * Channel/mode setup *
  226. \********************/
  227. /*
  228. * Returns true for the channel numbers used.
  229. */
  230. #ifdef CONFIG_ATH5K_TEST_CHANNELS
  231. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  232. {
  233. return true;
  234. }
  235. #else
  236. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  237. {
  238. if (band == IEEE80211_BAND_2GHZ && chan <= 14)
  239. return true;
  240. return /* UNII 1,2 */
  241. (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  242. /* midband */
  243. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  244. /* UNII-3 */
  245. ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
  246. /* 802.11j 5.030-5.080 GHz (20MHz) */
  247. (chan == 8 || chan == 12 || chan == 16) ||
  248. /* 802.11j 4.9GHz (20MHz) */
  249. (chan == 184 || chan == 188 || chan == 192 || chan == 196));
  250. }
  251. #endif
  252. static unsigned int
  253. ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
  254. unsigned int mode, unsigned int max)
  255. {
  256. unsigned int count, size, freq, ch;
  257. enum ieee80211_band band;
  258. switch (mode) {
  259. case AR5K_MODE_11A:
  260. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  261. size = 220;
  262. band = IEEE80211_BAND_5GHZ;
  263. break;
  264. case AR5K_MODE_11B:
  265. case AR5K_MODE_11G:
  266. size = 26;
  267. band = IEEE80211_BAND_2GHZ;
  268. break;
  269. default:
  270. ATH5K_WARN(ah, "bad mode, not copying channels\n");
  271. return 0;
  272. }
  273. count = 0;
  274. for (ch = 1; ch <= size && count < max; ch++) {
  275. freq = ieee80211_channel_to_frequency(ch, band);
  276. if (freq == 0) /* mapping failed - not a standard channel */
  277. continue;
  278. /* Write channel info, needed for ath5k_channel_ok() */
  279. channels[count].center_freq = freq;
  280. channels[count].band = band;
  281. channels[count].hw_value = mode;
  282. /* Check if channel is supported by the chipset */
  283. if (!ath5k_channel_ok(ah, &channels[count]))
  284. continue;
  285. if (!ath5k_is_standard_channel(ch, band))
  286. continue;
  287. count++;
  288. }
  289. return count;
  290. }
  291. static void
  292. ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
  293. {
  294. u8 i;
  295. for (i = 0; i < AR5K_MAX_RATES; i++)
  296. ah->rate_idx[b->band][i] = -1;
  297. for (i = 0; i < b->n_bitrates; i++) {
  298. ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  299. if (b->bitrates[i].hw_value_short)
  300. ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  301. }
  302. }
  303. static int
  304. ath5k_setup_bands(struct ieee80211_hw *hw)
  305. {
  306. struct ath5k_hw *ah = hw->priv;
  307. struct ieee80211_supported_band *sband;
  308. int max_c, count_c = 0;
  309. int i;
  310. BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
  311. max_c = ARRAY_SIZE(ah->channels);
  312. /* 2GHz band */
  313. sband = &ah->sbands[IEEE80211_BAND_2GHZ];
  314. sband->band = IEEE80211_BAND_2GHZ;
  315. sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
  316. if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
  317. /* G mode */
  318. memcpy(sband->bitrates, &ath5k_rates[0],
  319. sizeof(struct ieee80211_rate) * 12);
  320. sband->n_bitrates = 12;
  321. sband->channels = ah->channels;
  322. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  323. AR5K_MODE_11G, max_c);
  324. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  325. count_c = sband->n_channels;
  326. max_c -= count_c;
  327. } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
  328. /* B mode */
  329. memcpy(sband->bitrates, &ath5k_rates[0],
  330. sizeof(struct ieee80211_rate) * 4);
  331. sband->n_bitrates = 4;
  332. /* 5211 only supports B rates and uses 4bit rate codes
  333. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  334. * fix them up here:
  335. */
  336. if (ah->ah_version == AR5K_AR5211) {
  337. for (i = 0; i < 4; i++) {
  338. sband->bitrates[i].hw_value =
  339. sband->bitrates[i].hw_value & 0xF;
  340. sband->bitrates[i].hw_value_short =
  341. sband->bitrates[i].hw_value_short & 0xF;
  342. }
  343. }
  344. sband->channels = ah->channels;
  345. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  346. AR5K_MODE_11B, max_c);
  347. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  348. count_c = sband->n_channels;
  349. max_c -= count_c;
  350. }
  351. ath5k_setup_rate_idx(ah, sband);
  352. /* 5GHz band, A mode */
  353. if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
  354. sband = &ah->sbands[IEEE80211_BAND_5GHZ];
  355. sband->band = IEEE80211_BAND_5GHZ;
  356. sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
  357. memcpy(sband->bitrates, &ath5k_rates[4],
  358. sizeof(struct ieee80211_rate) * 8);
  359. sband->n_bitrates = 8;
  360. sband->channels = &ah->channels[count_c];
  361. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  362. AR5K_MODE_11A, max_c);
  363. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  364. }
  365. ath5k_setup_rate_idx(ah, sband);
  366. ath5k_debug_dump_bands(ah);
  367. return 0;
  368. }
  369. /*
  370. * Set/change channels. We always reset the chip.
  371. * To accomplish this we must first cleanup any pending DMA,
  372. * then restart stuff after a la ath5k_init.
  373. *
  374. * Called with ah->lock.
  375. */
  376. int
  377. ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
  378. {
  379. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  380. "channel set, resetting (%u -> %u MHz)\n",
  381. ah->curchan->center_freq, chan->center_freq);
  382. /*
  383. * To switch channels clear any pending DMA operations;
  384. * wait long enough for the RX fifo to drain, reset the
  385. * hardware at the new frequency, and then re-enable
  386. * the relevant bits of the h/w.
  387. */
  388. return ath5k_reset(ah, chan, true);
  389. }
  390. void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  391. {
  392. struct ath5k_vif_iter_data *iter_data = data;
  393. int i;
  394. struct ath5k_vif *avf = (void *)vif->drv_priv;
  395. if (iter_data->hw_macaddr)
  396. for (i = 0; i < ETH_ALEN; i++)
  397. iter_data->mask[i] &=
  398. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  399. if (!iter_data->found_active) {
  400. iter_data->found_active = true;
  401. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  402. }
  403. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  404. if (ether_addr_equal(iter_data->hw_macaddr, mac))
  405. iter_data->need_set_hw_addr = false;
  406. if (!iter_data->any_assoc) {
  407. if (avf->assoc)
  408. iter_data->any_assoc = true;
  409. }
  410. /* Calculate combined mode - when APs are active, operate in AP mode.
  411. * Otherwise use the mode of the new interface. This can currently
  412. * only deal with combinations of APs and STAs. Only one ad-hoc
  413. * interfaces is allowed.
  414. */
  415. if (avf->opmode == NL80211_IFTYPE_AP)
  416. iter_data->opmode = NL80211_IFTYPE_AP;
  417. else {
  418. if (avf->opmode == NL80211_IFTYPE_STATION)
  419. iter_data->n_stas++;
  420. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  421. iter_data->opmode = avf->opmode;
  422. }
  423. }
  424. void
  425. ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
  426. struct ieee80211_vif *vif)
  427. {
  428. struct ath_common *common = ath5k_hw_common(ah);
  429. struct ath5k_vif_iter_data iter_data;
  430. u32 rfilt;
  431. /*
  432. * Use the hardware MAC address as reference, the hardware uses it
  433. * together with the BSSID mask when matching addresses.
  434. */
  435. iter_data.hw_macaddr = common->macaddr;
  436. memset(&iter_data.mask, 0xff, ETH_ALEN);
  437. iter_data.found_active = false;
  438. iter_data.need_set_hw_addr = true;
  439. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  440. iter_data.n_stas = 0;
  441. if (vif)
  442. ath5k_vif_iter(&iter_data, vif->addr, vif);
  443. /* Get list of all active MAC addresses */
  444. ieee80211_iterate_active_interfaces_atomic(
  445. ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  446. ath5k_vif_iter, &iter_data);
  447. memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
  448. ah->opmode = iter_data.opmode;
  449. if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
  450. /* Nothing active, default to station mode */
  451. ah->opmode = NL80211_IFTYPE_STATION;
  452. ath5k_hw_set_opmode(ah, ah->opmode);
  453. ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  454. ah->opmode, ath_opmode_to_string(ah->opmode));
  455. if (iter_data.need_set_hw_addr && iter_data.found_active)
  456. ath5k_hw_set_lladdr(ah, iter_data.active_mac);
  457. if (ath5k_hw_hasbssidmask(ah))
  458. ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
  459. /* Set up RX Filter */
  460. if (iter_data.n_stas > 1) {
  461. /* If you have multiple STA interfaces connected to
  462. * different APs, ARPs are not received (most of the time?)
  463. * Enabling PROMISC appears to fix that problem.
  464. */
  465. ah->filter_flags |= AR5K_RX_FILTER_PROM;
  466. }
  467. rfilt = ah->filter_flags;
  468. ath5k_hw_set_rx_filter(ah, rfilt);
  469. ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  470. }
  471. static inline int
  472. ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
  473. {
  474. int rix;
  475. /* return base rate on errors */
  476. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  477. "hw_rix out of bounds: %x\n", hw_rix))
  478. return 0;
  479. rix = ah->rate_idx[ah->curchan->band][hw_rix];
  480. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  481. rix = 0;
  482. return rix;
  483. }
  484. /***************\
  485. * Buffers setup *
  486. \***************/
  487. static
  488. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
  489. {
  490. struct ath_common *common = ath5k_hw_common(ah);
  491. struct sk_buff *skb;
  492. /*
  493. * Allocate buffer with headroom_needed space for the
  494. * fake physical layer header at the start.
  495. */
  496. skb = ath_rxbuf_alloc(common,
  497. common->rx_bufsize,
  498. GFP_ATOMIC);
  499. if (!skb) {
  500. ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
  501. common->rx_bufsize);
  502. return NULL;
  503. }
  504. *skb_addr = dma_map_single(ah->dev,
  505. skb->data, common->rx_bufsize,
  506. DMA_FROM_DEVICE);
  507. if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
  508. ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
  509. dev_kfree_skb(skb);
  510. return NULL;
  511. }
  512. return skb;
  513. }
  514. static int
  515. ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
  516. {
  517. struct sk_buff *skb = bf->skb;
  518. struct ath5k_desc *ds;
  519. int ret;
  520. if (!skb) {
  521. skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
  522. if (!skb)
  523. return -ENOMEM;
  524. bf->skb = skb;
  525. }
  526. /*
  527. * Setup descriptors. For receive we always terminate
  528. * the descriptor list with a self-linked entry so we'll
  529. * not get overrun under high load (as can happen with a
  530. * 5212 when ANI processing enables PHY error frames).
  531. *
  532. * To ensure the last descriptor is self-linked we create
  533. * each descriptor as self-linked and add it to the end. As
  534. * each additional descriptor is added the previous self-linked
  535. * entry is "fixed" naturally. This should be safe even
  536. * if DMA is happening. When processing RX interrupts we
  537. * never remove/process the last, self-linked, entry on the
  538. * descriptor list. This ensures the hardware always has
  539. * someplace to write a new frame.
  540. */
  541. ds = bf->desc;
  542. ds->ds_link = bf->daddr; /* link to self */
  543. ds->ds_data = bf->skbaddr;
  544. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  545. if (ret) {
  546. ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
  547. return ret;
  548. }
  549. if (ah->rxlink != NULL)
  550. *ah->rxlink = bf->daddr;
  551. ah->rxlink = &ds->ds_link;
  552. return 0;
  553. }
  554. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  555. {
  556. struct ieee80211_hdr *hdr;
  557. enum ath5k_pkt_type htype;
  558. __le16 fc;
  559. hdr = (struct ieee80211_hdr *)skb->data;
  560. fc = hdr->frame_control;
  561. if (ieee80211_is_beacon(fc))
  562. htype = AR5K_PKT_TYPE_BEACON;
  563. else if (ieee80211_is_probe_resp(fc))
  564. htype = AR5K_PKT_TYPE_PROBE_RESP;
  565. else if (ieee80211_is_atim(fc))
  566. htype = AR5K_PKT_TYPE_ATIM;
  567. else if (ieee80211_is_pspoll(fc))
  568. htype = AR5K_PKT_TYPE_PSPOLL;
  569. else
  570. htype = AR5K_PKT_TYPE_NORMAL;
  571. return htype;
  572. }
  573. static int
  574. ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
  575. struct ath5k_txq *txq, int padsize)
  576. {
  577. struct ath5k_desc *ds = bf->desc;
  578. struct sk_buff *skb = bf->skb;
  579. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  580. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  581. struct ieee80211_rate *rate;
  582. unsigned int mrr_rate[3], mrr_tries[3];
  583. int i, ret;
  584. u16 hw_rate;
  585. u16 cts_rate = 0;
  586. u16 duration = 0;
  587. u8 rc_flags;
  588. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  589. /* XXX endianness */
  590. bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
  591. DMA_TO_DEVICE);
  592. rate = ieee80211_get_tx_rate(ah->hw, info);
  593. if (!rate) {
  594. ret = -EINVAL;
  595. goto err_unmap;
  596. }
  597. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  598. flags |= AR5K_TXDESC_NOACK;
  599. rc_flags = info->control.rates[0].flags;
  600. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  601. rate->hw_value_short : rate->hw_value;
  602. pktlen = skb->len;
  603. /* FIXME: If we are in g mode and rate is a CCK rate
  604. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  605. * from tx power (value is in dB units already) */
  606. if (info->control.hw_key) {
  607. keyidx = info->control.hw_key->hw_key_idx;
  608. pktlen += info->control.hw_key->icv_len;
  609. }
  610. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  611. flags |= AR5K_TXDESC_RTSENA;
  612. cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
  613. duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
  614. info->control.vif, pktlen, info));
  615. }
  616. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  617. flags |= AR5K_TXDESC_CTSENA;
  618. cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
  619. duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
  620. info->control.vif, pktlen, info));
  621. }
  622. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  623. ieee80211_get_hdrlen_from_skb(skb), padsize,
  624. get_hw_packet_type(skb),
  625. (ah->ah_txpower.txp_requested * 2),
  626. hw_rate,
  627. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  628. cts_rate, duration);
  629. if (ret)
  630. goto err_unmap;
  631. /* Set up MRR descriptor */
  632. if (ah->ah_capabilities.cap_has_mrr_support) {
  633. memset(mrr_rate, 0, sizeof(mrr_rate));
  634. memset(mrr_tries, 0, sizeof(mrr_tries));
  635. for (i = 0; i < 3; i++) {
  636. rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
  637. if (!rate)
  638. break;
  639. mrr_rate[i] = rate->hw_value;
  640. mrr_tries[i] = info->control.rates[i + 1].count;
  641. }
  642. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  643. mrr_rate[0], mrr_tries[0],
  644. mrr_rate[1], mrr_tries[1],
  645. mrr_rate[2], mrr_tries[2]);
  646. }
  647. ds->ds_link = 0;
  648. ds->ds_data = bf->skbaddr;
  649. spin_lock_bh(&txq->lock);
  650. list_add_tail(&bf->list, &txq->q);
  651. txq->txq_len++;
  652. if (txq->link == NULL) /* is this first packet? */
  653. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  654. else /* no, so only link it */
  655. *txq->link = bf->daddr;
  656. txq->link = &ds->ds_link;
  657. ath5k_hw_start_tx_dma(ah, txq->qnum);
  658. mmiowb();
  659. spin_unlock_bh(&txq->lock);
  660. return 0;
  661. err_unmap:
  662. dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  663. return ret;
  664. }
  665. /*******************\
  666. * Descriptors setup *
  667. \*******************/
  668. static int
  669. ath5k_desc_alloc(struct ath5k_hw *ah)
  670. {
  671. struct ath5k_desc *ds;
  672. struct ath5k_buf *bf;
  673. dma_addr_t da;
  674. unsigned int i;
  675. int ret;
  676. /* allocate descriptors */
  677. ah->desc_len = sizeof(struct ath5k_desc) *
  678. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  679. ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
  680. &ah->desc_daddr, GFP_KERNEL);
  681. if (ah->desc == NULL) {
  682. ATH5K_ERR(ah, "can't allocate descriptors\n");
  683. ret = -ENOMEM;
  684. goto err;
  685. }
  686. ds = ah->desc;
  687. da = ah->desc_daddr;
  688. ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  689. ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
  690. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  691. sizeof(struct ath5k_buf), GFP_KERNEL);
  692. if (bf == NULL) {
  693. ATH5K_ERR(ah, "can't allocate bufptr\n");
  694. ret = -ENOMEM;
  695. goto err_free;
  696. }
  697. ah->bufptr = bf;
  698. INIT_LIST_HEAD(&ah->rxbuf);
  699. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  700. bf->desc = ds;
  701. bf->daddr = da;
  702. list_add_tail(&bf->list, &ah->rxbuf);
  703. }
  704. INIT_LIST_HEAD(&ah->txbuf);
  705. ah->txbuf_len = ATH_TXBUF;
  706. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  707. bf->desc = ds;
  708. bf->daddr = da;
  709. list_add_tail(&bf->list, &ah->txbuf);
  710. }
  711. /* beacon buffers */
  712. INIT_LIST_HEAD(&ah->bcbuf);
  713. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  714. bf->desc = ds;
  715. bf->daddr = da;
  716. list_add_tail(&bf->list, &ah->bcbuf);
  717. }
  718. return 0;
  719. err_free:
  720. dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
  721. err:
  722. ah->desc = NULL;
  723. return ret;
  724. }
  725. void
  726. ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
  727. {
  728. BUG_ON(!bf);
  729. if (!bf->skb)
  730. return;
  731. dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
  732. DMA_TO_DEVICE);
  733. dev_kfree_skb_any(bf->skb);
  734. bf->skb = NULL;
  735. bf->skbaddr = 0;
  736. bf->desc->ds_data = 0;
  737. }
  738. void
  739. ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
  740. {
  741. struct ath_common *common = ath5k_hw_common(ah);
  742. BUG_ON(!bf);
  743. if (!bf->skb)
  744. return;
  745. dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
  746. DMA_FROM_DEVICE);
  747. dev_kfree_skb_any(bf->skb);
  748. bf->skb = NULL;
  749. bf->skbaddr = 0;
  750. bf->desc->ds_data = 0;
  751. }
  752. static void
  753. ath5k_desc_free(struct ath5k_hw *ah)
  754. {
  755. struct ath5k_buf *bf;
  756. list_for_each_entry(bf, &ah->txbuf, list)
  757. ath5k_txbuf_free_skb(ah, bf);
  758. list_for_each_entry(bf, &ah->rxbuf, list)
  759. ath5k_rxbuf_free_skb(ah, bf);
  760. list_for_each_entry(bf, &ah->bcbuf, list)
  761. ath5k_txbuf_free_skb(ah, bf);
  762. /* Free memory associated with all descriptors */
  763. dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
  764. ah->desc = NULL;
  765. ah->desc_daddr = 0;
  766. kfree(ah->bufptr);
  767. ah->bufptr = NULL;
  768. }
  769. /**************\
  770. * Queues setup *
  771. \**************/
  772. static struct ath5k_txq *
  773. ath5k_txq_setup(struct ath5k_hw *ah,
  774. int qtype, int subtype)
  775. {
  776. struct ath5k_txq *txq;
  777. struct ath5k_txq_info qi = {
  778. .tqi_subtype = subtype,
  779. /* XXX: default values not correct for B and XR channels,
  780. * but who cares? */
  781. .tqi_aifs = AR5K_TUNE_AIFS,
  782. .tqi_cw_min = AR5K_TUNE_CWMIN,
  783. .tqi_cw_max = AR5K_TUNE_CWMAX
  784. };
  785. int qnum;
  786. /*
  787. * Enable interrupts only for EOL and DESC conditions.
  788. * We mark tx descriptors to receive a DESC interrupt
  789. * when a tx queue gets deep; otherwise we wait for the
  790. * EOL to reap descriptors. Note that this is done to
  791. * reduce interrupt load and this only defers reaping
  792. * descriptors, never transmitting frames. Aside from
  793. * reducing interrupts this also permits more concurrency.
  794. * The only potential downside is if the tx queue backs
  795. * up in which case the top half of the kernel may backup
  796. * due to a lack of tx descriptors.
  797. */
  798. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  799. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  800. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  801. if (qnum < 0) {
  802. /*
  803. * NB: don't print a message, this happens
  804. * normally on parts with too few tx queues
  805. */
  806. return ERR_PTR(qnum);
  807. }
  808. txq = &ah->txqs[qnum];
  809. if (!txq->setup) {
  810. txq->qnum = qnum;
  811. txq->link = NULL;
  812. INIT_LIST_HEAD(&txq->q);
  813. spin_lock_init(&txq->lock);
  814. txq->setup = true;
  815. txq->txq_len = 0;
  816. txq->txq_max = ATH5K_TXQ_LEN_MAX;
  817. txq->txq_poll_mark = false;
  818. txq->txq_stuck = 0;
  819. }
  820. return &ah->txqs[qnum];
  821. }
  822. static int
  823. ath5k_beaconq_setup(struct ath5k_hw *ah)
  824. {
  825. struct ath5k_txq_info qi = {
  826. /* XXX: default values not correct for B and XR channels,
  827. * but who cares? */
  828. .tqi_aifs = AR5K_TUNE_AIFS,
  829. .tqi_cw_min = AR5K_TUNE_CWMIN,
  830. .tqi_cw_max = AR5K_TUNE_CWMAX,
  831. /* NB: for dynamic turbo, don't enable any other interrupts */
  832. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  833. };
  834. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  835. }
  836. static int
  837. ath5k_beaconq_config(struct ath5k_hw *ah)
  838. {
  839. struct ath5k_txq_info qi;
  840. int ret;
  841. ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
  842. if (ret)
  843. goto err;
  844. if (ah->opmode == NL80211_IFTYPE_AP ||
  845. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  846. /*
  847. * Always burst out beacon and CAB traffic
  848. * (aifs = cwmin = cwmax = 0)
  849. */
  850. qi.tqi_aifs = 0;
  851. qi.tqi_cw_min = 0;
  852. qi.tqi_cw_max = 0;
  853. } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  854. /*
  855. * Adhoc mode; backoff between 0 and (2 * cw_min).
  856. */
  857. qi.tqi_aifs = 0;
  858. qi.tqi_cw_min = 0;
  859. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  860. }
  861. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  862. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  863. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  864. ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
  865. if (ret) {
  866. ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
  867. "hardware queue!\n", __func__);
  868. goto err;
  869. }
  870. ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
  871. if (ret)
  872. goto err;
  873. /* reconfigure cabq with ready time to 80% of beacon_interval */
  874. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  875. if (ret)
  876. goto err;
  877. qi.tqi_ready_time = (ah->bintval * 80) / 100;
  878. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  879. if (ret)
  880. goto err;
  881. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  882. err:
  883. return ret;
  884. }
  885. /**
  886. * ath5k_drain_tx_buffs - Empty tx buffers
  887. *
  888. * @ah The &struct ath5k_hw
  889. *
  890. * Empty tx buffers from all queues in preparation
  891. * of a reset or during shutdown.
  892. *
  893. * NB: this assumes output has been stopped and
  894. * we do not need to block ath5k_tx_tasklet
  895. */
  896. static void
  897. ath5k_drain_tx_buffs(struct ath5k_hw *ah)
  898. {
  899. struct ath5k_txq *txq;
  900. struct ath5k_buf *bf, *bf0;
  901. int i;
  902. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
  903. if (ah->txqs[i].setup) {
  904. txq = &ah->txqs[i];
  905. spin_lock_bh(&txq->lock);
  906. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  907. ath5k_debug_printtxbuf(ah, bf);
  908. ath5k_txbuf_free_skb(ah, bf);
  909. spin_lock(&ah->txbuflock);
  910. list_move_tail(&bf->list, &ah->txbuf);
  911. ah->txbuf_len++;
  912. txq->txq_len--;
  913. spin_unlock(&ah->txbuflock);
  914. }
  915. txq->link = NULL;
  916. txq->txq_poll_mark = false;
  917. spin_unlock_bh(&txq->lock);
  918. }
  919. }
  920. }
  921. static void
  922. ath5k_txq_release(struct ath5k_hw *ah)
  923. {
  924. struct ath5k_txq *txq = ah->txqs;
  925. unsigned int i;
  926. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
  927. if (txq->setup) {
  928. ath5k_hw_release_tx_queue(ah, txq->qnum);
  929. txq->setup = false;
  930. }
  931. }
  932. /*************\
  933. * RX Handling *
  934. \*************/
  935. /*
  936. * Enable the receive h/w following a reset.
  937. */
  938. static int
  939. ath5k_rx_start(struct ath5k_hw *ah)
  940. {
  941. struct ath_common *common = ath5k_hw_common(ah);
  942. struct ath5k_buf *bf;
  943. int ret;
  944. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  945. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  946. common->cachelsz, common->rx_bufsize);
  947. spin_lock_bh(&ah->rxbuflock);
  948. ah->rxlink = NULL;
  949. list_for_each_entry(bf, &ah->rxbuf, list) {
  950. ret = ath5k_rxbuf_setup(ah, bf);
  951. if (ret != 0) {
  952. spin_unlock_bh(&ah->rxbuflock);
  953. goto err;
  954. }
  955. }
  956. bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
  957. ath5k_hw_set_rxdp(ah, bf->daddr);
  958. spin_unlock_bh(&ah->rxbuflock);
  959. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  960. ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
  961. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  962. return 0;
  963. err:
  964. return ret;
  965. }
  966. /*
  967. * Disable the receive logic on PCU (DRU)
  968. * In preparation for a shutdown.
  969. *
  970. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  971. * does.
  972. */
  973. static void
  974. ath5k_rx_stop(struct ath5k_hw *ah)
  975. {
  976. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  977. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  978. ath5k_debug_printrxbuffs(ah);
  979. }
  980. static unsigned int
  981. ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
  982. struct ath5k_rx_status *rs)
  983. {
  984. struct ath_common *common = ath5k_hw_common(ah);
  985. struct ieee80211_hdr *hdr = (void *)skb->data;
  986. unsigned int keyix, hlen;
  987. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  988. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  989. return RX_FLAG_DECRYPTED;
  990. /* Apparently when a default key is used to decrypt the packet
  991. the hw does not set the index used to decrypt. In such cases
  992. get the index from the packet. */
  993. hlen = ieee80211_hdrlen(hdr->frame_control);
  994. if (ieee80211_has_protected(hdr->frame_control) &&
  995. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  996. skb->len >= hlen + 4) {
  997. keyix = skb->data[hlen + 3] >> 6;
  998. if (test_bit(keyix, common->keymap))
  999. return RX_FLAG_DECRYPTED;
  1000. }
  1001. return 0;
  1002. }
  1003. static void
  1004. ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
  1005. struct ieee80211_rx_status *rxs)
  1006. {
  1007. struct ath_common *common = ath5k_hw_common(ah);
  1008. u64 tsf, bc_tstamp;
  1009. u32 hw_tu;
  1010. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1011. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1012. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1013. ether_addr_equal(mgmt->bssid, common->curbssid)) {
  1014. /*
  1015. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1016. * have updated the local TSF. We have to work around various
  1017. * hardware bugs, though...
  1018. */
  1019. tsf = ath5k_hw_get_tsf64(ah);
  1020. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1021. hw_tu = TSF_TO_TU(tsf);
  1022. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1023. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1024. (unsigned long long)bc_tstamp,
  1025. (unsigned long long)rxs->mactime,
  1026. (unsigned long long)(rxs->mactime - bc_tstamp),
  1027. (unsigned long long)tsf);
  1028. /*
  1029. * Sometimes the HW will give us a wrong tstamp in the rx
  1030. * status, causing the timestamp extension to go wrong.
  1031. * (This seems to happen especially with beacon frames bigger
  1032. * than 78 byte (incl. FCS))
  1033. * But we know that the receive timestamp must be later than the
  1034. * timestamp of the beacon since HW must have synced to that.
  1035. *
  1036. * NOTE: here we assume mactime to be after the frame was
  1037. * received, not like mac80211 which defines it at the start.
  1038. */
  1039. if (bc_tstamp > rxs->mactime) {
  1040. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1041. "fixing mactime from %llx to %llx\n",
  1042. (unsigned long long)rxs->mactime,
  1043. (unsigned long long)tsf);
  1044. rxs->mactime = tsf;
  1045. }
  1046. /*
  1047. * Local TSF might have moved higher than our beacon timers,
  1048. * in that case we have to update them to continue sending
  1049. * beacons. This also takes care of synchronizing beacon sending
  1050. * times with other stations.
  1051. */
  1052. if (hw_tu >= ah->nexttbtt)
  1053. ath5k_beacon_update_timers(ah, bc_tstamp);
  1054. /* Check if the beacon timers are still correct, because a TSF
  1055. * update might have created a window between them - for a
  1056. * longer description see the comment of this function: */
  1057. if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
  1058. ath5k_beacon_update_timers(ah, bc_tstamp);
  1059. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1060. "fixed beacon timers after beacon receive\n");
  1061. }
  1062. }
  1063. }
  1064. static void
  1065. ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
  1066. {
  1067. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1068. struct ath_common *common = ath5k_hw_common(ah);
  1069. /* only beacons from our BSSID */
  1070. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1071. !ether_addr_equal(mgmt->bssid, common->curbssid))
  1072. return;
  1073. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1074. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1075. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1076. }
  1077. /*
  1078. * Compute padding position. skb must contain an IEEE 802.11 frame
  1079. */
  1080. static int ath5k_common_padpos(struct sk_buff *skb)
  1081. {
  1082. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1083. __le16 frame_control = hdr->frame_control;
  1084. int padpos = 24;
  1085. if (ieee80211_has_a4(frame_control))
  1086. padpos += ETH_ALEN;
  1087. if (ieee80211_is_data_qos(frame_control))
  1088. padpos += IEEE80211_QOS_CTL_LEN;
  1089. return padpos;
  1090. }
  1091. /*
  1092. * This function expects an 802.11 frame and returns the number of
  1093. * bytes added, or -1 if we don't have enough header room.
  1094. */
  1095. static int ath5k_add_padding(struct sk_buff *skb)
  1096. {
  1097. int padpos = ath5k_common_padpos(skb);
  1098. int padsize = padpos & 3;
  1099. if (padsize && skb->len > padpos) {
  1100. if (skb_headroom(skb) < padsize)
  1101. return -1;
  1102. skb_push(skb, padsize);
  1103. memmove(skb->data, skb->data + padsize, padpos);
  1104. return padsize;
  1105. }
  1106. return 0;
  1107. }
  1108. /*
  1109. * The MAC header is padded to have 32-bit boundary if the
  1110. * packet payload is non-zero. The general calculation for
  1111. * padsize would take into account odd header lengths:
  1112. * padsize = 4 - (hdrlen & 3); however, since only
  1113. * even-length headers are used, padding can only be 0 or 2
  1114. * bytes and we can optimize this a bit. We must not try to
  1115. * remove padding from short control frames that do not have a
  1116. * payload.
  1117. *
  1118. * This function expects an 802.11 frame and returns the number of
  1119. * bytes removed.
  1120. */
  1121. static int ath5k_remove_padding(struct sk_buff *skb)
  1122. {
  1123. int padpos = ath5k_common_padpos(skb);
  1124. int padsize = padpos & 3;
  1125. if (padsize && skb->len >= padpos + padsize) {
  1126. memmove(skb->data + padsize, skb->data, padpos);
  1127. skb_pull(skb, padsize);
  1128. return padsize;
  1129. }
  1130. return 0;
  1131. }
  1132. static void
  1133. ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
  1134. struct ath5k_rx_status *rs)
  1135. {
  1136. struct ieee80211_rx_status *rxs;
  1137. ath5k_remove_padding(skb);
  1138. rxs = IEEE80211_SKB_RXCB(skb);
  1139. rxs->flag = 0;
  1140. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1141. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1142. /*
  1143. * always extend the mac timestamp, since this information is
  1144. * also needed for proper IBSS merging.
  1145. *
  1146. * XXX: it might be too late to do it here, since rs_tstamp is
  1147. * 15bit only. that means TSF extension has to be done within
  1148. * 32768usec (about 32ms). it might be necessary to move this to
  1149. * the interrupt handler, like it is done in madwifi.
  1150. *
  1151. * Unfortunately we don't know when the hardware takes the rx
  1152. * timestamp (beginning of phy frame, data frame, end of rx?).
  1153. * The only thing we know is that it is hardware specific...
  1154. * On AR5213 it seems the rx timestamp is at the end of the
  1155. * frame, but I'm not sure.
  1156. *
  1157. * NOTE: mac80211 defines mactime at the beginning of the first
  1158. * data symbol. Since we don't have any time references it's
  1159. * impossible to comply to that. This affects IBSS merge only
  1160. * right now, so it's not too bad...
  1161. */
  1162. rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
  1163. rxs->flag |= RX_FLAG_MACTIME_START;
  1164. rxs->freq = ah->curchan->center_freq;
  1165. rxs->band = ah->curchan->band;
  1166. rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
  1167. rxs->antenna = rs->rs_antenna;
  1168. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1169. ah->stats.antenna_rx[rs->rs_antenna]++;
  1170. else
  1171. ah->stats.antenna_rx[0]++; /* invalid */
  1172. rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
  1173. rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
  1174. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1175. ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
  1176. rxs->flag |= RX_FLAG_SHORTPRE;
  1177. trace_ath5k_rx(ah, skb);
  1178. ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
  1179. /* check beacons in IBSS mode */
  1180. if (ah->opmode == NL80211_IFTYPE_ADHOC)
  1181. ath5k_check_ibss_tsf(ah, skb, rxs);
  1182. ieee80211_rx(ah->hw, skb);
  1183. }
  1184. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1185. *
  1186. * Check if we want to further process this frame or not. Also update
  1187. * statistics. Return true if we want this frame, false if not.
  1188. */
  1189. static bool
  1190. ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
  1191. {
  1192. ah->stats.rx_all_count++;
  1193. ah->stats.rx_bytes_count += rs->rs_datalen;
  1194. if (unlikely(rs->rs_status)) {
  1195. if (rs->rs_status & AR5K_RXERR_CRC)
  1196. ah->stats.rxerr_crc++;
  1197. if (rs->rs_status & AR5K_RXERR_FIFO)
  1198. ah->stats.rxerr_fifo++;
  1199. if (rs->rs_status & AR5K_RXERR_PHY) {
  1200. ah->stats.rxerr_phy++;
  1201. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1202. ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1203. return false;
  1204. }
  1205. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1206. /*
  1207. * Decrypt error. If the error occurred
  1208. * because there was no hardware key, then
  1209. * let the frame through so the upper layers
  1210. * can process it. This is necessary for 5210
  1211. * parts which have no way to setup a ``clear''
  1212. * key cache entry.
  1213. *
  1214. * XXX do key cache faulting
  1215. */
  1216. ah->stats.rxerr_decrypt++;
  1217. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1218. !(rs->rs_status & AR5K_RXERR_CRC))
  1219. return true;
  1220. }
  1221. if (rs->rs_status & AR5K_RXERR_MIC) {
  1222. ah->stats.rxerr_mic++;
  1223. return true;
  1224. }
  1225. /* reject any frames with non-crypto errors */
  1226. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1227. return false;
  1228. }
  1229. if (unlikely(rs->rs_more)) {
  1230. ah->stats.rxerr_jumbo++;
  1231. return false;
  1232. }
  1233. return true;
  1234. }
  1235. static void
  1236. ath5k_set_current_imask(struct ath5k_hw *ah)
  1237. {
  1238. enum ath5k_int imask;
  1239. unsigned long flags;
  1240. spin_lock_irqsave(&ah->irqlock, flags);
  1241. imask = ah->imask;
  1242. if (ah->rx_pending)
  1243. imask &= ~AR5K_INT_RX_ALL;
  1244. if (ah->tx_pending)
  1245. imask &= ~AR5K_INT_TX_ALL;
  1246. ath5k_hw_set_imr(ah, imask);
  1247. spin_unlock_irqrestore(&ah->irqlock, flags);
  1248. }
  1249. static void
  1250. ath5k_tasklet_rx(unsigned long data)
  1251. {
  1252. struct ath5k_rx_status rs = {};
  1253. struct sk_buff *skb, *next_skb;
  1254. dma_addr_t next_skb_addr;
  1255. struct ath5k_hw *ah = (void *)data;
  1256. struct ath_common *common = ath5k_hw_common(ah);
  1257. struct ath5k_buf *bf;
  1258. struct ath5k_desc *ds;
  1259. int ret;
  1260. spin_lock(&ah->rxbuflock);
  1261. if (list_empty(&ah->rxbuf)) {
  1262. ATH5K_WARN(ah, "empty rx buf pool\n");
  1263. goto unlock;
  1264. }
  1265. do {
  1266. bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
  1267. BUG_ON(bf->skb == NULL);
  1268. skb = bf->skb;
  1269. ds = bf->desc;
  1270. /* bail if HW is still using self-linked descriptor */
  1271. if (ath5k_hw_get_rxdp(ah) == bf->daddr)
  1272. break;
  1273. ret = ah->ah_proc_rx_desc(ah, ds, &rs);
  1274. if (unlikely(ret == -EINPROGRESS))
  1275. break;
  1276. else if (unlikely(ret)) {
  1277. ATH5K_ERR(ah, "error in processing rx descriptor\n");
  1278. ah->stats.rxerr_proc++;
  1279. break;
  1280. }
  1281. if (ath5k_receive_frame_ok(ah, &rs)) {
  1282. next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
  1283. /*
  1284. * If we can't replace bf->skb with a new skb under
  1285. * memory pressure, just skip this packet
  1286. */
  1287. if (!next_skb)
  1288. goto next;
  1289. dma_unmap_single(ah->dev, bf->skbaddr,
  1290. common->rx_bufsize,
  1291. DMA_FROM_DEVICE);
  1292. skb_put(skb, rs.rs_datalen);
  1293. ath5k_receive_frame(ah, skb, &rs);
  1294. bf->skb = next_skb;
  1295. bf->skbaddr = next_skb_addr;
  1296. }
  1297. next:
  1298. list_move_tail(&bf->list, &ah->rxbuf);
  1299. } while (ath5k_rxbuf_setup(ah, bf) == 0);
  1300. unlock:
  1301. spin_unlock(&ah->rxbuflock);
  1302. ah->rx_pending = false;
  1303. ath5k_set_current_imask(ah);
  1304. }
  1305. /*************\
  1306. * TX Handling *
  1307. \*************/
  1308. void
  1309. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1310. struct ath5k_txq *txq)
  1311. {
  1312. struct ath5k_hw *ah = hw->priv;
  1313. struct ath5k_buf *bf;
  1314. unsigned long flags;
  1315. int padsize;
  1316. trace_ath5k_tx(ah, skb, txq);
  1317. /*
  1318. * The hardware expects the header padded to 4 byte boundaries.
  1319. * If this is not the case, we add the padding after the header.
  1320. */
  1321. padsize = ath5k_add_padding(skb);
  1322. if (padsize < 0) {
  1323. ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
  1324. " headroom to pad");
  1325. goto drop_packet;
  1326. }
  1327. if (txq->txq_len >= txq->txq_max &&
  1328. txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
  1329. ieee80211_stop_queue(hw, txq->qnum);
  1330. spin_lock_irqsave(&ah->txbuflock, flags);
  1331. if (list_empty(&ah->txbuf)) {
  1332. ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
  1333. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1334. ieee80211_stop_queues(hw);
  1335. goto drop_packet;
  1336. }
  1337. bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
  1338. list_del(&bf->list);
  1339. ah->txbuf_len--;
  1340. if (list_empty(&ah->txbuf))
  1341. ieee80211_stop_queues(hw);
  1342. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1343. bf->skb = skb;
  1344. if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
  1345. bf->skb = NULL;
  1346. spin_lock_irqsave(&ah->txbuflock, flags);
  1347. list_add_tail(&bf->list, &ah->txbuf);
  1348. ah->txbuf_len++;
  1349. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1350. goto drop_packet;
  1351. }
  1352. return;
  1353. drop_packet:
  1354. dev_kfree_skb_any(skb);
  1355. }
  1356. static void
  1357. ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
  1358. struct ath5k_txq *txq, struct ath5k_tx_status *ts)
  1359. {
  1360. struct ieee80211_tx_info *info;
  1361. u8 tries[3];
  1362. int i;
  1363. ah->stats.tx_all_count++;
  1364. ah->stats.tx_bytes_count += skb->len;
  1365. info = IEEE80211_SKB_CB(skb);
  1366. tries[0] = info->status.rates[0].count;
  1367. tries[1] = info->status.rates[1].count;
  1368. tries[2] = info->status.rates[2].count;
  1369. ieee80211_tx_info_clear_status(info);
  1370. for (i = 0; i < ts->ts_final_idx; i++) {
  1371. struct ieee80211_tx_rate *r =
  1372. &info->status.rates[i];
  1373. r->count = tries[i];
  1374. }
  1375. info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
  1376. info->status.rates[ts->ts_final_idx + 1].idx = -1;
  1377. if (unlikely(ts->ts_status)) {
  1378. ah->stats.ack_fail++;
  1379. if (ts->ts_status & AR5K_TXERR_FILT) {
  1380. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1381. ah->stats.txerr_filt++;
  1382. }
  1383. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1384. ah->stats.txerr_retry++;
  1385. if (ts->ts_status & AR5K_TXERR_FIFO)
  1386. ah->stats.txerr_fifo++;
  1387. } else {
  1388. info->flags |= IEEE80211_TX_STAT_ACK;
  1389. info->status.ack_signal = ts->ts_rssi;
  1390. /* count the successful attempt as well */
  1391. info->status.rates[ts->ts_final_idx].count++;
  1392. }
  1393. /*
  1394. * Remove MAC header padding before giving the frame
  1395. * back to mac80211.
  1396. */
  1397. ath5k_remove_padding(skb);
  1398. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1399. ah->stats.antenna_tx[ts->ts_antenna]++;
  1400. else
  1401. ah->stats.antenna_tx[0]++; /* invalid */
  1402. trace_ath5k_tx_complete(ah, skb, txq, ts);
  1403. ieee80211_tx_status(ah->hw, skb);
  1404. }
  1405. static void
  1406. ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
  1407. {
  1408. struct ath5k_tx_status ts = {};
  1409. struct ath5k_buf *bf, *bf0;
  1410. struct ath5k_desc *ds;
  1411. struct sk_buff *skb;
  1412. int ret;
  1413. spin_lock(&txq->lock);
  1414. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1415. txq->txq_poll_mark = false;
  1416. /* skb might already have been processed last time. */
  1417. if (bf->skb != NULL) {
  1418. ds = bf->desc;
  1419. ret = ah->ah_proc_tx_desc(ah, ds, &ts);
  1420. if (unlikely(ret == -EINPROGRESS))
  1421. break;
  1422. else if (unlikely(ret)) {
  1423. ATH5K_ERR(ah,
  1424. "error %d while processing "
  1425. "queue %u\n", ret, txq->qnum);
  1426. break;
  1427. }
  1428. skb = bf->skb;
  1429. bf->skb = NULL;
  1430. dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
  1431. DMA_TO_DEVICE);
  1432. ath5k_tx_frame_completed(ah, skb, txq, &ts);
  1433. }
  1434. /*
  1435. * It's possible that the hardware can say the buffer is
  1436. * completed when it hasn't yet loaded the ds_link from
  1437. * host memory and moved on.
  1438. * Always keep the last descriptor to avoid HW races...
  1439. */
  1440. if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
  1441. spin_lock(&ah->txbuflock);
  1442. list_move_tail(&bf->list, &ah->txbuf);
  1443. ah->txbuf_len++;
  1444. txq->txq_len--;
  1445. spin_unlock(&ah->txbuflock);
  1446. }
  1447. }
  1448. spin_unlock(&txq->lock);
  1449. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1450. ieee80211_wake_queue(ah->hw, txq->qnum);
  1451. }
  1452. static void
  1453. ath5k_tasklet_tx(unsigned long data)
  1454. {
  1455. int i;
  1456. struct ath5k_hw *ah = (void *)data;
  1457. for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
  1458. if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
  1459. ath5k_tx_processq(ah, &ah->txqs[i]);
  1460. ah->tx_pending = false;
  1461. ath5k_set_current_imask(ah);
  1462. }
  1463. /*****************\
  1464. * Beacon handling *
  1465. \*****************/
  1466. /*
  1467. * Setup the beacon frame for transmit.
  1468. */
  1469. static int
  1470. ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
  1471. {
  1472. struct sk_buff *skb = bf->skb;
  1473. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1474. struct ath5k_desc *ds;
  1475. int ret = 0;
  1476. u8 antenna;
  1477. u32 flags;
  1478. const int padsize = 0;
  1479. bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
  1480. DMA_TO_DEVICE);
  1481. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1482. "skbaddr %llx\n", skb, skb->data, skb->len,
  1483. (unsigned long long)bf->skbaddr);
  1484. if (dma_mapping_error(ah->dev, bf->skbaddr)) {
  1485. ATH5K_ERR(ah, "beacon DMA mapping failed\n");
  1486. dev_kfree_skb_any(skb);
  1487. bf->skb = NULL;
  1488. return -EIO;
  1489. }
  1490. ds = bf->desc;
  1491. antenna = ah->ah_tx_ant;
  1492. flags = AR5K_TXDESC_NOACK;
  1493. if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1494. ds->ds_link = bf->daddr; /* self-linked */
  1495. flags |= AR5K_TXDESC_VEOL;
  1496. } else
  1497. ds->ds_link = 0;
  1498. /*
  1499. * If we use multiple antennas on AP and use
  1500. * the Sectored AP scenario, switch antenna every
  1501. * 4 beacons to make sure everybody hears our AP.
  1502. * When a client tries to associate, hw will keep
  1503. * track of the tx antenna to be used for this client
  1504. * automatically, based on ACKed packets.
  1505. *
  1506. * Note: AP still listens and transmits RTS on the
  1507. * default antenna which is supposed to be an omni.
  1508. *
  1509. * Note2: On sectored scenarios it's possible to have
  1510. * multiple antennas (1 omni -- the default -- and 14
  1511. * sectors), so if we choose to actually support this
  1512. * mode, we need to allow the user to set how many antennas
  1513. * we have and tweak the code below to send beacons
  1514. * on all of them.
  1515. */
  1516. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1517. antenna = ah->bsent & 4 ? 2 : 1;
  1518. /* FIXME: If we are in g mode and rate is a CCK rate
  1519. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1520. * from tx power (value is in dB units already) */
  1521. ds->ds_data = bf->skbaddr;
  1522. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1523. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1524. AR5K_PKT_TYPE_BEACON,
  1525. (ah->ah_txpower.txp_requested * 2),
  1526. ieee80211_get_tx_rate(ah->hw, info)->hw_value,
  1527. 1, AR5K_TXKEYIX_INVALID,
  1528. antenna, flags, 0, 0);
  1529. if (ret)
  1530. goto err_unmap;
  1531. return 0;
  1532. err_unmap:
  1533. dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1534. return ret;
  1535. }
  1536. /*
  1537. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1538. * this is called only once at config_bss time, for AP we do it every
  1539. * SWBA interrupt so that the TIM will reflect buffered frames.
  1540. *
  1541. * Called with the beacon lock.
  1542. */
  1543. int
  1544. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1545. {
  1546. int ret;
  1547. struct ath5k_hw *ah = hw->priv;
  1548. struct ath5k_vif *avf;
  1549. struct sk_buff *skb;
  1550. if (WARN_ON(!vif)) {
  1551. ret = -EINVAL;
  1552. goto out;
  1553. }
  1554. skb = ieee80211_beacon_get(hw, vif);
  1555. if (!skb) {
  1556. ret = -ENOMEM;
  1557. goto out;
  1558. }
  1559. avf = (void *)vif->drv_priv;
  1560. ath5k_txbuf_free_skb(ah, avf->bbuf);
  1561. avf->bbuf->skb = skb;
  1562. ret = ath5k_beacon_setup(ah, avf->bbuf);
  1563. out:
  1564. return ret;
  1565. }
  1566. /*
  1567. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1568. * frame contents are done as needed and the slot time is
  1569. * also adjusted based on current state.
  1570. *
  1571. * This is called from software irq context (beacontq tasklets)
  1572. * or user context from ath5k_beacon_config.
  1573. */
  1574. static void
  1575. ath5k_beacon_send(struct ath5k_hw *ah)
  1576. {
  1577. struct ieee80211_vif *vif;
  1578. struct ath5k_vif *avf;
  1579. struct ath5k_buf *bf;
  1580. struct sk_buff *skb;
  1581. int err;
  1582. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1583. /*
  1584. * Check if the previous beacon has gone out. If
  1585. * not, don't don't try to post another: skip this
  1586. * period and wait for the next. Missed beacons
  1587. * indicate a problem and should not occur. If we
  1588. * miss too many consecutive beacons reset the device.
  1589. */
  1590. if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
  1591. ah->bmisscount++;
  1592. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1593. "missed %u consecutive beacons\n", ah->bmisscount);
  1594. if (ah->bmisscount > 10) { /* NB: 10 is a guess */
  1595. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1596. "stuck beacon time (%u missed)\n",
  1597. ah->bmisscount);
  1598. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1599. "stuck beacon, resetting\n");
  1600. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1601. }
  1602. return;
  1603. }
  1604. if (unlikely(ah->bmisscount != 0)) {
  1605. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1606. "resume beacon xmit after %u misses\n",
  1607. ah->bmisscount);
  1608. ah->bmisscount = 0;
  1609. }
  1610. if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
  1611. ah->num_mesh_vifs > 1) ||
  1612. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  1613. u64 tsf = ath5k_hw_get_tsf64(ah);
  1614. u32 tsftu = TSF_TO_TU(tsf);
  1615. int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
  1616. vif = ah->bslot[(slot + 1) % ATH_BCBUF];
  1617. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1618. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1619. (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
  1620. } else /* only one interface */
  1621. vif = ah->bslot[0];
  1622. if (!vif)
  1623. return;
  1624. avf = (void *)vif->drv_priv;
  1625. bf = avf->bbuf;
  1626. /*
  1627. * Stop any current dma and put the new frame on the queue.
  1628. * This should never fail since we check above that no frames
  1629. * are still pending on the queue.
  1630. */
  1631. if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
  1632. ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
  1633. /* NB: hw still stops DMA, so proceed */
  1634. }
  1635. /* refresh the beacon for AP or MESH mode */
  1636. if (ah->opmode == NL80211_IFTYPE_AP ||
  1637. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  1638. err = ath5k_beacon_update(ah->hw, vif);
  1639. if (err)
  1640. return;
  1641. }
  1642. if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
  1643. ah->opmode == NL80211_IFTYPE_MONITOR)) {
  1644. ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
  1645. return;
  1646. }
  1647. trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
  1648. ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
  1649. ath5k_hw_start_tx_dma(ah, ah->bhalq);
  1650. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1651. ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1652. skb = ieee80211_get_buffered_bc(ah->hw, vif);
  1653. while (skb) {
  1654. ath5k_tx_queue(ah->hw, skb, ah->cabq);
  1655. if (ah->cabq->txq_len >= ah->cabq->txq_max)
  1656. break;
  1657. skb = ieee80211_get_buffered_bc(ah->hw, vif);
  1658. }
  1659. ah->bsent++;
  1660. }
  1661. /**
  1662. * ath5k_beacon_update_timers - update beacon timers
  1663. *
  1664. * @ah: struct ath5k_hw pointer we are operating on
  1665. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1666. * beacon timer update based on the current HW TSF.
  1667. *
  1668. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1669. * of a received beacon or the current local hardware TSF and write it to the
  1670. * beacon timer registers.
  1671. *
  1672. * This is called in a variety of situations, e.g. when a beacon is received,
  1673. * when a TSF update has been detected, but also when an new IBSS is created or
  1674. * when we otherwise know we have to update the timers, but we keep it in this
  1675. * function to have it all together in one place.
  1676. */
  1677. void
  1678. ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
  1679. {
  1680. u32 nexttbtt, intval, hw_tu, bc_tu;
  1681. u64 hw_tsf;
  1682. intval = ah->bintval & AR5K_BEACON_PERIOD;
  1683. if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
  1684. + ah->num_mesh_vifs > 1) {
  1685. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1686. if (intval < 15)
  1687. ATH5K_WARN(ah, "intval %u is too low, min 15\n",
  1688. intval);
  1689. }
  1690. if (WARN_ON(!intval))
  1691. return;
  1692. /* beacon TSF converted to TU */
  1693. bc_tu = TSF_TO_TU(bc_tsf);
  1694. /* current TSF converted to TU */
  1695. hw_tsf = ath5k_hw_get_tsf64(ah);
  1696. hw_tu = TSF_TO_TU(hw_tsf);
  1697. #define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
  1698. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1699. * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1700. * configuration we need to make sure it is bigger than that. */
  1701. if (bc_tsf == -1) {
  1702. /*
  1703. * no beacons received, called internally.
  1704. * just need to refresh timers based on HW TSF.
  1705. */
  1706. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1707. } else if (bc_tsf == 0) {
  1708. /*
  1709. * no beacon received, probably called by ath5k_reset_tsf().
  1710. * reset TSF to start with 0.
  1711. */
  1712. nexttbtt = intval;
  1713. intval |= AR5K_BEACON_RESET_TSF;
  1714. } else if (bc_tsf > hw_tsf) {
  1715. /*
  1716. * beacon received, SW merge happened but HW TSF not yet updated.
  1717. * not possible to reconfigure timers yet, but next time we
  1718. * receive a beacon with the same BSSID, the hardware will
  1719. * automatically update the TSF and then we need to reconfigure
  1720. * the timers.
  1721. */
  1722. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1723. "need to wait for HW TSF sync\n");
  1724. return;
  1725. } else {
  1726. /*
  1727. * most important case for beacon synchronization between STA.
  1728. *
  1729. * beacon received and HW TSF has been already updated by HW.
  1730. * update next TBTT based on the TSF of the beacon, but make
  1731. * sure it is ahead of our local TSF timer.
  1732. */
  1733. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1734. }
  1735. #undef FUDGE
  1736. ah->nexttbtt = nexttbtt;
  1737. intval |= AR5K_BEACON_ENA;
  1738. ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
  1739. /*
  1740. * debugging output last in order to preserve the time critical aspect
  1741. * of this function
  1742. */
  1743. if (bc_tsf == -1)
  1744. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1745. "reconfigured timers based on HW TSF\n");
  1746. else if (bc_tsf == 0)
  1747. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1748. "reset HW TSF and timers\n");
  1749. else
  1750. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1751. "updated timers based on beacon TSF\n");
  1752. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1753. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1754. (unsigned long long) bc_tsf,
  1755. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1756. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1757. intval & AR5K_BEACON_PERIOD,
  1758. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1759. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1760. }
  1761. /**
  1762. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1763. *
  1764. * @ah: struct ath5k_hw pointer we are operating on
  1765. *
  1766. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1767. * interrupts to detect TSF updates only.
  1768. */
  1769. void
  1770. ath5k_beacon_config(struct ath5k_hw *ah)
  1771. {
  1772. spin_lock_bh(&ah->block);
  1773. ah->bmisscount = 0;
  1774. ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1775. if (ah->enable_beacon) {
  1776. /*
  1777. * In IBSS mode we use a self-linked tx descriptor and let the
  1778. * hardware send the beacons automatically. We have to load it
  1779. * only once here.
  1780. * We use the SWBA interrupt only to keep track of the beacon
  1781. * timers in order to detect automatic TSF updates.
  1782. */
  1783. ath5k_beaconq_config(ah);
  1784. ah->imask |= AR5K_INT_SWBA;
  1785. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  1786. if (ath5k_hw_hasveol(ah))
  1787. ath5k_beacon_send(ah);
  1788. } else
  1789. ath5k_beacon_update_timers(ah, -1);
  1790. } else {
  1791. ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
  1792. }
  1793. ath5k_hw_set_imr(ah, ah->imask);
  1794. mmiowb();
  1795. spin_unlock_bh(&ah->block);
  1796. }
  1797. static void ath5k_tasklet_beacon(unsigned long data)
  1798. {
  1799. struct ath5k_hw *ah = (struct ath5k_hw *) data;
  1800. /*
  1801. * Software beacon alert--time to send a beacon.
  1802. *
  1803. * In IBSS mode we use this interrupt just to
  1804. * keep track of the next TBTT (target beacon
  1805. * transmission time) in order to detect whether
  1806. * automatic TSF updates happened.
  1807. */
  1808. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  1809. /* XXX: only if VEOL supported */
  1810. u64 tsf = ath5k_hw_get_tsf64(ah);
  1811. ah->nexttbtt += ah->bintval;
  1812. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1813. "SWBA nexttbtt: %x hw_tu: %x "
  1814. "TSF: %llx\n",
  1815. ah->nexttbtt,
  1816. TSF_TO_TU(tsf),
  1817. (unsigned long long) tsf);
  1818. } else {
  1819. spin_lock(&ah->block);
  1820. ath5k_beacon_send(ah);
  1821. spin_unlock(&ah->block);
  1822. }
  1823. }
  1824. /********************\
  1825. * Interrupt handling *
  1826. \********************/
  1827. static void
  1828. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1829. {
  1830. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1831. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
  1832. !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
  1833. /* Run ANI only when calibration is not active */
  1834. ah->ah_cal_next_ani = jiffies +
  1835. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1836. tasklet_schedule(&ah->ani_tasklet);
  1837. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
  1838. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
  1839. !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
  1840. /* Run calibration only when another calibration
  1841. * is not running.
  1842. *
  1843. * Note: This is for both full/short calibration,
  1844. * if it's time for a full one, ath5k_calibrate_work will deal
  1845. * with it. */
  1846. ah->ah_cal_next_short = jiffies +
  1847. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
  1848. ieee80211_queue_work(ah->hw, &ah->calib_work);
  1849. }
  1850. /* we could use SWI to generate enough interrupts to meet our
  1851. * calibration interval requirements, if necessary:
  1852. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1853. }
  1854. static void
  1855. ath5k_schedule_rx(struct ath5k_hw *ah)
  1856. {
  1857. ah->rx_pending = true;
  1858. tasklet_schedule(&ah->rxtq);
  1859. }
  1860. static void
  1861. ath5k_schedule_tx(struct ath5k_hw *ah)
  1862. {
  1863. ah->tx_pending = true;
  1864. tasklet_schedule(&ah->txtq);
  1865. }
  1866. static irqreturn_t
  1867. ath5k_intr(int irq, void *dev_id)
  1868. {
  1869. struct ath5k_hw *ah = dev_id;
  1870. enum ath5k_int status;
  1871. unsigned int counter = 1000;
  1872. /*
  1873. * If hw is not ready (or detached) and we get an
  1874. * interrupt, or if we have no interrupts pending
  1875. * (that means it's not for us) skip it.
  1876. *
  1877. * NOTE: Group 0/1 PCI interface registers are not
  1878. * supported on WiSOCs, so we can't check for pending
  1879. * interrupts (ISR belongs to another register group
  1880. * so we are ok).
  1881. */
  1882. if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
  1883. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1884. !ath5k_hw_is_intr_pending(ah))))
  1885. return IRQ_NONE;
  1886. /** Main loop **/
  1887. do {
  1888. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1889. ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1890. status, ah->imask);
  1891. /*
  1892. * Fatal hw error -> Log and reset
  1893. *
  1894. * Fatal errors are unrecoverable so we have to
  1895. * reset the card. These errors include bus and
  1896. * dma errors.
  1897. */
  1898. if (unlikely(status & AR5K_INT_FATAL)) {
  1899. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1900. "fatal int, resetting\n");
  1901. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1902. /*
  1903. * RX Overrun -> Count and reset if needed
  1904. *
  1905. * Receive buffers are full. Either the bus is busy or
  1906. * the CPU is not fast enough to process all received
  1907. * frames.
  1908. */
  1909. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1910. /*
  1911. * Older chipsets need a reset to come out of this
  1912. * condition, but we treat it as RX for newer chips.
  1913. * We don't know exactly which versions need a reset
  1914. * this guess is copied from the HAL.
  1915. */
  1916. ah->stats.rxorn_intr++;
  1917. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1918. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1919. "rx overrun, resetting\n");
  1920. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1921. } else
  1922. ath5k_schedule_rx(ah);
  1923. } else {
  1924. /* Software Beacon Alert -> Schedule beacon tasklet */
  1925. if (status & AR5K_INT_SWBA)
  1926. tasklet_hi_schedule(&ah->beacontq);
  1927. /*
  1928. * No more RX descriptors -> Just count
  1929. *
  1930. * NB: the hardware should re-read the link when
  1931. * RXE bit is written, but it doesn't work at
  1932. * least on older hardware revs.
  1933. */
  1934. if (status & AR5K_INT_RXEOL)
  1935. ah->stats.rxeol_intr++;
  1936. /* TX Underrun -> Bump tx trigger level */
  1937. if (status & AR5K_INT_TXURN)
  1938. ath5k_hw_update_tx_triglevel(ah, true);
  1939. /* RX -> Schedule rx tasklet */
  1940. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1941. ath5k_schedule_rx(ah);
  1942. /* TX -> Schedule tx tasklet */
  1943. if (status & (AR5K_INT_TXOK
  1944. | AR5K_INT_TXDESC
  1945. | AR5K_INT_TXERR
  1946. | AR5K_INT_TXEOL))
  1947. ath5k_schedule_tx(ah);
  1948. /* Missed beacon -> TODO
  1949. if (status & AR5K_INT_BMISS)
  1950. */
  1951. /* MIB event -> Update counters and notify ANI */
  1952. if (status & AR5K_INT_MIB) {
  1953. ah->stats.mib_intr++;
  1954. ath5k_hw_update_mib_counters(ah);
  1955. ath5k_ani_mib_intr(ah);
  1956. }
  1957. /* GPIO -> Notify RFKill layer */
  1958. if (status & AR5K_INT_GPIO)
  1959. tasklet_schedule(&ah->rf_kill.toggleq);
  1960. }
  1961. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1962. break;
  1963. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1964. /*
  1965. * Until we handle rx/tx interrupts mask them on IMR
  1966. *
  1967. * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
  1968. * and unset after we 've handled the interrupts.
  1969. */
  1970. if (ah->rx_pending || ah->tx_pending)
  1971. ath5k_set_current_imask(ah);
  1972. if (unlikely(!counter))
  1973. ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
  1974. /* Fire up calibration poll */
  1975. ath5k_intr_calibration_poll(ah);
  1976. return IRQ_HANDLED;
  1977. }
  1978. /*
  1979. * Periodically recalibrate the PHY to account
  1980. * for temperature/environment changes.
  1981. */
  1982. static void
  1983. ath5k_calibrate_work(struct work_struct *work)
  1984. {
  1985. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  1986. calib_work);
  1987. /* Should we run a full calibration ? */
  1988. if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1989. ah->ah_cal_next_full = jiffies +
  1990. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1991. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1992. ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
  1993. "running full calibration\n");
  1994. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1995. /*
  1996. * Rfgain is out of bounds, reset the chip
  1997. * to load new gain values.
  1998. */
  1999. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  2000. "got new rfgain, resetting\n");
  2001. ieee80211_queue_work(ah->hw, &ah->reset_work);
  2002. }
  2003. } else
  2004. ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
  2005. ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2006. ieee80211_frequency_to_channel(ah->curchan->center_freq),
  2007. ah->curchan->hw_value);
  2008. if (ath5k_hw_phy_calibrate(ah, ah->curchan))
  2009. ATH5K_ERR(ah, "calibration of channel %u failed\n",
  2010. ieee80211_frequency_to_channel(
  2011. ah->curchan->center_freq));
  2012. /* Clear calibration flags */
  2013. if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
  2014. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  2015. else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
  2016. ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
  2017. }
  2018. static void
  2019. ath5k_tasklet_ani(unsigned long data)
  2020. {
  2021. struct ath5k_hw *ah = (void *)data;
  2022. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  2023. ath5k_ani_calibration(ah);
  2024. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  2025. }
  2026. static void
  2027. ath5k_tx_complete_poll_work(struct work_struct *work)
  2028. {
  2029. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  2030. tx_complete_work.work);
  2031. struct ath5k_txq *txq;
  2032. int i;
  2033. bool needreset = false;
  2034. mutex_lock(&ah->lock);
  2035. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
  2036. if (ah->txqs[i].setup) {
  2037. txq = &ah->txqs[i];
  2038. spin_lock_bh(&txq->lock);
  2039. if (txq->txq_len > 1) {
  2040. if (txq->txq_poll_mark) {
  2041. ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
  2042. "TX queue stuck %d\n",
  2043. txq->qnum);
  2044. needreset = true;
  2045. txq->txq_stuck++;
  2046. spin_unlock_bh(&txq->lock);
  2047. break;
  2048. } else {
  2049. txq->txq_poll_mark = true;
  2050. }
  2051. }
  2052. spin_unlock_bh(&txq->lock);
  2053. }
  2054. }
  2055. if (needreset) {
  2056. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  2057. "TX queues stuck, resetting\n");
  2058. ath5k_reset(ah, NULL, true);
  2059. }
  2060. mutex_unlock(&ah->lock);
  2061. ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
  2062. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2063. }
  2064. /*************************\
  2065. * Initialization routines *
  2066. \*************************/
  2067. static const struct ieee80211_iface_limit if_limits[] = {
  2068. { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
  2069. { .max = 4, .types =
  2070. #ifdef CONFIG_MAC80211_MESH
  2071. BIT(NL80211_IFTYPE_MESH_POINT) |
  2072. #endif
  2073. BIT(NL80211_IFTYPE_AP) },
  2074. };
  2075. static const struct ieee80211_iface_combination if_comb = {
  2076. .limits = if_limits,
  2077. .n_limits = ARRAY_SIZE(if_limits),
  2078. .max_interfaces = 2048,
  2079. .num_different_channels = 1,
  2080. };
  2081. int __devinit
  2082. ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
  2083. {
  2084. struct ieee80211_hw *hw = ah->hw;
  2085. struct ath_common *common;
  2086. int ret;
  2087. int csz;
  2088. /* Initialize driver private data */
  2089. SET_IEEE80211_DEV(hw, ah->dev);
  2090. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2091. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2092. IEEE80211_HW_SIGNAL_DBM |
  2093. IEEE80211_HW_MFP_CAPABLE |
  2094. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2095. hw->wiphy->interface_modes =
  2096. BIT(NL80211_IFTYPE_AP) |
  2097. BIT(NL80211_IFTYPE_STATION) |
  2098. BIT(NL80211_IFTYPE_ADHOC) |
  2099. BIT(NL80211_IFTYPE_MESH_POINT);
  2100. hw->wiphy->iface_combinations = &if_comb;
  2101. hw->wiphy->n_iface_combinations = 1;
  2102. /* SW support for IBSS_RSN is provided by mac80211 */
  2103. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  2104. /* both antennas can be configured as RX or TX */
  2105. hw->wiphy->available_antennas_tx = 0x3;
  2106. hw->wiphy->available_antennas_rx = 0x3;
  2107. hw->extra_tx_headroom = 2;
  2108. hw->channel_change_time = 5000;
  2109. /*
  2110. * Mark the device as detached to avoid processing
  2111. * interrupts until setup is complete.
  2112. */
  2113. __set_bit(ATH_STAT_INVALID, ah->status);
  2114. ah->opmode = NL80211_IFTYPE_STATION;
  2115. ah->bintval = 1000;
  2116. mutex_init(&ah->lock);
  2117. spin_lock_init(&ah->rxbuflock);
  2118. spin_lock_init(&ah->txbuflock);
  2119. spin_lock_init(&ah->block);
  2120. spin_lock_init(&ah->irqlock);
  2121. /* Setup interrupt handler */
  2122. ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
  2123. if (ret) {
  2124. ATH5K_ERR(ah, "request_irq failed\n");
  2125. goto err;
  2126. }
  2127. common = ath5k_hw_common(ah);
  2128. common->ops = &ath5k_common_ops;
  2129. common->bus_ops = bus_ops;
  2130. common->ah = ah;
  2131. common->hw = hw;
  2132. common->priv = ah;
  2133. common->clockrate = 40;
  2134. /*
  2135. * Cache line size is used to size and align various
  2136. * structures used to communicate with the hardware.
  2137. */
  2138. ath5k_read_cachesize(common, &csz);
  2139. common->cachelsz = csz << 2; /* convert to bytes */
  2140. spin_lock_init(&common->cc_lock);
  2141. /* Initialize device */
  2142. ret = ath5k_hw_init(ah);
  2143. if (ret)
  2144. goto err_irq;
  2145. /* Set up multi-rate retry capabilities */
  2146. if (ah->ah_capabilities.cap_has_mrr_support) {
  2147. hw->max_rates = 4;
  2148. hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
  2149. AR5K_INIT_RETRY_LONG);
  2150. }
  2151. hw->vif_data_size = sizeof(struct ath5k_vif);
  2152. /* Finish private driver data initialization */
  2153. ret = ath5k_init(hw);
  2154. if (ret)
  2155. goto err_ah;
  2156. ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2157. ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
  2158. ah->ah_mac_srev,
  2159. ah->ah_phy_revision);
  2160. if (!ah->ah_single_chip) {
  2161. /* Single chip radio (!RF5111) */
  2162. if (ah->ah_radio_5ghz_revision &&
  2163. !ah->ah_radio_2ghz_revision) {
  2164. /* No 5GHz support -> report 2GHz radio */
  2165. if (!test_bit(AR5K_MODE_11A,
  2166. ah->ah_capabilities.cap_mode)) {
  2167. ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
  2168. ath5k_chip_name(AR5K_VERSION_RAD,
  2169. ah->ah_radio_5ghz_revision),
  2170. ah->ah_radio_5ghz_revision);
  2171. /* No 2GHz support (5110 and some
  2172. * 5GHz only cards) -> report 5GHz radio */
  2173. } else if (!test_bit(AR5K_MODE_11B,
  2174. ah->ah_capabilities.cap_mode)) {
  2175. ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
  2176. ath5k_chip_name(AR5K_VERSION_RAD,
  2177. ah->ah_radio_5ghz_revision),
  2178. ah->ah_radio_5ghz_revision);
  2179. /* Multiband radio */
  2180. } else {
  2181. ATH5K_INFO(ah, "RF%s multiband radio found"
  2182. " (0x%x)\n",
  2183. ath5k_chip_name(AR5K_VERSION_RAD,
  2184. ah->ah_radio_5ghz_revision),
  2185. ah->ah_radio_5ghz_revision);
  2186. }
  2187. }
  2188. /* Multi chip radio (RF5111 - RF2111) ->
  2189. * report both 2GHz/5GHz radios */
  2190. else if (ah->ah_radio_5ghz_revision &&
  2191. ah->ah_radio_2ghz_revision) {
  2192. ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
  2193. ath5k_chip_name(AR5K_VERSION_RAD,
  2194. ah->ah_radio_5ghz_revision),
  2195. ah->ah_radio_5ghz_revision);
  2196. ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
  2197. ath5k_chip_name(AR5K_VERSION_RAD,
  2198. ah->ah_radio_2ghz_revision),
  2199. ah->ah_radio_2ghz_revision);
  2200. }
  2201. }
  2202. ath5k_debug_init_device(ah);
  2203. /* ready to process interrupts */
  2204. __clear_bit(ATH_STAT_INVALID, ah->status);
  2205. return 0;
  2206. err_ah:
  2207. ath5k_hw_deinit(ah);
  2208. err_irq:
  2209. free_irq(ah->irq, ah);
  2210. err:
  2211. return ret;
  2212. }
  2213. static int
  2214. ath5k_stop_locked(struct ath5k_hw *ah)
  2215. {
  2216. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
  2217. test_bit(ATH_STAT_INVALID, ah->status));
  2218. /*
  2219. * Shutdown the hardware and driver:
  2220. * stop output from above
  2221. * disable interrupts
  2222. * turn off timers
  2223. * turn off the radio
  2224. * clear transmit machinery
  2225. * clear receive machinery
  2226. * drain and release tx queues
  2227. * reclaim beacon resources
  2228. * power down hardware
  2229. *
  2230. * Note that some of this work is not possible if the
  2231. * hardware is gone (invalid).
  2232. */
  2233. ieee80211_stop_queues(ah->hw);
  2234. if (!test_bit(ATH_STAT_INVALID, ah->status)) {
  2235. ath5k_led_off(ah);
  2236. ath5k_hw_set_imr(ah, 0);
  2237. synchronize_irq(ah->irq);
  2238. ath5k_rx_stop(ah);
  2239. ath5k_hw_dma_stop(ah);
  2240. ath5k_drain_tx_buffs(ah);
  2241. ath5k_hw_phy_disable(ah);
  2242. }
  2243. return 0;
  2244. }
  2245. int ath5k_start(struct ieee80211_hw *hw)
  2246. {
  2247. struct ath5k_hw *ah = hw->priv;
  2248. struct ath_common *common = ath5k_hw_common(ah);
  2249. int ret, i;
  2250. mutex_lock(&ah->lock);
  2251. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
  2252. /*
  2253. * Stop anything previously setup. This is safe
  2254. * no matter this is the first time through or not.
  2255. */
  2256. ath5k_stop_locked(ah);
  2257. /*
  2258. * The basic interface to setting the hardware in a good
  2259. * state is ``reset''. On return the hardware is known to
  2260. * be powered up and with interrupts disabled. This must
  2261. * be followed by initialization of the appropriate bits
  2262. * and then setup of the interrupt mask.
  2263. */
  2264. ah->curchan = ah->hw->conf.channel;
  2265. ah->imask = AR5K_INT_RXOK
  2266. | AR5K_INT_RXERR
  2267. | AR5K_INT_RXEOL
  2268. | AR5K_INT_RXORN
  2269. | AR5K_INT_TXDESC
  2270. | AR5K_INT_TXEOL
  2271. | AR5K_INT_FATAL
  2272. | AR5K_INT_GLOBAL
  2273. | AR5K_INT_MIB;
  2274. ret = ath5k_reset(ah, NULL, false);
  2275. if (ret)
  2276. goto done;
  2277. if (!ath5k_modparam_no_hw_rfkill_switch)
  2278. ath5k_rfkill_hw_start(ah);
  2279. /*
  2280. * Reset the key cache since some parts do not reset the
  2281. * contents on initial power up or resume from suspend.
  2282. */
  2283. for (i = 0; i < common->keymax; i++)
  2284. ath_hw_keyreset(common, (u16) i);
  2285. /* Use higher rates for acks instead of base
  2286. * rate */
  2287. ah->ah_ack_bitrate_high = true;
  2288. for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
  2289. ah->bslot[i] = NULL;
  2290. ret = 0;
  2291. done:
  2292. mmiowb();
  2293. mutex_unlock(&ah->lock);
  2294. ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
  2295. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2296. return ret;
  2297. }
  2298. static void ath5k_stop_tasklets(struct ath5k_hw *ah)
  2299. {
  2300. ah->rx_pending = false;
  2301. ah->tx_pending = false;
  2302. tasklet_kill(&ah->rxtq);
  2303. tasklet_kill(&ah->txtq);
  2304. tasklet_kill(&ah->beacontq);
  2305. tasklet_kill(&ah->ani_tasklet);
  2306. }
  2307. /*
  2308. * Stop the device, grabbing the top-level lock to protect
  2309. * against concurrent entry through ath5k_init (which can happen
  2310. * if another thread does a system call and the thread doing the
  2311. * stop is preempted).
  2312. */
  2313. void ath5k_stop(struct ieee80211_hw *hw)
  2314. {
  2315. struct ath5k_hw *ah = hw->priv;
  2316. int ret;
  2317. mutex_lock(&ah->lock);
  2318. ret = ath5k_stop_locked(ah);
  2319. if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
  2320. /*
  2321. * Don't set the card in full sleep mode!
  2322. *
  2323. * a) When the device is in this state it must be carefully
  2324. * woken up or references to registers in the PCI clock
  2325. * domain may freeze the bus (and system). This varies
  2326. * by chip and is mostly an issue with newer parts
  2327. * (madwifi sources mentioned srev >= 0x78) that go to
  2328. * sleep more quickly.
  2329. *
  2330. * b) On older chips full sleep results a weird behaviour
  2331. * during wakeup. I tested various cards with srev < 0x78
  2332. * and they don't wake up after module reload, a second
  2333. * module reload is needed to bring the card up again.
  2334. *
  2335. * Until we figure out what's going on don't enable
  2336. * full chip reset on any chip (this is what Legacy HAL
  2337. * and Sam's HAL do anyway). Instead Perform a full reset
  2338. * on the device (same as initial state after attach) and
  2339. * leave it idle (keep MAC/BB on warm reset) */
  2340. ret = ath5k_hw_on_hold(ah);
  2341. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  2342. "putting device to sleep\n");
  2343. }
  2344. mmiowb();
  2345. mutex_unlock(&ah->lock);
  2346. ath5k_stop_tasklets(ah);
  2347. cancel_delayed_work_sync(&ah->tx_complete_work);
  2348. if (!ath5k_modparam_no_hw_rfkill_switch)
  2349. ath5k_rfkill_hw_stop(ah);
  2350. }
  2351. /*
  2352. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2353. * and change to the given channel.
  2354. *
  2355. * This should be called with ah->lock.
  2356. */
  2357. static int
  2358. ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
  2359. bool skip_pcu)
  2360. {
  2361. struct ath_common *common = ath5k_hw_common(ah);
  2362. int ret, ani_mode;
  2363. bool fast;
  2364. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
  2365. ath5k_hw_set_imr(ah, 0);
  2366. synchronize_irq(ah->irq);
  2367. ath5k_stop_tasklets(ah);
  2368. /* Save ani mode and disable ANI during
  2369. * reset. If we don't we might get false
  2370. * PHY error interrupts. */
  2371. ani_mode = ah->ani_state.ani_mode;
  2372. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2373. /* We are going to empty hw queues
  2374. * so we should also free any remaining
  2375. * tx buffers */
  2376. ath5k_drain_tx_buffs(ah);
  2377. if (chan)
  2378. ah->curchan = chan;
  2379. fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
  2380. ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
  2381. if (ret) {
  2382. ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
  2383. goto err;
  2384. }
  2385. ret = ath5k_rx_start(ah);
  2386. if (ret) {
  2387. ATH5K_ERR(ah, "can't start recv logic\n");
  2388. goto err;
  2389. }
  2390. ath5k_ani_init(ah, ani_mode);
  2391. /*
  2392. * Set calibration intervals
  2393. *
  2394. * Note: We don't need to run calibration imediately
  2395. * since some initial calibration is done on reset
  2396. * even for fast channel switching. Also on scanning
  2397. * this will get set again and again and it won't get
  2398. * executed unless we connect somewhere and spend some
  2399. * time on the channel (that's what calibration needs
  2400. * anyway to be accurate).
  2401. */
  2402. ah->ah_cal_next_full = jiffies +
  2403. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  2404. ah->ah_cal_next_ani = jiffies +
  2405. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  2406. ah->ah_cal_next_short = jiffies +
  2407. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
  2408. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2409. /* clear survey data and cycle counters */
  2410. memset(&ah->survey, 0, sizeof(ah->survey));
  2411. spin_lock_bh(&common->cc_lock);
  2412. ath_hw_cycle_counters_update(common);
  2413. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2414. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2415. spin_unlock_bh(&common->cc_lock);
  2416. /*
  2417. * Change channels and update the h/w rate map if we're switching;
  2418. * e.g. 11a to 11b/g.
  2419. *
  2420. * We may be doing a reset in response to an ioctl that changes the
  2421. * channel so update any state that might change as a result.
  2422. *
  2423. * XXX needed?
  2424. */
  2425. /* ath5k_chan_change(ah, c); */
  2426. ath5k_beacon_config(ah);
  2427. /* intrs are enabled by ath5k_beacon_config */
  2428. ieee80211_wake_queues(ah->hw);
  2429. return 0;
  2430. err:
  2431. return ret;
  2432. }
  2433. static void ath5k_reset_work(struct work_struct *work)
  2434. {
  2435. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  2436. reset_work);
  2437. mutex_lock(&ah->lock);
  2438. ath5k_reset(ah, NULL, true);
  2439. mutex_unlock(&ah->lock);
  2440. }
  2441. static int __devinit
  2442. ath5k_init(struct ieee80211_hw *hw)
  2443. {
  2444. struct ath5k_hw *ah = hw->priv;
  2445. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2446. struct ath5k_txq *txq;
  2447. u8 mac[ETH_ALEN] = {};
  2448. int ret;
  2449. /*
  2450. * Collect the channel list. The 802.11 layer
  2451. * is responsible for filtering this list based
  2452. * on settings like the phy mode and regulatory
  2453. * domain restrictions.
  2454. */
  2455. ret = ath5k_setup_bands(hw);
  2456. if (ret) {
  2457. ATH5K_ERR(ah, "can't get channels\n");
  2458. goto err;
  2459. }
  2460. /*
  2461. * Allocate tx+rx descriptors and populate the lists.
  2462. */
  2463. ret = ath5k_desc_alloc(ah);
  2464. if (ret) {
  2465. ATH5K_ERR(ah, "can't allocate descriptors\n");
  2466. goto err;
  2467. }
  2468. /*
  2469. * Allocate hardware transmit queues: one queue for
  2470. * beacon frames and one data queue for each QoS
  2471. * priority. Note that hw functions handle resetting
  2472. * these queues at the needed time.
  2473. */
  2474. ret = ath5k_beaconq_setup(ah);
  2475. if (ret < 0) {
  2476. ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
  2477. goto err_desc;
  2478. }
  2479. ah->bhalq = ret;
  2480. ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
  2481. if (IS_ERR(ah->cabq)) {
  2482. ATH5K_ERR(ah, "can't setup cab queue\n");
  2483. ret = PTR_ERR(ah->cabq);
  2484. goto err_bhal;
  2485. }
  2486. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2487. * capability information */
  2488. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2489. /* This order matches mac80211's queue priority, so we can
  2490. * directly use the mac80211 queue number without any mapping */
  2491. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2492. if (IS_ERR(txq)) {
  2493. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2494. ret = PTR_ERR(txq);
  2495. goto err_queues;
  2496. }
  2497. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2498. if (IS_ERR(txq)) {
  2499. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2500. ret = PTR_ERR(txq);
  2501. goto err_queues;
  2502. }
  2503. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2504. if (IS_ERR(txq)) {
  2505. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2506. ret = PTR_ERR(txq);
  2507. goto err_queues;
  2508. }
  2509. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2510. if (IS_ERR(txq)) {
  2511. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2512. ret = PTR_ERR(txq);
  2513. goto err_queues;
  2514. }
  2515. hw->queues = 4;
  2516. } else {
  2517. /* older hardware (5210) can only support one data queue */
  2518. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2519. if (IS_ERR(txq)) {
  2520. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2521. ret = PTR_ERR(txq);
  2522. goto err_queues;
  2523. }
  2524. hw->queues = 1;
  2525. }
  2526. tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
  2527. tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
  2528. tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
  2529. tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
  2530. INIT_WORK(&ah->reset_work, ath5k_reset_work);
  2531. INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
  2532. INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
  2533. ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
  2534. if (ret) {
  2535. ATH5K_ERR(ah, "unable to read address from EEPROM\n");
  2536. goto err_queues;
  2537. }
  2538. SET_IEEE80211_PERM_ADDR(hw, mac);
  2539. /* All MAC address bits matter for ACKs */
  2540. ath5k_update_bssid_mask_and_opmode(ah, NULL);
  2541. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2542. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2543. if (ret) {
  2544. ATH5K_ERR(ah, "can't initialize regulatory system\n");
  2545. goto err_queues;
  2546. }
  2547. ret = ieee80211_register_hw(hw);
  2548. if (ret) {
  2549. ATH5K_ERR(ah, "can't register ieee80211 hw\n");
  2550. goto err_queues;
  2551. }
  2552. if (!ath_is_world_regd(regulatory))
  2553. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2554. ath5k_init_leds(ah);
  2555. ath5k_sysfs_register(ah);
  2556. return 0;
  2557. err_queues:
  2558. ath5k_txq_release(ah);
  2559. err_bhal:
  2560. ath5k_hw_release_tx_queue(ah, ah->bhalq);
  2561. err_desc:
  2562. ath5k_desc_free(ah);
  2563. err:
  2564. return ret;
  2565. }
  2566. void
  2567. ath5k_deinit_ah(struct ath5k_hw *ah)
  2568. {
  2569. struct ieee80211_hw *hw = ah->hw;
  2570. /*
  2571. * NB: the order of these is important:
  2572. * o call the 802.11 layer before detaching ath5k_hw to
  2573. * ensure callbacks into the driver to delete global
  2574. * key cache entries can be handled
  2575. * o reclaim the tx queue data structures after calling
  2576. * the 802.11 layer as we'll get called back to reclaim
  2577. * node state and potentially want to use them
  2578. * o to cleanup the tx queues the hal is called, so detach
  2579. * it last
  2580. * XXX: ??? detach ath5k_hw ???
  2581. * Other than that, it's straightforward...
  2582. */
  2583. ieee80211_unregister_hw(hw);
  2584. ath5k_desc_free(ah);
  2585. ath5k_txq_release(ah);
  2586. ath5k_hw_release_tx_queue(ah, ah->bhalq);
  2587. ath5k_unregister_leds(ah);
  2588. ath5k_sysfs_unregister(ah);
  2589. /*
  2590. * NB: can't reclaim these until after ieee80211_ifdetach
  2591. * returns because we'll get called back to reclaim node
  2592. * state and potentially want to use them.
  2593. */
  2594. ath5k_hw_deinit(ah);
  2595. free_irq(ah->irq, ah);
  2596. }
  2597. bool
  2598. ath5k_any_vif_assoc(struct ath5k_hw *ah)
  2599. {
  2600. struct ath5k_vif_iter_data iter_data;
  2601. iter_data.hw_macaddr = NULL;
  2602. iter_data.any_assoc = false;
  2603. iter_data.need_set_hw_addr = false;
  2604. iter_data.found_active = true;
  2605. ieee80211_iterate_active_interfaces_atomic(
  2606. ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  2607. ath5k_vif_iter, &iter_data);
  2608. return iter_data.any_assoc;
  2609. }
  2610. void
  2611. ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2612. {
  2613. struct ath5k_hw *ah = hw->priv;
  2614. u32 rfilt;
  2615. rfilt = ath5k_hw_get_rx_filter(ah);
  2616. if (enable)
  2617. rfilt |= AR5K_RX_FILTER_BEACON;
  2618. else
  2619. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2620. ath5k_hw_set_rx_filter(ah, rfilt);
  2621. ah->filter_flags = rfilt;
  2622. }
  2623. void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
  2624. const char *fmt, ...)
  2625. {
  2626. struct va_format vaf;
  2627. va_list args;
  2628. va_start(args, fmt);
  2629. vaf.fmt = fmt;
  2630. vaf.va = &args;
  2631. if (ah && ah->hw)
  2632. printk("%s" pr_fmt("%s: %pV"),
  2633. level, wiphy_name(ah->hw->wiphy), &vaf);
  2634. else
  2635. printk("%s" pr_fmt("%pV"), level, &vaf);
  2636. va_end(args);
  2637. }