rv770.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. /* Setup L2 cache */
  55. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  56. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  57. EFFECTIVE_L2_QUEUE_SIZE(7));
  58. WREG32(VM_L2_CNTL2, 0);
  59. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  60. /* Setup TLB control */
  61. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  62. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  63. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  64. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  65. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  66. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  68. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  72. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  75. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  76. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  77. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  78. (u32)(rdev->dummy_page.addr >> 12));
  79. for (i = 1; i < 7; i++)
  80. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  81. r600_pcie_gart_tlb_flush(rdev);
  82. rdev->gart.ready = true;
  83. return 0;
  84. }
  85. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  86. {
  87. u32 tmp;
  88. int i;
  89. /* Disable all tables */
  90. for (i = 0; i < 7; i++)
  91. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  92. /* Setup L2 cache */
  93. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  94. EFFECTIVE_L2_QUEUE_SIZE(7));
  95. WREG32(VM_L2_CNTL2, 0);
  96. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  97. /* Setup TLB control */
  98. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  99. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  100. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  102. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  106. if (rdev->gart.table.vram.robj) {
  107. radeon_object_kunmap(rdev->gart.table.vram.robj);
  108. radeon_object_unpin(rdev->gart.table.vram.robj);
  109. }
  110. }
  111. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  112. {
  113. rv770_pcie_gart_disable(rdev);
  114. radeon_gart_table_vram_free(rdev);
  115. radeon_gart_fini(rdev);
  116. }
  117. /*
  118. * MC
  119. */
  120. static void rv770_mc_program(struct radeon_device *rdev)
  121. {
  122. struct rv515_mc_save save;
  123. u32 tmp;
  124. int i, j;
  125. /* Initialize HDP */
  126. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  127. WREG32((0x2c14 + j), 0x00000000);
  128. WREG32((0x2c18 + j), 0x00000000);
  129. WREG32((0x2c1c + j), 0x00000000);
  130. WREG32((0x2c20 + j), 0x00000000);
  131. WREG32((0x2c24 + j), 0x00000000);
  132. }
  133. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  134. rv515_mc_stop(rdev, &save);
  135. if (r600_mc_wait_for_idle(rdev)) {
  136. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  137. }
  138. /* Lockout access through VGA aperture*/
  139. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  140. /* Update configuration */
  141. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  142. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  143. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  144. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  145. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  146. WREG32(MC_VM_FB_LOCATION, tmp);
  147. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  148. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  149. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  150. if (rdev->flags & RADEON_IS_AGP) {
  151. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  152. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  153. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  154. } else {
  155. WREG32(MC_VM_AGP_BASE, 0);
  156. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  157. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  158. }
  159. if (r600_mc_wait_for_idle(rdev)) {
  160. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  161. }
  162. rv515_mc_resume(rdev, &save);
  163. /* we need to own VRAM, so turn off the VGA renderer here
  164. * to stop it overwriting our objects */
  165. rv515_vga_render_disable(rdev);
  166. }
  167. /*
  168. * CP.
  169. */
  170. void r700_cp_stop(struct radeon_device *rdev)
  171. {
  172. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  173. }
  174. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  175. {
  176. const __be32 *fw_data;
  177. int i;
  178. if (!rdev->me_fw || !rdev->pfp_fw)
  179. return -EINVAL;
  180. r700_cp_stop(rdev);
  181. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  182. /* Reset cp */
  183. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  184. RREG32(GRBM_SOFT_RESET);
  185. mdelay(15);
  186. WREG32(GRBM_SOFT_RESET, 0);
  187. fw_data = (const __be32 *)rdev->pfp_fw->data;
  188. WREG32(CP_PFP_UCODE_ADDR, 0);
  189. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  190. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  191. WREG32(CP_PFP_UCODE_ADDR, 0);
  192. fw_data = (const __be32 *)rdev->me_fw->data;
  193. WREG32(CP_ME_RAM_WADDR, 0);
  194. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  195. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  196. WREG32(CP_PFP_UCODE_ADDR, 0);
  197. WREG32(CP_ME_RAM_WADDR, 0);
  198. WREG32(CP_ME_RAM_RADDR, 0);
  199. return 0;
  200. }
  201. /*
  202. * Core functions
  203. */
  204. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  205. u32 num_backends,
  206. u32 backend_disable_mask)
  207. {
  208. u32 backend_map = 0;
  209. u32 enabled_backends_mask;
  210. u32 enabled_backends_count;
  211. u32 cur_pipe;
  212. u32 swizzle_pipe[R7XX_MAX_PIPES];
  213. u32 cur_backend;
  214. u32 i;
  215. if (num_tile_pipes > R7XX_MAX_PIPES)
  216. num_tile_pipes = R7XX_MAX_PIPES;
  217. if (num_tile_pipes < 1)
  218. num_tile_pipes = 1;
  219. if (num_backends > R7XX_MAX_BACKENDS)
  220. num_backends = R7XX_MAX_BACKENDS;
  221. if (num_backends < 1)
  222. num_backends = 1;
  223. enabled_backends_mask = 0;
  224. enabled_backends_count = 0;
  225. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  226. if (((backend_disable_mask >> i) & 1) == 0) {
  227. enabled_backends_mask |= (1 << i);
  228. ++enabled_backends_count;
  229. }
  230. if (enabled_backends_count == num_backends)
  231. break;
  232. }
  233. if (enabled_backends_count == 0) {
  234. enabled_backends_mask = 1;
  235. enabled_backends_count = 1;
  236. }
  237. if (enabled_backends_count != num_backends)
  238. num_backends = enabled_backends_count;
  239. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  240. switch (num_tile_pipes) {
  241. case 1:
  242. swizzle_pipe[0] = 0;
  243. break;
  244. case 2:
  245. swizzle_pipe[0] = 0;
  246. swizzle_pipe[1] = 1;
  247. break;
  248. case 3:
  249. swizzle_pipe[0] = 0;
  250. swizzle_pipe[1] = 2;
  251. swizzle_pipe[2] = 1;
  252. break;
  253. case 4:
  254. swizzle_pipe[0] = 0;
  255. swizzle_pipe[1] = 2;
  256. swizzle_pipe[2] = 3;
  257. swizzle_pipe[3] = 1;
  258. break;
  259. case 5:
  260. swizzle_pipe[0] = 0;
  261. swizzle_pipe[1] = 2;
  262. swizzle_pipe[2] = 4;
  263. swizzle_pipe[3] = 1;
  264. swizzle_pipe[4] = 3;
  265. break;
  266. case 6:
  267. swizzle_pipe[0] = 0;
  268. swizzle_pipe[1] = 2;
  269. swizzle_pipe[2] = 4;
  270. swizzle_pipe[3] = 5;
  271. swizzle_pipe[4] = 3;
  272. swizzle_pipe[5] = 1;
  273. break;
  274. case 7:
  275. swizzle_pipe[0] = 0;
  276. swizzle_pipe[1] = 2;
  277. swizzle_pipe[2] = 4;
  278. swizzle_pipe[3] = 6;
  279. swizzle_pipe[4] = 3;
  280. swizzle_pipe[5] = 1;
  281. swizzle_pipe[6] = 5;
  282. break;
  283. case 8:
  284. swizzle_pipe[0] = 0;
  285. swizzle_pipe[1] = 2;
  286. swizzle_pipe[2] = 4;
  287. swizzle_pipe[3] = 6;
  288. swizzle_pipe[4] = 3;
  289. swizzle_pipe[5] = 1;
  290. swizzle_pipe[6] = 7;
  291. swizzle_pipe[7] = 5;
  292. break;
  293. }
  294. cur_backend = 0;
  295. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  296. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  297. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  298. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  299. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  300. }
  301. return backend_map;
  302. }
  303. static void rv770_gpu_init(struct radeon_device *rdev)
  304. {
  305. int i, j, num_qd_pipes;
  306. u32 sx_debug_1;
  307. u32 smx_dc_ctl0;
  308. u32 num_gs_verts_per_thread;
  309. u32 vgt_gs_per_es;
  310. u32 gs_prim_buffer_depth = 0;
  311. u32 sq_ms_fifo_sizes;
  312. u32 sq_config;
  313. u32 sq_thread_resource_mgmt;
  314. u32 hdp_host_path_cntl;
  315. u32 sq_dyn_gpr_size_simd_ab_0;
  316. u32 backend_map;
  317. u32 gb_tiling_config = 0;
  318. u32 cc_rb_backend_disable = 0;
  319. u32 cc_gc_shader_pipe_config = 0;
  320. u32 mc_arb_ramcfg;
  321. u32 db_debug4;
  322. /* setup chip specs */
  323. switch (rdev->family) {
  324. case CHIP_RV770:
  325. rdev->config.rv770.max_pipes = 4;
  326. rdev->config.rv770.max_tile_pipes = 8;
  327. rdev->config.rv770.max_simds = 10;
  328. rdev->config.rv770.max_backends = 4;
  329. rdev->config.rv770.max_gprs = 256;
  330. rdev->config.rv770.max_threads = 248;
  331. rdev->config.rv770.max_stack_entries = 512;
  332. rdev->config.rv770.max_hw_contexts = 8;
  333. rdev->config.rv770.max_gs_threads = 16 * 2;
  334. rdev->config.rv770.sx_max_export_size = 128;
  335. rdev->config.rv770.sx_max_export_pos_size = 16;
  336. rdev->config.rv770.sx_max_export_smx_size = 112;
  337. rdev->config.rv770.sq_num_cf_insts = 2;
  338. rdev->config.rv770.sx_num_of_sets = 7;
  339. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  340. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  341. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  342. break;
  343. case CHIP_RV730:
  344. rdev->config.rv770.max_pipes = 2;
  345. rdev->config.rv770.max_tile_pipes = 4;
  346. rdev->config.rv770.max_simds = 8;
  347. rdev->config.rv770.max_backends = 2;
  348. rdev->config.rv770.max_gprs = 128;
  349. rdev->config.rv770.max_threads = 248;
  350. rdev->config.rv770.max_stack_entries = 256;
  351. rdev->config.rv770.max_hw_contexts = 8;
  352. rdev->config.rv770.max_gs_threads = 16 * 2;
  353. rdev->config.rv770.sx_max_export_size = 256;
  354. rdev->config.rv770.sx_max_export_pos_size = 32;
  355. rdev->config.rv770.sx_max_export_smx_size = 224;
  356. rdev->config.rv770.sq_num_cf_insts = 2;
  357. rdev->config.rv770.sx_num_of_sets = 7;
  358. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  359. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  360. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  361. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  362. rdev->config.rv770.sx_max_export_pos_size -= 16;
  363. rdev->config.rv770.sx_max_export_smx_size += 16;
  364. }
  365. break;
  366. case CHIP_RV710:
  367. rdev->config.rv770.max_pipes = 2;
  368. rdev->config.rv770.max_tile_pipes = 2;
  369. rdev->config.rv770.max_simds = 2;
  370. rdev->config.rv770.max_backends = 1;
  371. rdev->config.rv770.max_gprs = 256;
  372. rdev->config.rv770.max_threads = 192;
  373. rdev->config.rv770.max_stack_entries = 256;
  374. rdev->config.rv770.max_hw_contexts = 4;
  375. rdev->config.rv770.max_gs_threads = 8 * 2;
  376. rdev->config.rv770.sx_max_export_size = 128;
  377. rdev->config.rv770.sx_max_export_pos_size = 16;
  378. rdev->config.rv770.sx_max_export_smx_size = 112;
  379. rdev->config.rv770.sq_num_cf_insts = 1;
  380. rdev->config.rv770.sx_num_of_sets = 7;
  381. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  382. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  383. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  384. break;
  385. case CHIP_RV740:
  386. rdev->config.rv770.max_pipes = 4;
  387. rdev->config.rv770.max_tile_pipes = 4;
  388. rdev->config.rv770.max_simds = 8;
  389. rdev->config.rv770.max_backends = 4;
  390. rdev->config.rv770.max_gprs = 256;
  391. rdev->config.rv770.max_threads = 248;
  392. rdev->config.rv770.max_stack_entries = 512;
  393. rdev->config.rv770.max_hw_contexts = 8;
  394. rdev->config.rv770.max_gs_threads = 16 * 2;
  395. rdev->config.rv770.sx_max_export_size = 256;
  396. rdev->config.rv770.sx_max_export_pos_size = 32;
  397. rdev->config.rv770.sx_max_export_smx_size = 224;
  398. rdev->config.rv770.sq_num_cf_insts = 2;
  399. rdev->config.rv770.sx_num_of_sets = 7;
  400. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  401. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  402. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  403. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  404. rdev->config.rv770.sx_max_export_pos_size -= 16;
  405. rdev->config.rv770.sx_max_export_smx_size += 16;
  406. }
  407. break;
  408. default:
  409. break;
  410. }
  411. /* Initialize HDP */
  412. j = 0;
  413. for (i = 0; i < 32; i++) {
  414. WREG32((0x2c14 + j), 0x00000000);
  415. WREG32((0x2c18 + j), 0x00000000);
  416. WREG32((0x2c1c + j), 0x00000000);
  417. WREG32((0x2c20 + j), 0x00000000);
  418. WREG32((0x2c24 + j), 0x00000000);
  419. j += 0x18;
  420. }
  421. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  422. /* setup tiling, simd, pipe config */
  423. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  424. switch (rdev->config.rv770.max_tile_pipes) {
  425. case 1:
  426. gb_tiling_config |= PIPE_TILING(0);
  427. break;
  428. case 2:
  429. gb_tiling_config |= PIPE_TILING(1);
  430. break;
  431. case 4:
  432. gb_tiling_config |= PIPE_TILING(2);
  433. break;
  434. case 8:
  435. gb_tiling_config |= PIPE_TILING(3);
  436. break;
  437. default:
  438. break;
  439. }
  440. if (rdev->family == CHIP_RV770)
  441. gb_tiling_config |= BANK_TILING(1);
  442. else
  443. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  444. gb_tiling_config |= GROUP_SIZE(0);
  445. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  446. gb_tiling_config |= ROW_TILING(3);
  447. gb_tiling_config |= SAMPLE_SPLIT(3);
  448. } else {
  449. gb_tiling_config |=
  450. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  451. gb_tiling_config |=
  452. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  453. }
  454. gb_tiling_config |= BANK_SWAPS(1);
  455. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  456. rdev->config.rv770.max_backends,
  457. (0xff << rdev->config.rv770.max_backends) & 0xff);
  458. gb_tiling_config |= BACKEND_MAP(backend_map);
  459. cc_gc_shader_pipe_config =
  460. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  461. cc_gc_shader_pipe_config |=
  462. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  463. cc_rb_backend_disable =
  464. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  465. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  466. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  467. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  468. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  469. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  470. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  471. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  472. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  473. WREG32(CGTS_TCC_DISABLE, 0);
  474. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  475. WREG32(CGTS_USER_TCC_DISABLE, 0);
  476. num_qd_pipes =
  477. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  478. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  479. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  480. /* set HW defaults for 3D engine */
  481. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  482. ROQ_IB2_START(0x2b)));
  483. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  484. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  485. SYNC_GRADIENT |
  486. SYNC_WALKER |
  487. SYNC_ALIGNER));
  488. sx_debug_1 = RREG32(SX_DEBUG_1);
  489. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  490. WREG32(SX_DEBUG_1, sx_debug_1);
  491. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  492. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  493. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  494. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  495. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  496. GS_FLUSH_CTL(4) |
  497. ACK_FLUSH_CTL(3) |
  498. SYNC_FLUSH_CTL));
  499. if (rdev->family == CHIP_RV770)
  500. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  501. else {
  502. db_debug4 = RREG32(DB_DEBUG4);
  503. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  504. WREG32(DB_DEBUG4, db_debug4);
  505. }
  506. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  507. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  508. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  509. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  510. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  511. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  512. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  513. WREG32(VGT_NUM_INSTANCES, 1);
  514. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  515. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  516. WREG32(CP_PERFMON_CNTL, 0);
  517. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  518. DONE_FIFO_HIWATER(0xe0) |
  519. ALU_UPDATE_FIFO_HIWATER(0x8));
  520. switch (rdev->family) {
  521. case CHIP_RV770:
  522. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  523. break;
  524. case CHIP_RV730:
  525. case CHIP_RV710:
  526. case CHIP_RV740:
  527. default:
  528. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  529. break;
  530. }
  531. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  532. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  533. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  534. */
  535. sq_config = RREG32(SQ_CONFIG);
  536. sq_config &= ~(PS_PRIO(3) |
  537. VS_PRIO(3) |
  538. GS_PRIO(3) |
  539. ES_PRIO(3));
  540. sq_config |= (DX9_CONSTS |
  541. VC_ENABLE |
  542. EXPORT_SRC_C |
  543. PS_PRIO(0) |
  544. VS_PRIO(1) |
  545. GS_PRIO(2) |
  546. ES_PRIO(3));
  547. if (rdev->family == CHIP_RV710)
  548. /* no vertex cache */
  549. sq_config &= ~VC_ENABLE;
  550. WREG32(SQ_CONFIG, sq_config);
  551. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  552. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  553. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  554. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  555. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  556. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  557. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  558. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  559. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  560. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  561. else
  562. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  563. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  564. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  565. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  566. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  567. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  568. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  569. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  570. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  571. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  572. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  573. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  574. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  575. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  576. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  577. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  578. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  579. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  580. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  581. FORCE_EOV_MAX_REZ_CNT(255)));
  582. if (rdev->family == CHIP_RV710)
  583. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  584. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  585. else
  586. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  587. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  588. switch (rdev->family) {
  589. case CHIP_RV770:
  590. case CHIP_RV730:
  591. case CHIP_RV740:
  592. gs_prim_buffer_depth = 384;
  593. break;
  594. case CHIP_RV710:
  595. gs_prim_buffer_depth = 128;
  596. break;
  597. default:
  598. break;
  599. }
  600. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  601. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  602. /* Max value for this is 256 */
  603. if (vgt_gs_per_es > 256)
  604. vgt_gs_per_es = 256;
  605. WREG32(VGT_ES_PER_GS, 128);
  606. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  607. WREG32(VGT_GS_PER_VS, 2);
  608. /* more default values. 2D/3D driver should adjust as needed */
  609. WREG32(VGT_GS_VERTEX_REUSE, 16);
  610. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  611. WREG32(VGT_STRMOUT_EN, 0);
  612. WREG32(SX_MISC, 0);
  613. WREG32(PA_SC_MODE_CNTL, 0);
  614. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  615. WREG32(PA_SC_AA_CONFIG, 0);
  616. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  617. WREG32(PA_SC_LINE_STIPPLE, 0);
  618. WREG32(SPI_INPUT_Z, 0);
  619. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  620. WREG32(CB_COLOR7_FRAG, 0);
  621. /* clear render buffer base addresses */
  622. WREG32(CB_COLOR0_BASE, 0);
  623. WREG32(CB_COLOR1_BASE, 0);
  624. WREG32(CB_COLOR2_BASE, 0);
  625. WREG32(CB_COLOR3_BASE, 0);
  626. WREG32(CB_COLOR4_BASE, 0);
  627. WREG32(CB_COLOR5_BASE, 0);
  628. WREG32(CB_COLOR6_BASE, 0);
  629. WREG32(CB_COLOR7_BASE, 0);
  630. WREG32(TCP_CNTL, 0);
  631. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  632. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  633. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  634. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  635. NUM_CLIP_SEQ(3)));
  636. }
  637. int rv770_mc_init(struct radeon_device *rdev)
  638. {
  639. fixed20_12 a;
  640. u32 tmp;
  641. int r;
  642. /* Get VRAM informations */
  643. /* FIXME: Don't know how to determine vram width, need to check
  644. * vram_width usage
  645. */
  646. rdev->mc.vram_width = 128;
  647. rdev->mc.vram_is_ddr = true;
  648. /* Could aper size report 0 ? */
  649. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  650. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  651. /* Setup GPU memory space */
  652. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  653. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  654. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  655. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  656. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  657. rdev->mc.real_vram_size = rdev->mc.aper_size;
  658. if (rdev->flags & RADEON_IS_AGP) {
  659. r = radeon_agp_init(rdev);
  660. if (r)
  661. return r;
  662. /* gtt_size is setup by radeon_agp_init */
  663. rdev->mc.gtt_location = rdev->mc.agp_base;
  664. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  665. /* Try to put vram before or after AGP because we
  666. * we want SYSTEM_APERTURE to cover both VRAM and
  667. * AGP so that GPU can catch out of VRAM/AGP access
  668. */
  669. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  670. /* Enought place before */
  671. rdev->mc.vram_location = rdev->mc.gtt_location -
  672. rdev->mc.mc_vram_size;
  673. } else if (tmp > rdev->mc.mc_vram_size) {
  674. /* Enought place after */
  675. rdev->mc.vram_location = rdev->mc.gtt_location +
  676. rdev->mc.gtt_size;
  677. } else {
  678. /* Try to setup VRAM then AGP might not
  679. * not work on some card
  680. */
  681. rdev->mc.vram_location = 0x00000000UL;
  682. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  683. }
  684. } else {
  685. rdev->mc.vram_location = 0x00000000UL;
  686. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  687. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  688. }
  689. rdev->mc.vram_start = rdev->mc.vram_location;
  690. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  691. rdev->mc.gtt_start = rdev->mc.gtt_location;
  692. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  693. /* FIXME: we should enforce default clock in case GPU is not in
  694. * default setup
  695. */
  696. a.full = rfixed_const(100);
  697. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  698. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  699. return 0;
  700. }
  701. int rv770_gpu_reset(struct radeon_device *rdev)
  702. {
  703. /* FIXME: implement any rv770 specific bits */
  704. return r600_gpu_reset(rdev);
  705. }
  706. static int rv770_startup(struct radeon_device *rdev)
  707. {
  708. int r;
  709. rv770_mc_program(rdev);
  710. r = rv770_pcie_gart_enable(rdev);
  711. if (r)
  712. return r;
  713. rv770_gpu_init(rdev);
  714. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  715. &rdev->r600_blit.shader_gpu_addr);
  716. if (r) {
  717. DRM_ERROR("failed to pin blit object %d\n", r);
  718. return r;
  719. }
  720. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  721. if (r)
  722. return r;
  723. r = rv770_cp_load_microcode(rdev);
  724. if (r)
  725. return r;
  726. r = r600_cp_resume(rdev);
  727. if (r)
  728. return r;
  729. /* write back buffer are not vital so don't worry about failure */
  730. r600_wb_enable(rdev);
  731. return 0;
  732. }
  733. int rv770_resume(struct radeon_device *rdev)
  734. {
  735. int r;
  736. if (rv770_gpu_reset(rdev)) {
  737. /* FIXME: what do we want to do here ? */
  738. }
  739. /* post card */
  740. if (rdev->is_atom_bios) {
  741. atom_asic_init(rdev->mode_info.atom_context);
  742. } else {
  743. radeon_combios_asic_init(rdev->ddev);
  744. }
  745. /* Initialize clocks */
  746. r = radeon_clocks_init(rdev);
  747. if (r) {
  748. return r;
  749. }
  750. r = rv770_startup(rdev);
  751. if (r) {
  752. DRM_ERROR("r600 startup failed on resume\n");
  753. return r;
  754. }
  755. r = r600_ib_test(rdev);
  756. if (r) {
  757. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  758. return r;
  759. }
  760. return r;
  761. }
  762. int rv770_suspend(struct radeon_device *rdev)
  763. {
  764. /* FIXME: we should wait for ring to be empty */
  765. r700_cp_stop(rdev);
  766. rdev->cp.ready = false;
  767. r600_wb_disable(rdev);
  768. rv770_pcie_gart_disable(rdev);
  769. /* unpin shaders bo */
  770. radeon_object_unpin(rdev->r600_blit.shader_obj);
  771. return 0;
  772. }
  773. /* Plan is to move initialization in that function and use
  774. * helper function so that radeon_device_init pretty much
  775. * do nothing more than calling asic specific function. This
  776. * should also allow to remove a bunch of callback function
  777. * like vram_info.
  778. */
  779. int rv770_init(struct radeon_device *rdev)
  780. {
  781. int r;
  782. r = radeon_dummy_page_init(rdev);
  783. if (r)
  784. return r;
  785. /* This don't do much */
  786. r = radeon_gem_init(rdev);
  787. if (r)
  788. return r;
  789. /* Read BIOS */
  790. if (!radeon_get_bios(rdev)) {
  791. if (ASIC_IS_AVIVO(rdev))
  792. return -EINVAL;
  793. }
  794. /* Must be an ATOMBIOS */
  795. if (!rdev->is_atom_bios)
  796. return -EINVAL;
  797. r = radeon_atombios_init(rdev);
  798. if (r)
  799. return r;
  800. /* Post card if necessary */
  801. if (!r600_card_posted(rdev) && rdev->bios) {
  802. DRM_INFO("GPU not posted. posting now...\n");
  803. atom_asic_init(rdev->mode_info.atom_context);
  804. }
  805. /* Initialize scratch registers */
  806. r600_scratch_init(rdev);
  807. /* Initialize surface registers */
  808. radeon_surface_init(rdev);
  809. radeon_get_clock_info(rdev->ddev);
  810. r = radeon_clocks_init(rdev);
  811. if (r)
  812. return r;
  813. /* Fence driver */
  814. r = radeon_fence_driver_init(rdev);
  815. if (r)
  816. return r;
  817. r = rv770_mc_init(rdev);
  818. if (r) {
  819. if (rdev->flags & RADEON_IS_AGP) {
  820. /* Retry with disabling AGP */
  821. rv770_fini(rdev);
  822. rdev->flags &= ~RADEON_IS_AGP;
  823. return rv770_init(rdev);
  824. }
  825. return r;
  826. }
  827. /* Memory manager */
  828. r = radeon_object_init(rdev);
  829. if (r)
  830. return r;
  831. rdev->cp.ring_obj = NULL;
  832. r600_ring_init(rdev, 1024 * 1024);
  833. if (!rdev->me_fw || !rdev->pfp_fw) {
  834. r = r600_cp_init_microcode(rdev);
  835. if (r) {
  836. DRM_ERROR("Failed to load firmware!\n");
  837. return r;
  838. }
  839. }
  840. r = r600_pcie_gart_init(rdev);
  841. if (r)
  842. return r;
  843. rdev->accel_working = true;
  844. r = r600_blit_init(rdev);
  845. if (r) {
  846. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  847. rdev->accel_working = false;
  848. }
  849. r = rv770_startup(rdev);
  850. if (r) {
  851. if (rdev->flags & RADEON_IS_AGP) {
  852. /* Retry with disabling AGP */
  853. rv770_fini(rdev);
  854. rdev->flags &= ~RADEON_IS_AGP;
  855. return rv770_init(rdev);
  856. }
  857. rv770_suspend(rdev);
  858. r600_wb_fini(rdev);
  859. radeon_ib_pool_fini(rdev);
  860. radeon_ring_fini(rdev);
  861. rv770_pcie_gart_fini(rdev);
  862. rdev->accel_working = false;
  863. }
  864. if (rdev->accel_working) {
  865. r = radeon_ib_pool_init(rdev);
  866. if (r) {
  867. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  868. rdev->accel_working = false;
  869. }
  870. r = r600_ib_test(rdev);
  871. if (r) {
  872. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  873. rdev->accel_working = false;
  874. }
  875. }
  876. return 0;
  877. }
  878. void rv770_fini(struct radeon_device *rdev)
  879. {
  880. rv770_suspend(rdev);
  881. r600_blit_fini(rdev);
  882. radeon_ring_fini(rdev);
  883. r600_wb_fini(rdev);
  884. rv770_pcie_gart_fini(rdev);
  885. radeon_gem_fini(rdev);
  886. radeon_fence_driver_fini(rdev);
  887. radeon_clocks_fini(rdev);
  888. #if __OS_HAS_AGP
  889. if (rdev->flags & RADEON_IS_AGP)
  890. radeon_agp_fini(rdev);
  891. #endif
  892. radeon_object_fini(rdev);
  893. if (rdev->is_atom_bios) {
  894. radeon_atombios_fini(rdev);
  895. } else {
  896. radeon_combios_fini(rdev);
  897. }
  898. kfree(rdev->bios);
  899. rdev->bios = NULL;
  900. radeon_dummy_page_fini(rdev);
  901. }