hw_irq.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. #ifndef __ASM_SH_HW_IRQ_H
  2. #define __ASM_SH_HW_IRQ_H
  3. #include <linux/init.h>
  4. #include <asm/atomic.h>
  5. extern atomic_t irq_err_count;
  6. struct intc2_data {
  7. unsigned short irq;
  8. unsigned char ipr_offset, ipr_shift;
  9. unsigned char msk_offset, msk_shift;
  10. unsigned char priority;
  11. };
  12. struct intc2_desc {
  13. unsigned long prio_base;
  14. unsigned long msk_base;
  15. unsigned long mskclr_base;
  16. struct intc2_data *intc2_data;
  17. unsigned int nr_irqs;
  18. struct irq_chip chip;
  19. };
  20. void register_intc2_controller(struct intc2_desc *);
  21. struct ipr_data {
  22. unsigned char irq;
  23. unsigned char ipr_idx; /* Index for the IPR registered */
  24. unsigned char shift; /* Number of bits to shift the data */
  25. unsigned char priority; /* The priority */
  26. };
  27. struct ipr_desc {
  28. unsigned long *ipr_offsets;
  29. unsigned int nr_offsets;
  30. struct ipr_data *ipr_data;
  31. unsigned int nr_irqs;
  32. struct irq_chip chip;
  33. };
  34. void register_ipr_controller(struct ipr_desc *);
  35. /*
  36. * Enable individual interrupt mode for external IPR IRQs.
  37. */
  38. void __init ipr_irq_enable_irlm(void);
  39. typedef unsigned char intc_enum;
  40. struct intc_vect {
  41. intc_enum enum_id;
  42. unsigned short vect;
  43. };
  44. #define INTC_VECT(enum_id, vect) { enum_id, vect }
  45. struct intc_prio {
  46. intc_enum enum_id;
  47. unsigned char priority;
  48. };
  49. #define INTC_PRIO(enum_id, prio) { enum_id, prio }
  50. struct intc_group {
  51. intc_enum enum_id;
  52. intc_enum *enum_ids;
  53. };
  54. #define INTC_GROUP(enum_id, ids...) { enum_id, (intc_enum []) { ids, 0 } }
  55. struct intc_mask_reg {
  56. unsigned long set_reg, clr_reg, reg_width;
  57. intc_enum enum_ids[32];
  58. };
  59. struct intc_prio_reg {
  60. unsigned long reg, reg_width, field_width;
  61. intc_enum enum_ids[16];
  62. };
  63. struct intc_sense_reg {
  64. unsigned long reg, reg_width, field_width;
  65. intc_enum enum_ids[16];
  66. };
  67. struct intc_desc {
  68. struct intc_vect *vectors;
  69. unsigned int nr_vectors;
  70. struct intc_group *groups;
  71. unsigned int nr_groups;
  72. struct intc_prio *priorities;
  73. unsigned int nr_priorities;
  74. struct intc_mask_reg *mask_regs;
  75. unsigned int nr_mask_regs;
  76. struct intc_prio_reg *prio_regs;
  77. unsigned int nr_prio_regs;
  78. struct intc_sense_reg *sense_regs;
  79. unsigned int nr_sense_regs;
  80. struct irq_chip chip;
  81. };
  82. #define _INTC_ARRAY(a) a, sizeof(a)/sizeof(*a)
  83. #define DECLARE_INTC_DESC(symbol, chipname, vectors, groups, \
  84. priorities, mask_regs, prio_regs, sense_regs) \
  85. struct intc_desc symbol = { \
  86. _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \
  87. _INTC_ARRAY(priorities), \
  88. _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \
  89. _INTC_ARRAY(sense_regs), \
  90. .chip.name = chipname, \
  91. }
  92. void __init register_intc_controller(struct intc_desc *desc);
  93. void __init plat_irq_setup(void);
  94. enum { IRQ_MODE_IRQ, IRQ_MODE_IRL7654, IRQ_MODE_IRL3210 };
  95. void __init plat_irq_setup_pins(int mode);
  96. #endif /* __ASM_SH_HW_IRQ_H */