sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/device.h>
  37. #include <scsi/scsi_host.h>
  38. #include <linux/libata.h>
  39. #define DRV_NAME "sata_qstor"
  40. #define DRV_VERSION "0.08"
  41. enum {
  42. QS_MMIO_BAR = 4,
  43. QS_PORTS = 4,
  44. QS_MAX_PRD = LIBATA_MAX_PRD,
  45. QS_CPB_ORDER = 6,
  46. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  47. QS_PRD_BYTES = QS_MAX_PRD * 16,
  48. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  49. /* global register offsets */
  50. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  51. QS_HID_HPHY = 0x0004, /* host physical interface info */
  52. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  53. QS_HST_SFF = 0x0100, /* host status fifo offset */
  54. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  55. /* global control bits */
  56. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  57. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  58. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  59. /* per-channel register offsets */
  60. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  61. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  62. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  63. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  64. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  65. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  66. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  67. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  68. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  69. /* channel control bits */
  70. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  71. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  72. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  73. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  74. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  75. /* pkt sub-field headers */
  76. QS_HCB_HDR = 0x01, /* Host Control Block header */
  77. QS_DCB_HDR = 0x02, /* Device Control Block header */
  78. /* pkt HCB flag bits */
  79. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  80. QS_HF_DAT = (1 << 3), /* DATa pkt */
  81. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  82. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  83. /* pkt DCB flag bits */
  84. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  85. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  86. /* PCI device IDs */
  87. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  88. };
  89. enum {
  90. QS_DMA_BOUNDARY = ~0UL
  91. };
  92. typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
  93. struct qs_port_priv {
  94. u8 *pkt;
  95. dma_addr_t pkt_dma;
  96. qs_state_t state;
  97. };
  98. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  99. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  100. static int qs_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host *host);
  103. static void qs_phy_reset(struct ata_port *ap);
  104. static void qs_qc_prep(struct ata_queued_cmd *qc);
  105. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  106. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  107. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  108. static u8 qs_bmdma_status(struct ata_port *ap);
  109. static void qs_irq_clear(struct ata_port *ap);
  110. static void qs_eng_timeout(struct ata_port *ap);
  111. static struct scsi_host_template qs_ata_sht = {
  112. .module = THIS_MODULE,
  113. .name = DRV_NAME,
  114. .ioctl = ata_scsi_ioctl,
  115. .queuecommand = ata_scsi_queuecmd,
  116. .can_queue = ATA_DEF_QUEUE,
  117. .this_id = ATA_SHT_THIS_ID,
  118. .sg_tablesize = QS_MAX_PRD,
  119. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  120. .emulated = ATA_SHT_EMULATED,
  121. //FIXME .use_clustering = ATA_SHT_USE_CLUSTERING,
  122. .use_clustering = ENABLE_CLUSTERING,
  123. .proc_name = DRV_NAME,
  124. .dma_boundary = QS_DMA_BOUNDARY,
  125. .slave_configure = ata_scsi_slave_config,
  126. .slave_destroy = ata_scsi_slave_destroy,
  127. .bios_param = ata_std_bios_param,
  128. };
  129. static const struct ata_port_operations qs_ata_ops = {
  130. .port_disable = ata_port_disable,
  131. .tf_load = ata_tf_load,
  132. .tf_read = ata_tf_read,
  133. .check_status = ata_check_status,
  134. .check_atapi_dma = qs_check_atapi_dma,
  135. .exec_command = ata_exec_command,
  136. .dev_select = ata_std_dev_select,
  137. .phy_reset = qs_phy_reset,
  138. .qc_prep = qs_qc_prep,
  139. .qc_issue = qs_qc_issue,
  140. .data_xfer = ata_data_xfer,
  141. .eng_timeout = qs_eng_timeout,
  142. .irq_clear = qs_irq_clear,
  143. .irq_on = ata_irq_on,
  144. .irq_ack = ata_irq_ack,
  145. .scr_read = qs_scr_read,
  146. .scr_write = qs_scr_write,
  147. .port_start = qs_port_start,
  148. .host_stop = qs_host_stop,
  149. .bmdma_stop = qs_bmdma_stop,
  150. .bmdma_status = qs_bmdma_status,
  151. };
  152. static const struct ata_port_info qs_port_info[] = {
  153. /* board_2068_idx */
  154. {
  155. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  156. ATA_FLAG_SATA_RESET |
  157. //FIXME ATA_FLAG_SRST |
  158. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  159. .pio_mask = 0x10, /* pio4 */
  160. .udma_mask = ATA_UDMA6,
  161. .port_ops = &qs_ata_ops,
  162. },
  163. };
  164. static const struct pci_device_id qs_ata_pci_tbl[] = {
  165. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  166. { } /* terminate list */
  167. };
  168. static struct pci_driver qs_ata_pci_driver = {
  169. .name = DRV_NAME,
  170. .id_table = qs_ata_pci_tbl,
  171. .probe = qs_ata_init_one,
  172. .remove = ata_pci_remove_one,
  173. };
  174. static void __iomem *qs_mmio_base(struct ata_host *host)
  175. {
  176. return host->iomap[QS_MMIO_BAR];
  177. }
  178. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  179. {
  180. return 1; /* ATAPI DMA not supported */
  181. }
  182. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  183. {
  184. /* nothing */
  185. }
  186. static u8 qs_bmdma_status(struct ata_port *ap)
  187. {
  188. return 0;
  189. }
  190. static void qs_irq_clear(struct ata_port *ap)
  191. {
  192. /* nothing */
  193. }
  194. static inline void qs_enter_reg_mode(struct ata_port *ap)
  195. {
  196. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  197. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  198. readb(chan + QS_CCT_CTR0); /* flush */
  199. }
  200. static inline void qs_reset_channel_logic(struct ata_port *ap)
  201. {
  202. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  203. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  204. readb(chan + QS_CCT_CTR0); /* flush */
  205. qs_enter_reg_mode(ap);
  206. }
  207. static void qs_phy_reset(struct ata_port *ap)
  208. {
  209. struct qs_port_priv *pp = ap->private_data;
  210. pp->state = qs_state_idle;
  211. qs_reset_channel_logic(ap);
  212. sata_phy_reset(ap);
  213. }
  214. static void qs_eng_timeout(struct ata_port *ap)
  215. {
  216. struct qs_port_priv *pp = ap->private_data;
  217. if (pp->state != qs_state_idle) /* healthy paranoia */
  218. pp->state = qs_state_mmio;
  219. qs_reset_channel_logic(ap);
  220. ata_eng_timeout(ap);
  221. }
  222. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  223. {
  224. if (sc_reg > SCR_CONTROL)
  225. return -EINVAL;
  226. *val = readl(ap->ioaddr.scr_addr + (sc_reg * 8));
  227. return 0;
  228. }
  229. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  230. {
  231. if (sc_reg > SCR_CONTROL)
  232. return -EINVAL;
  233. writel(val, ap->ioaddr.scr_addr + (sc_reg * 8));
  234. return 0;
  235. }
  236. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  237. {
  238. struct scatterlist *sg;
  239. struct ata_port *ap = qc->ap;
  240. struct qs_port_priv *pp = ap->private_data;
  241. unsigned int nelem;
  242. u8 *prd = pp->pkt + QS_CPB_BYTES;
  243. WARN_ON(qc->__sg == NULL);
  244. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  245. nelem = 0;
  246. ata_for_each_sg(sg, qc) {
  247. u64 addr;
  248. u32 len;
  249. addr = sg_dma_address(sg);
  250. *(__le64 *)prd = cpu_to_le64(addr);
  251. prd += sizeof(u64);
  252. len = sg_dma_len(sg);
  253. *(__le32 *)prd = cpu_to_le32(len);
  254. prd += sizeof(u64);
  255. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  256. (unsigned long long)addr, len);
  257. nelem++;
  258. }
  259. return nelem;
  260. }
  261. static void qs_qc_prep(struct ata_queued_cmd *qc)
  262. {
  263. struct qs_port_priv *pp = qc->ap->private_data;
  264. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  265. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  266. u64 addr;
  267. unsigned int nelem;
  268. VPRINTK("ENTER\n");
  269. qs_enter_reg_mode(qc->ap);
  270. if (qc->tf.protocol != ATA_PROT_DMA) {
  271. ata_qc_prep(qc);
  272. return;
  273. }
  274. nelem = qs_fill_sg(qc);
  275. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  276. hflags |= QS_HF_DIRO;
  277. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  278. dflags |= QS_DF_ELBA;
  279. /* host control block (HCB) */
  280. buf[ 0] = QS_HCB_HDR;
  281. buf[ 1] = hflags;
  282. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  283. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  284. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  285. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  286. /* device control block (DCB) */
  287. buf[24] = QS_DCB_HDR;
  288. buf[28] = dflags;
  289. /* frame information structure (FIS) */
  290. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  291. }
  292. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  293. {
  294. struct ata_port *ap = qc->ap;
  295. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  296. VPRINTK("ENTER, ap %p\n", ap);
  297. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  298. wmb(); /* flush PRDs and pkt to memory */
  299. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  300. readl(chan + QS_CCT_CFF); /* flush */
  301. }
  302. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  303. {
  304. struct qs_port_priv *pp = qc->ap->private_data;
  305. switch (qc->tf.protocol) {
  306. case ATA_PROT_DMA:
  307. pp->state = qs_state_pkt;
  308. qs_packet_start(qc);
  309. return 0;
  310. case ATA_PROT_ATAPI_DMA:
  311. BUG();
  312. break;
  313. default:
  314. break;
  315. }
  316. pp->state = qs_state_mmio;
  317. return ata_qc_issue_prot(qc);
  318. }
  319. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  320. {
  321. unsigned int handled = 0;
  322. u8 sFFE;
  323. u8 __iomem *mmio_base = qs_mmio_base(host);
  324. do {
  325. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  326. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  327. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  328. sFFE = sff1 >> 31; /* empty flag */
  329. if (sEVLD) {
  330. u8 sDST = sff0 >> 16; /* dev status */
  331. u8 sHST = sff1 & 0x3f; /* host status */
  332. unsigned int port_no = (sff1 >> 8) & 0x03;
  333. struct ata_port *ap = host->ports[port_no];
  334. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  335. sff1, sff0, port_no, sHST, sDST);
  336. handled = 1;
  337. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  338. struct ata_queued_cmd *qc;
  339. struct qs_port_priv *pp = ap->private_data;
  340. if (!pp || pp->state != qs_state_pkt)
  341. continue;
  342. qc = ata_qc_from_tag(ap, ap->active_tag);
  343. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  344. switch (sHST) {
  345. case 0: /* successful CPB */
  346. case 3: /* device error */
  347. pp->state = qs_state_idle;
  348. qs_enter_reg_mode(qc->ap);
  349. qc->err_mask |= ac_err_mask(sDST);
  350. ata_qc_complete(qc);
  351. break;
  352. default:
  353. break;
  354. }
  355. }
  356. }
  357. }
  358. } while (!sFFE);
  359. return handled;
  360. }
  361. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  362. {
  363. unsigned int handled = 0, port_no;
  364. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  365. struct ata_port *ap;
  366. ap = host->ports[port_no];
  367. if (ap &&
  368. !(ap->flags & ATA_FLAG_DISABLED)) {
  369. struct ata_queued_cmd *qc;
  370. struct qs_port_priv *pp = ap->private_data;
  371. if (!pp || pp->state != qs_state_mmio)
  372. continue;
  373. qc = ata_qc_from_tag(ap, ap->active_tag);
  374. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  375. /* check main status, clearing INTRQ */
  376. u8 status = ata_check_status(ap);
  377. if ((status & ATA_BUSY))
  378. continue;
  379. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  380. ap->print_id, qc->tf.protocol, status);
  381. /* complete taskfile transaction */
  382. pp->state = qs_state_idle;
  383. qc->err_mask |= ac_err_mask(status);
  384. ata_qc_complete(qc);
  385. handled = 1;
  386. }
  387. }
  388. }
  389. return handled;
  390. }
  391. static irqreturn_t qs_intr(int irq, void *dev_instance)
  392. {
  393. struct ata_host *host = dev_instance;
  394. unsigned int handled = 0;
  395. VPRINTK("ENTER\n");
  396. spin_lock(&host->lock);
  397. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  398. spin_unlock(&host->lock);
  399. VPRINTK("EXIT\n");
  400. return IRQ_RETVAL(handled);
  401. }
  402. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  403. {
  404. port->cmd_addr =
  405. port->data_addr = base + 0x400;
  406. port->error_addr =
  407. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  408. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  409. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  410. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  411. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  412. port->device_addr = base + 0x430;
  413. port->status_addr =
  414. port->command_addr = base + 0x438;
  415. port->altstatus_addr =
  416. port->ctl_addr = base + 0x440;
  417. port->scr_addr = base + 0xc00;
  418. }
  419. static int qs_port_start(struct ata_port *ap)
  420. {
  421. struct device *dev = ap->host->dev;
  422. struct qs_port_priv *pp;
  423. void __iomem *mmio_base = qs_mmio_base(ap->host);
  424. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  425. u64 addr;
  426. int rc;
  427. rc = ata_port_start(ap);
  428. if (rc)
  429. return rc;
  430. qs_enter_reg_mode(ap);
  431. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  432. if (!pp)
  433. return -ENOMEM;
  434. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  435. GFP_KERNEL);
  436. if (!pp->pkt)
  437. return -ENOMEM;
  438. memset(pp->pkt, 0, QS_PKT_BYTES);
  439. ap->private_data = pp;
  440. addr = (u64)pp->pkt_dma;
  441. writel((u32) addr, chan + QS_CCF_CPBA);
  442. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  443. return 0;
  444. }
  445. static void qs_host_stop(struct ata_host *host)
  446. {
  447. void __iomem *mmio_base = qs_mmio_base(host);
  448. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  449. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  450. }
  451. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  452. {
  453. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  454. unsigned int port_no;
  455. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  456. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  457. /* reset each channel in turn */
  458. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  459. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  460. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  461. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  462. readb(chan + QS_CCT_CTR0); /* flush */
  463. }
  464. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  465. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  466. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  467. /* set FIFO depths to same settings as Windows driver */
  468. writew(32, chan + QS_CFC_HUFT);
  469. writew(32, chan + QS_CFC_HDFT);
  470. writew(10, chan + QS_CFC_DUFT);
  471. writew( 8, chan + QS_CFC_DDFT);
  472. /* set CPB size in bytes, as a power of two */
  473. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  474. }
  475. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  476. }
  477. /*
  478. * The QStor understands 64-bit buses, and uses 64-bit fields
  479. * for DMA pointers regardless of bus width. We just have to
  480. * make sure our DMA masks are set appropriately for whatever
  481. * bridge lies between us and the QStor, and then the DMA mapping
  482. * code will ensure we only ever "see" appropriate buffer addresses.
  483. * If we're 32-bit limited somewhere, then our 64-bit fields will
  484. * just end up with zeros in the upper 32-bits, without any special
  485. * logic required outside of this routine (below).
  486. */
  487. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  488. {
  489. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  490. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  491. if (have_64bit_bus &&
  492. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  493. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  494. if (rc) {
  495. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  496. if (rc) {
  497. dev_printk(KERN_ERR, &pdev->dev,
  498. "64-bit DMA enable failed\n");
  499. return rc;
  500. }
  501. }
  502. } else {
  503. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  504. if (rc) {
  505. dev_printk(KERN_ERR, &pdev->dev,
  506. "32-bit DMA enable failed\n");
  507. return rc;
  508. }
  509. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  510. if (rc) {
  511. dev_printk(KERN_ERR, &pdev->dev,
  512. "32-bit consistent DMA enable failed\n");
  513. return rc;
  514. }
  515. }
  516. return 0;
  517. }
  518. static int qs_ata_init_one(struct pci_dev *pdev,
  519. const struct pci_device_id *ent)
  520. {
  521. static int printed_version;
  522. unsigned int board_idx = (unsigned int) ent->driver_data;
  523. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  524. struct ata_host *host;
  525. int rc, port_no;
  526. if (!printed_version++)
  527. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  528. /* alloc host */
  529. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  530. if (!host)
  531. return -ENOMEM;
  532. /* acquire resources and fill host */
  533. rc = pcim_enable_device(pdev);
  534. if (rc)
  535. return rc;
  536. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  537. return -ENODEV;
  538. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  539. if (rc)
  540. return rc;
  541. host->iomap = pcim_iomap_table(pdev);
  542. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  543. if (rc)
  544. return rc;
  545. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  546. void __iomem *chan =
  547. host->iomap[QS_MMIO_BAR] + (port_no * 0x4000);
  548. qs_ata_setup_port(&host->ports[port_no]->ioaddr, chan);
  549. }
  550. /* initialize adapter */
  551. qs_host_init(host, board_idx);
  552. pci_set_master(pdev);
  553. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  554. &qs_ata_sht);
  555. }
  556. static int __init qs_ata_init(void)
  557. {
  558. return pci_register_driver(&qs_ata_pci_driver);
  559. }
  560. static void __exit qs_ata_exit(void)
  561. {
  562. pci_unregister_driver(&qs_ata_pci_driver);
  563. }
  564. MODULE_AUTHOR("Mark Lord");
  565. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  566. MODULE_LICENSE("GPL");
  567. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  568. MODULE_VERSION(DRV_VERSION);
  569. module_init(qs_ata_init);
  570. module_exit(qs_ata_exit);