intel.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/thread_info.h>
  7. #include <linux/module.h>
  8. #include <asm/processor.h>
  9. #include <asm/pgtable.h>
  10. #include <asm/msr.h>
  11. #include <asm/uaccess.h>
  12. #include <asm/ds.h>
  13. #include <asm/bugs.h>
  14. #ifdef CONFIG_X86_64
  15. #include <asm/topology.h>
  16. #include <asm/numa_64.h>
  17. #endif
  18. #include "cpu.h"
  19. #ifdef CONFIG_X86_LOCAL_APIC
  20. #include <asm/mpspec.h>
  21. #include <asm/apic.h>
  22. #include <mach_apic.h>
  23. #endif
  24. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  25. {
  26. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  27. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  28. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  29. #ifdef CONFIG_X86_64
  30. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  31. #else
  32. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  33. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  34. c->x86_cache_alignment = 128;
  35. #endif
  36. /*
  37. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  38. * with P/T states and does not stop in deep C-states
  39. */
  40. if (c->x86_power & (1 << 8)) {
  41. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  42. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  43. }
  44. /*
  45. * There is a known erratum on Pentium III and Core Solo
  46. * and Core Duo CPUs.
  47. * " Page with PAT set to WC while associated MTRR is UC
  48. * may consolidate to UC "
  49. * Because of this erratum, it is better to stick with
  50. * setting WC in MTRR rather than using PAT on these CPUs.
  51. *
  52. * Enable PAT WC only on P4, Core 2 or later CPUs.
  53. */
  54. if (c->x86 == 6 && c->x86_model < 15)
  55. clear_cpu_cap(c, X86_FEATURE_PAT);
  56. }
  57. #ifdef CONFIG_X86_32
  58. /*
  59. * Early probe support logic for ppro memory erratum #50
  60. *
  61. * This is called before we do cpu ident work
  62. */
  63. int __cpuinit ppro_with_ram_bug(void)
  64. {
  65. /* Uses data from early_cpu_detect now */
  66. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  67. boot_cpu_data.x86 == 6 &&
  68. boot_cpu_data.x86_model == 1 &&
  69. boot_cpu_data.x86_mask < 8) {
  70. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  71. return 1;
  72. }
  73. return 0;
  74. }
  75. #ifdef CONFIG_X86_F00F_BUG
  76. static void __cpuinit trap_init_f00f_bug(void)
  77. {
  78. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  79. /*
  80. * Update the IDT descriptor and reload the IDT so that
  81. * it uses the read-only mapped virtual address.
  82. */
  83. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  84. load_idt(&idt_descr);
  85. }
  86. #endif
  87. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  88. {
  89. unsigned long lo, hi;
  90. #ifdef CONFIG_X86_F00F_BUG
  91. /*
  92. * All current models of Pentium and Pentium with MMX technology CPUs
  93. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  94. * Note that the workaround only should be initialized once...
  95. */
  96. c->f00f_bug = 0;
  97. if (!paravirt_enabled() && c->x86 == 5) {
  98. static int f00f_workaround_enabled;
  99. c->f00f_bug = 1;
  100. if (!f00f_workaround_enabled) {
  101. trap_init_f00f_bug();
  102. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  103. f00f_workaround_enabled = 1;
  104. }
  105. }
  106. #endif
  107. /*
  108. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  109. * model 3 mask 3
  110. */
  111. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  112. clear_cpu_cap(c, X86_FEATURE_SEP);
  113. /*
  114. * P4 Xeon errata 037 workaround.
  115. * Hardware prefetcher may cause stale data to be loaded into the cache.
  116. */
  117. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  118. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  119. if ((lo & (1<<9)) == 0) {
  120. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  121. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  122. lo |= (1<<9); /* Disable hw prefetching */
  123. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  124. }
  125. }
  126. /*
  127. * See if we have a good local APIC by checking for buggy Pentia,
  128. * i.e. all B steppings and the C2 stepping of P54C when using their
  129. * integrated APIC (see 11AP erratum in "Pentium Processor
  130. * Specification Update").
  131. */
  132. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  133. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  134. set_cpu_cap(c, X86_FEATURE_11AP);
  135. #ifdef CONFIG_X86_INTEL_USERCOPY
  136. /*
  137. * Set up the preferred alignment for movsl bulk memory moves
  138. */
  139. switch (c->x86) {
  140. case 4: /* 486: untested */
  141. break;
  142. case 5: /* Old Pentia: untested */
  143. break;
  144. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  145. movsl_mask.mask = 7;
  146. break;
  147. case 15: /* P4 is OK down to 8-byte alignment */
  148. movsl_mask.mask = 7;
  149. break;
  150. }
  151. #endif
  152. #ifdef CONFIG_X86_NUMAQ
  153. numaq_tsc_disable();
  154. #endif
  155. }
  156. #else
  157. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  158. {
  159. }
  160. #endif
  161. static void __cpuinit srat_detect_node(void)
  162. {
  163. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  164. unsigned node;
  165. int cpu = smp_processor_id();
  166. int apicid = hard_smp_processor_id();
  167. /* Don't do the funky fallback heuristics the AMD version employs
  168. for now. */
  169. node = apicid_to_node[apicid];
  170. if (node == NUMA_NO_NODE || !node_online(node))
  171. node = first_node(node_online_map);
  172. numa_set_node(cpu, node);
  173. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  174. #endif
  175. }
  176. /*
  177. * find out the number of processor cores on the die
  178. */
  179. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  180. {
  181. unsigned int eax, ebx, ecx, edx;
  182. if (c->cpuid_level < 4)
  183. return 1;
  184. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  185. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  186. if (eax & 0x1f)
  187. return ((eax >> 26) + 1);
  188. else
  189. return 1;
  190. }
  191. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  192. {
  193. /* Intel VMX MSR indicated features */
  194. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  195. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  196. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  197. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  198. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  199. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  200. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  201. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  202. clear_cpu_cap(c, X86_FEATURE_VNMI);
  203. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  204. clear_cpu_cap(c, X86_FEATURE_EPT);
  205. clear_cpu_cap(c, X86_FEATURE_VPID);
  206. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  207. msr_ctl = vmx_msr_high | vmx_msr_low;
  208. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  209. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  210. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  211. set_cpu_cap(c, X86_FEATURE_VNMI);
  212. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  213. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  214. vmx_msr_low, vmx_msr_high);
  215. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  216. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  217. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  218. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  219. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  220. set_cpu_cap(c, X86_FEATURE_EPT);
  221. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  222. set_cpu_cap(c, X86_FEATURE_VPID);
  223. }
  224. }
  225. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  226. {
  227. unsigned int l2 = 0;
  228. early_init_intel(c);
  229. intel_workarounds(c);
  230. /*
  231. * Detect the extended topology information if available. This
  232. * will reinitialise the initial_apicid which will be used
  233. * in init_intel_cacheinfo()
  234. */
  235. detect_extended_topology(c);
  236. l2 = init_intel_cacheinfo(c);
  237. if (c->cpuid_level > 9) {
  238. unsigned eax = cpuid_eax(10);
  239. /* Check for version and the number of counters */
  240. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  241. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  242. }
  243. if (cpu_has_xmm2)
  244. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  245. if (cpu_has_ds) {
  246. unsigned int l1;
  247. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  248. if (!(l1 & (1<<11)))
  249. set_cpu_cap(c, X86_FEATURE_BTS);
  250. if (!(l1 & (1<<12)))
  251. set_cpu_cap(c, X86_FEATURE_PEBS);
  252. ds_init_intel(c);
  253. }
  254. #ifdef CONFIG_X86_64
  255. if (c->x86 == 15)
  256. c->x86_cache_alignment = c->x86_clflush_size * 2;
  257. if (c->x86 == 6)
  258. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  259. #else
  260. /*
  261. * Names for the Pentium II/Celeron processors
  262. * detectable only by also checking the cache size.
  263. * Dixon is NOT a Celeron.
  264. */
  265. if (c->x86 == 6) {
  266. char *p = NULL;
  267. switch (c->x86_model) {
  268. case 5:
  269. if (c->x86_mask == 0) {
  270. if (l2 == 0)
  271. p = "Celeron (Covington)";
  272. else if (l2 == 256)
  273. p = "Mobile Pentium II (Dixon)";
  274. }
  275. break;
  276. case 6:
  277. if (l2 == 128)
  278. p = "Celeron (Mendocino)";
  279. else if (c->x86_mask == 0 || c->x86_mask == 5)
  280. p = "Celeron-A";
  281. break;
  282. case 8:
  283. if (l2 == 128)
  284. p = "Celeron (Coppermine)";
  285. break;
  286. }
  287. if (p)
  288. strcpy(c->x86_model_id, p);
  289. }
  290. if (c->x86 == 15)
  291. set_cpu_cap(c, X86_FEATURE_P4);
  292. if (c->x86 == 6)
  293. set_cpu_cap(c, X86_FEATURE_P3);
  294. #endif
  295. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  296. /*
  297. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  298. * detection.
  299. */
  300. c->x86_max_cores = intel_num_cpu_cores(c);
  301. #ifdef CONFIG_X86_32
  302. detect_ht(c);
  303. #endif
  304. }
  305. /* Work around errata */
  306. srat_detect_node();
  307. if (cpu_has(c, X86_FEATURE_VMX))
  308. detect_vmx_virtcap(c);
  309. }
  310. #ifdef CONFIG_X86_32
  311. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  312. {
  313. /*
  314. * Intel PIII Tualatin. This comes in two flavours.
  315. * One has 256kb of cache, the other 512. We have no way
  316. * to determine which, so we use a boottime override
  317. * for the 512kb model, and assume 256 otherwise.
  318. */
  319. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  320. size = 256;
  321. return size;
  322. }
  323. #endif
  324. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  325. .c_vendor = "Intel",
  326. .c_ident = { "GenuineIntel" },
  327. #ifdef CONFIG_X86_32
  328. .c_models = {
  329. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  330. {
  331. [0] = "486 DX-25/33",
  332. [1] = "486 DX-50",
  333. [2] = "486 SX",
  334. [3] = "486 DX/2",
  335. [4] = "486 SL",
  336. [5] = "486 SX/2",
  337. [7] = "486 DX/2-WB",
  338. [8] = "486 DX/4",
  339. [9] = "486 DX/4-WB"
  340. }
  341. },
  342. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  343. {
  344. [0] = "Pentium 60/66 A-step",
  345. [1] = "Pentium 60/66",
  346. [2] = "Pentium 75 - 200",
  347. [3] = "OverDrive PODP5V83",
  348. [4] = "Pentium MMX",
  349. [7] = "Mobile Pentium 75 - 200",
  350. [8] = "Mobile Pentium MMX"
  351. }
  352. },
  353. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  354. {
  355. [0] = "Pentium Pro A-step",
  356. [1] = "Pentium Pro",
  357. [3] = "Pentium II (Klamath)",
  358. [4] = "Pentium II (Deschutes)",
  359. [5] = "Pentium II (Deschutes)",
  360. [6] = "Mobile Pentium II",
  361. [7] = "Pentium III (Katmai)",
  362. [8] = "Pentium III (Coppermine)",
  363. [10] = "Pentium III (Cascades)",
  364. [11] = "Pentium III (Tualatin)",
  365. }
  366. },
  367. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  368. {
  369. [0] = "Pentium 4 (Unknown)",
  370. [1] = "Pentium 4 (Willamette)",
  371. [2] = "Pentium 4 (Northwood)",
  372. [4] = "Pentium 4 (Foster)",
  373. [5] = "Pentium 4 (Foster)",
  374. }
  375. },
  376. },
  377. .c_size_cache = intel_size_cache,
  378. #endif
  379. .c_early_init = early_init_intel,
  380. .c_init = init_intel,
  381. .c_x86_vendor = X86_VENDOR_INTEL,
  382. };
  383. cpu_dev_register(intel_cpu_dev);