ipath_init_chip.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include "ipath_kernel.h"
  37. #include "ips_common.h"
  38. /*
  39. * min buffers we want to have per port, after driver
  40. */
  41. #define IPATH_MIN_USER_PORT_BUFCNT 8
  42. /*
  43. * Number of ports we are configured to use (to allow for more pio
  44. * buffers per port, etc.) Zero means use chip value.
  45. */
  46. static ushort ipath_cfgports;
  47. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  48. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  49. /*
  50. * Number of buffers reserved for driver (layered drivers and SMA
  51. * send). Reserved at end of buffer list. Initialized based on
  52. * number of PIO buffers if not set via module interface.
  53. * The problem with this is that it's global, but we'll use different
  54. * numbers for different chip types. So the default value is not
  55. * very useful. I've redefined it for the 1.3 release so that it's
  56. * zero unless set by the user to something else, in which case we
  57. * try to respect it.
  58. */
  59. static ushort ipath_kpiobufs;
  60. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  61. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  62. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  64. /**
  65. * create_port0_egr - allocate the eager TID buffers
  66. * @dd: the infinipath device
  67. *
  68. * This code is now quite different for user and kernel, because
  69. * the kernel uses skb's, for the accelerated network performance.
  70. * This is the kernel (port0) version.
  71. *
  72. * Allocate the eager TID buffers and program them into infinipath.
  73. * We use the network layer alloc_skb() allocator to allocate the
  74. * memory, and either use the buffers as is for things like SMA
  75. * packets, or pass the buffers up to the ipath layered driver and
  76. * thence the network layer, replacing them as we do so (see
  77. * ipath_rcv_layer()).
  78. */
  79. static int create_port0_egr(struct ipath_devdata *dd)
  80. {
  81. unsigned e, egrcnt;
  82. struct sk_buff **skbs;
  83. int ret;
  84. egrcnt = dd->ipath_rcvegrcnt;
  85. skbs = vmalloc(sizeof(*dd->ipath_port0_skbs) * egrcnt);
  86. if (skbs == NULL) {
  87. ipath_dev_err(dd, "allocation error for eager TID "
  88. "skb array\n");
  89. ret = -ENOMEM;
  90. goto bail;
  91. }
  92. for (e = 0; e < egrcnt; e++) {
  93. /*
  94. * This is a bit tricky in that we allocate extra
  95. * space for 2 bytes of the 14 byte ethernet header.
  96. * These two bytes are passed in the ipath header so
  97. * the rest of the data is word aligned. We allocate
  98. * 4 bytes so that the data buffer stays word aligned.
  99. * See ipath_kreceive() for more details.
  100. */
  101. skbs[e] = ipath_alloc_skb(dd, GFP_KERNEL);
  102. if (!skbs[e]) {
  103. ipath_dev_err(dd, "SKB allocation error for "
  104. "eager TID %u\n", e);
  105. while (e != 0)
  106. dev_kfree_skb(skbs[--e]);
  107. ret = -ENOMEM;
  108. goto bail;
  109. }
  110. }
  111. /*
  112. * After loop above, so we can test non-NULL to see if ready
  113. * to use at receive, etc.
  114. */
  115. dd->ipath_port0_skbs = skbs;
  116. for (e = 0; e < egrcnt; e++) {
  117. unsigned long phys =
  118. virt_to_phys(dd->ipath_port0_skbs[e]->data);
  119. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  120. ((char __iomem *) dd->ipath_kregbase +
  121. dd->ipath_rcvegrbase), 0, phys);
  122. }
  123. ret = 0;
  124. bail:
  125. return ret;
  126. }
  127. static int bringup_link(struct ipath_devdata *dd)
  128. {
  129. u64 val, ibc;
  130. int ret = 0;
  131. /* hold IBC in reset */
  132. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  133. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  134. dd->ipath_control);
  135. /*
  136. * Note that prior to try 14 or 15 of IB, the credit scaling
  137. * wasn't working, because it was swapped for writes with the
  138. * 1 bit default linkstate field
  139. */
  140. /* ignore pbc and align word */
  141. val = dd->ipath_piosize2k - 2 * sizeof(u32);
  142. /*
  143. * for ICRC, which we only send in diag test pkt mode, and we
  144. * don't need to worry about that for mtu
  145. */
  146. val += 1;
  147. /*
  148. * Set the IBC maxpktlength to the size of our pio buffers the
  149. * maxpktlength is in words. This is *not* the IB data MTU.
  150. */
  151. ibc = (val / sizeof(u32)) << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
  152. /* in KB */
  153. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  154. /*
  155. * How often flowctrl sent. More or less in usecs; balance against
  156. * watermark value, so that in theory senders always get a flow
  157. * control update in time to not let the IB link go idle.
  158. */
  159. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  160. /* max error tolerance */
  161. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  162. /* use "real" buffer space for */
  163. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  164. /* IB credit flow control. */
  165. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  166. /* initially come up waiting for TS1, without sending anything. */
  167. dd->ipath_ibcctrl = ibc;
  168. /*
  169. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  170. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  171. * to stay a NOP
  172. */
  173. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  174. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  175. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  176. (unsigned long long) ibc);
  177. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  178. // be sure chip saw it
  179. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  180. ret = dd->ipath_f_bringup_serdes(dd);
  181. if (ret)
  182. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  183. "not usable\n");
  184. else {
  185. /* enable IBC */
  186. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  187. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  188. dd->ipath_control);
  189. }
  190. return ret;
  191. }
  192. static int init_chip_first(struct ipath_devdata *dd,
  193. struct ipath_portdata **pdp)
  194. {
  195. struct ipath_portdata *pd = NULL;
  196. int ret = 0;
  197. u64 val;
  198. /*
  199. * skip cfgports stuff because we are not allocating memory,
  200. * and we don't want problems if the portcnt changed due to
  201. * cfgports. We do still check and report a difference, if
  202. * not same (should be impossible).
  203. */
  204. dd->ipath_portcnt =
  205. ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  206. if (!ipath_cfgports)
  207. dd->ipath_cfgports = dd->ipath_portcnt;
  208. else if (ipath_cfgports <= dd->ipath_portcnt) {
  209. dd->ipath_cfgports = ipath_cfgports;
  210. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  211. dd->ipath_cfgports, dd->ipath_portcnt);
  212. } else {
  213. dd->ipath_cfgports = dd->ipath_portcnt;
  214. ipath_dbg("Tried to configured to use %u ports; chip "
  215. "only supports %u\n", ipath_cfgports,
  216. dd->ipath_portcnt);
  217. }
  218. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_cfgports,
  219. GFP_KERNEL);
  220. if (!dd->ipath_pd) {
  221. ipath_dev_err(dd, "Unable to allocate portdata array, "
  222. "failing\n");
  223. ret = -ENOMEM;
  224. goto done;
  225. }
  226. dd->ipath_lastegrheads = kzalloc(sizeof(*dd->ipath_lastegrheads)
  227. * dd->ipath_cfgports,
  228. GFP_KERNEL);
  229. dd->ipath_lastrcvhdrqtails =
  230. kzalloc(sizeof(*dd->ipath_lastrcvhdrqtails)
  231. * dd->ipath_cfgports, GFP_KERNEL);
  232. if (!dd->ipath_lastegrheads || !dd->ipath_lastrcvhdrqtails) {
  233. ipath_dev_err(dd, "Unable to allocate head arrays, "
  234. "failing\n");
  235. ret = -ENOMEM;
  236. goto done;
  237. }
  238. dd->ipath_pd[0] = kzalloc(sizeof(*pd), GFP_KERNEL);
  239. if (!dd->ipath_pd[0]) {
  240. ipath_dev_err(dd, "Unable to allocate portdata for port "
  241. "0, failing\n");
  242. ret = -ENOMEM;
  243. goto done;
  244. }
  245. pd = dd->ipath_pd[0];
  246. pd->port_dd = dd;
  247. pd->port_port = 0;
  248. pd->port_cnt = 1;
  249. /* The port 0 pkey table is used by the layer interface. */
  250. pd->port_pkeys[0] = IPS_DEFAULT_P_KEY;
  251. dd->ipath_rcvtidcnt =
  252. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  253. dd->ipath_rcvtidbase =
  254. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  255. dd->ipath_rcvegrcnt =
  256. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  257. dd->ipath_rcvegrbase =
  258. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  259. dd->ipath_palign =
  260. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  261. dd->ipath_piobufbase =
  262. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  263. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  264. dd->ipath_piosize2k = val & ~0U;
  265. dd->ipath_piosize4k = val >> 32;
  266. dd->ipath_ibmtu = 4096; /* default to largest legal MTU */
  267. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  268. dd->ipath_piobcnt2k = val & ~0U;
  269. dd->ipath_piobcnt4k = val >> 32;
  270. dd->ipath_pio2kbase =
  271. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  272. (dd->ipath_piobufbase & 0xffffffff));
  273. if (dd->ipath_piobcnt4k) {
  274. dd->ipath_pio4kbase = (u32 __iomem *)
  275. (((char __iomem *) dd->ipath_kregbase) +
  276. (dd->ipath_piobufbase >> 32));
  277. /*
  278. * 4K buffers take 2 pages; we use roundup just to be
  279. * paranoid; we calculate it once here, rather than on
  280. * ever buf allocate
  281. */
  282. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  283. dd->ipath_palign);
  284. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  285. "(%x aligned)\n",
  286. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  287. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  288. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  289. dd->ipath_4kalign);
  290. }
  291. else ipath_dbg("%u 2k piobufs @ %p\n",
  292. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  293. spin_lock_init(&dd->ipath_tid_lock);
  294. done:
  295. *pdp = pd;
  296. return ret;
  297. }
  298. /**
  299. * init_chip_reset - re-initialize after a reset, or enable
  300. * @dd: the infinipath device
  301. * @pdp: output for port data
  302. *
  303. * sanity check at least some of the values after reset, and
  304. * ensure no receive or transmit (explictly, in case reset
  305. * failed
  306. */
  307. static int init_chip_reset(struct ipath_devdata *dd,
  308. struct ipath_portdata **pdp)
  309. {
  310. struct ipath_portdata *pd;
  311. u32 rtmp;
  312. *pdp = pd = dd->ipath_pd[0];
  313. /* ensure chip does no sends or receives while we re-initialize */
  314. dd->ipath_control = dd->ipath_sendctrl = dd->ipath_rcvctrl = 0U;
  315. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl, 0);
  316. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0);
  317. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0);
  318. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  319. if (dd->ipath_portcnt != rtmp)
  320. dev_info(&dd->pcidev->dev, "portcnt was %u before "
  321. "reset, now %u, using original\n",
  322. dd->ipath_portcnt, rtmp);
  323. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  324. if (rtmp != dd->ipath_rcvtidcnt)
  325. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  326. "reset, now %u, using original\n",
  327. dd->ipath_rcvtidcnt, rtmp);
  328. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  329. if (rtmp != dd->ipath_rcvtidbase)
  330. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  331. "reset, now %u, using original\n",
  332. dd->ipath_rcvtidbase, rtmp);
  333. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  334. if (rtmp != dd->ipath_rcvegrcnt)
  335. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  336. "reset, now %u, using original\n",
  337. dd->ipath_rcvegrcnt, rtmp);
  338. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  339. if (rtmp != dd->ipath_rcvegrbase)
  340. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  341. "reset, now %u, using original\n",
  342. dd->ipath_rcvegrbase, rtmp);
  343. return 0;
  344. }
  345. static int init_pioavailregs(struct ipath_devdata *dd)
  346. {
  347. int ret;
  348. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  349. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  350. GFP_KERNEL);
  351. if (!dd->ipath_pioavailregs_dma) {
  352. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  353. "in memory\n");
  354. ret = -ENOMEM;
  355. goto done;
  356. }
  357. /*
  358. * we really want L2 cache aligned, but for current CPUs of
  359. * interest, they are the same.
  360. */
  361. dd->ipath_statusp = (u64 *)
  362. ((char *)dd->ipath_pioavailregs_dma +
  363. ((2 * L1_CACHE_BYTES +
  364. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  365. /* copy the current value now that it's really allocated */
  366. *dd->ipath_statusp = dd->_ipath_status;
  367. /*
  368. * setup buffer to hold freeze msg, accessible to apps,
  369. * following statusp
  370. */
  371. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  372. /* and its length */
  373. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  374. if (dd->ipath_unit * 64 > (IPATH_PORT0_RCVHDRTAIL_SIZE - 64)) {
  375. ipath_dev_err(dd, "unit %u too large for port 0 "
  376. "rcvhdrtail buffer size\n", dd->ipath_unit);
  377. ret = -ENODEV;
  378. }
  379. else
  380. ret = 0;
  381. /* so we can get current tail in ipath_kreceive(), per chip */
  382. dd->ipath_hdrqtailptr = &ipath_port0_rcvhdrtail[
  383. dd->ipath_unit * (64 / sizeof(*ipath_port0_rcvhdrtail))];
  384. done:
  385. return ret;
  386. }
  387. /**
  388. * init_shadow_tids - allocate the shadow TID array
  389. * @dd: the infinipath device
  390. *
  391. * allocate the shadow TID array, so we can ipath_munlock previous
  392. * entries. It may make more sense to move the pageshadow to the
  393. * port data structure, so we only allocate memory for ports actually
  394. * in use, since we at 8k per port, now.
  395. */
  396. static void init_shadow_tids(struct ipath_devdata *dd)
  397. {
  398. dd->ipath_pageshadow = (struct page **)
  399. vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  400. sizeof(struct page *));
  401. if (!dd->ipath_pageshadow)
  402. ipath_dev_err(dd, "failed to allocate shadow page * "
  403. "array, no expected sends!\n");
  404. else
  405. memset(dd->ipath_pageshadow, 0,
  406. dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  407. sizeof(struct page *));
  408. }
  409. static void enable_chip(struct ipath_devdata *dd,
  410. struct ipath_portdata *pd, int reinit)
  411. {
  412. u32 val;
  413. int i;
  414. if (!reinit) {
  415. init_waitqueue_head(&ipath_sma_state_wait);
  416. }
  417. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  418. dd->ipath_rcvctrl);
  419. /* Enable PIO send, and update of PIOavail regs to memory. */
  420. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  421. INFINIPATH_S_PIOBUFAVAILUPD;
  422. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  423. dd->ipath_sendctrl);
  424. /*
  425. * enable port 0 receive, and receive interrupt. other ports
  426. * done as user opens and inits them.
  427. */
  428. dd->ipath_rcvctrl = INFINIPATH_R_TAILUPD |
  429. (1ULL << INFINIPATH_R_PORTENABLE_SHIFT) |
  430. (1ULL << INFINIPATH_R_INTRAVAIL_SHIFT);
  431. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  432. dd->ipath_rcvctrl);
  433. /*
  434. * now ready for use. this should be cleared whenever we
  435. * detect a reset, or initiate one.
  436. */
  437. dd->ipath_flags |= IPATH_INITTED;
  438. /*
  439. * init our shadow copies of head from tail values, and write
  440. * head values to match.
  441. */
  442. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  443. (void)ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  444. dd->ipath_port0head = ipath_read_ureg32(dd, ur_rcvhdrtail, 0);
  445. /* Initialize so we interrupt on next packet received */
  446. (void)ipath_write_ureg(dd, ur_rcvhdrhead,
  447. dd->ipath_rhdrhead_intr_off |
  448. dd->ipath_port0head, 0);
  449. /*
  450. * by now pioavail updates to memory should have occurred, so
  451. * copy them into our working/shadow registers; this is in
  452. * case something went wrong with abort, but mostly to get the
  453. * initial values of the generation bit correct.
  454. */
  455. for (i = 0; i < dd->ipath_pioavregs; i++) {
  456. __le64 val;
  457. /*
  458. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  459. */
  460. if (i > 3) {
  461. if (i & 1)
  462. val = dd->ipath_pioavailregs_dma[i - 1];
  463. else
  464. val = dd->ipath_pioavailregs_dma[i + 1];
  465. }
  466. else
  467. val = dd->ipath_pioavailregs_dma[i];
  468. dd->ipath_pioavailshadow[i] = le64_to_cpu(val);
  469. }
  470. /* can get counters, stats, etc. */
  471. dd->ipath_flags |= IPATH_PRESENT;
  472. }
  473. static int init_housekeeping(struct ipath_devdata *dd,
  474. struct ipath_portdata **pdp, int reinit)
  475. {
  476. char boardn[32];
  477. int ret = 0;
  478. /*
  479. * have to clear shadow copies of registers at init that are
  480. * not otherwise set here, or all kinds of bizarre things
  481. * happen with driver on chip reset
  482. */
  483. dd->ipath_rcvhdrsize = 0;
  484. /*
  485. * Don't clear ipath_flags as 8bit mode was set before
  486. * entering this func. However, we do set the linkstate to
  487. * unknown, so we can watch for a transition.
  488. * PRESENT is set because we want register reads to work,
  489. * and the kernel infrastructure saw it in config space;
  490. * We clear it if we have failures.
  491. */
  492. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  493. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  494. IPATH_LINKDOWN | IPATH_LINKINIT);
  495. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  496. dd->ipath_revision =
  497. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  498. /*
  499. * set up fundamental info we need to use the chip; we assume
  500. * if the revision reg and these regs are OK, we don't need to
  501. * special case the rest
  502. */
  503. dd->ipath_sregbase =
  504. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  505. dd->ipath_cregbase =
  506. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  507. dd->ipath_uregbase =
  508. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  509. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  510. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  511. dd->ipath_uregbase, dd->ipath_cregbase);
  512. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  513. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  514. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  515. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  516. ipath_dev_err(dd, "Register read failures from chip, "
  517. "giving up initialization\n");
  518. dd->ipath_flags &= ~IPATH_PRESENT;
  519. ret = -ENODEV;
  520. goto done;
  521. }
  522. /* clear the initial reset flag, in case first driver load */
  523. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  524. INFINIPATH_E_RESET);
  525. if (reinit)
  526. ret = init_chip_reset(dd, pdp);
  527. else
  528. ret = init_chip_first(dd, pdp);
  529. if (ret)
  530. goto done;
  531. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x), %u ports, %u tids, "
  532. "%u egrtids\n", (unsigned long long) dd->ipath_revision,
  533. dd->ipath_pcirev, dd->ipath_portcnt, dd->ipath_rcvtidcnt,
  534. dd->ipath_rcvegrcnt);
  535. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  536. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  537. ipath_dev_err(dd, "Driver only handles version %d, "
  538. "chip swversion is %d (%llx), failng\n",
  539. IPATH_CHIP_SWVERSION,
  540. (int)(dd->ipath_revision >>
  541. INFINIPATH_R_SOFTWARE_SHIFT) &
  542. INFINIPATH_R_SOFTWARE_MASK,
  543. (unsigned long long) dd->ipath_revision);
  544. ret = -ENOSYS;
  545. goto done;
  546. }
  547. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  548. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  549. INFINIPATH_R_CHIPREVMAJOR_MASK);
  550. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  551. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  552. INFINIPATH_R_CHIPREVMINOR_MASK);
  553. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  554. INFINIPATH_R_BOARDID_SHIFT) &
  555. INFINIPATH_R_BOARDID_MASK);
  556. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  557. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  558. "Driver %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  559. "SW Compat %u\n",
  560. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  561. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  562. INFINIPATH_R_ARCH_MASK,
  563. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  564. (unsigned)(dd->ipath_revision >>
  565. INFINIPATH_R_SOFTWARE_SHIFT) &
  566. INFINIPATH_R_SOFTWARE_MASK);
  567. ipath_dbg("%s", dd->ipath_boardversion);
  568. done:
  569. return ret;
  570. }
  571. /**
  572. * ipath_init_chip - do the actual initialization sequence on the chip
  573. * @dd: the infinipath device
  574. * @reinit: reinitializing, so don't allocate new memory
  575. *
  576. * Do the actual initialization sequence on the chip. This is done
  577. * both from the init routine called from the PCI infrastructure, and
  578. * when we reset the chip, or detect that it was reset internally,
  579. * or it's administratively re-enabled.
  580. *
  581. * Memory allocation here and in called routines is only done in
  582. * the first case (reinit == 0). We have to be careful, because even
  583. * without memory allocation, we need to re-write all the chip registers
  584. * TIDs, etc. after the reset or enable has completed.
  585. */
  586. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  587. {
  588. int ret = 0, i;
  589. u32 val32, kpiobufs;
  590. u64 val, atmp;
  591. struct ipath_portdata *pd = NULL; /* keep gcc4 happy */
  592. ret = init_housekeeping(dd, &pd, reinit);
  593. if (ret)
  594. goto done;
  595. /*
  596. * we ignore most issues after reporting them, but have to specially
  597. * handle hardware-disabled chips.
  598. */
  599. if (ret == 2) {
  600. /* unique error, known to ipath_init_one */
  601. ret = -EPERM;
  602. goto done;
  603. }
  604. /*
  605. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  606. * but then it no longer nicely fits power of two, and since
  607. * we now use routines that backend onto __get_free_pages, the
  608. * rest would be wasted.
  609. */
  610. dd->ipath_rcvhdrcnt = dd->ipath_rcvegrcnt;
  611. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  612. dd->ipath_rcvhdrcnt);
  613. /*
  614. * Set up the shadow copies of the piobufavail registers,
  615. * which we compare against the chip registers for now, and
  616. * the in memory DMA'ed copies of the registers. This has to
  617. * be done early, before we calculate lastport, etc.
  618. */
  619. val = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  620. /*
  621. * calc number of pioavail registers, and save it; we have 2
  622. * bits per buffer.
  623. */
  624. dd->ipath_pioavregs = ALIGN(val, sizeof(u64) * BITS_PER_BYTE / 2)
  625. / (sizeof(u64) * BITS_PER_BYTE / 2);
  626. if (ipath_kpiobufs == 0) {
  627. /* not set by user, or set explictly to default */
  628. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) > 128)
  629. kpiobufs = 32;
  630. else
  631. kpiobufs = 16;
  632. }
  633. else
  634. kpiobufs = ipath_kpiobufs;
  635. if (kpiobufs >
  636. (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  637. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT))) {
  638. i = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  639. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT);
  640. if (i < 0)
  641. i = 0;
  642. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs for "
  643. "kernel leaves too few for %d user ports "
  644. "(%d each); using %u\n", kpiobufs,
  645. dd->ipath_cfgports - 1,
  646. IPATH_MIN_USER_PORT_BUFCNT, i);
  647. /*
  648. * shouldn't change ipath_kpiobufs, because could be
  649. * different for different devices...
  650. */
  651. kpiobufs = i;
  652. }
  653. dd->ipath_lastport_piobuf =
  654. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - kpiobufs;
  655. dd->ipath_pbufsport = dd->ipath_cfgports > 1
  656. ? dd->ipath_lastport_piobuf / (dd->ipath_cfgports - 1)
  657. : 0;
  658. val32 = dd->ipath_lastport_piobuf -
  659. (dd->ipath_pbufsport * (dd->ipath_cfgports - 1));
  660. if (val32 > 0) {
  661. ipath_dbg("allocating %u pbufs/port leaves %u unused, "
  662. "add to kernel\n", dd->ipath_pbufsport, val32);
  663. dd->ipath_lastport_piobuf -= val32;
  664. ipath_dbg("%u pbufs/port leaves %u unused, add to kernel\n",
  665. dd->ipath_pbufsport, val32);
  666. }
  667. dd->ipath_lastpioindex = dd->ipath_lastport_piobuf;
  668. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  669. "each for %u user ports\n", kpiobufs,
  670. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k,
  671. dd->ipath_pbufsport, dd->ipath_cfgports - 1);
  672. dd->ipath_f_early_init(dd);
  673. /* early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  674. * done after early_init */
  675. dd->ipath_hdrqlast =
  676. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  677. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  678. dd->ipath_rcvhdrentsize);
  679. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  680. dd->ipath_rcvhdrsize);
  681. if (!reinit) {
  682. ret = init_pioavailregs(dd);
  683. init_shadow_tids(dd);
  684. if (ret)
  685. goto done;
  686. }
  687. (void)ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  688. dd->ipath_pioavailregs_phys);
  689. /*
  690. * this is to detect s/w errors, which the h/w works around by
  691. * ignoring the low 6 bits of address, if it wasn't aligned.
  692. */
  693. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  694. if (val != dd->ipath_pioavailregs_phys) {
  695. ipath_dev_err(dd, "Catastrophic software error, "
  696. "SendPIOAvailAddr written as %lx, "
  697. "read back as %llx\n",
  698. (unsigned long) dd->ipath_pioavailregs_phys,
  699. (unsigned long long) val);
  700. ret = -EINVAL;
  701. goto done;
  702. }
  703. val = ipath_port0_rcvhdrtail_dma + dd->ipath_unit * 64;
  704. /* verify that the alignment requirement was met */
  705. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdrtailaddr,
  706. 0, val);
  707. atmp = ipath_read_kreg64_port(
  708. dd, dd->ipath_kregs->kr_rcvhdrtailaddr, 0);
  709. if (val != atmp) {
  710. ipath_dev_err(dd, "Catastrophic software error, "
  711. "RcvHdrTailAddr0 written as %llx, "
  712. "read back as %llx from %x\n",
  713. (unsigned long long) val,
  714. (unsigned long long) atmp,
  715. dd->ipath_kregs->kr_rcvhdrtailaddr);
  716. ret = -EINVAL;
  717. goto done;
  718. }
  719. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  720. /*
  721. * make sure we are not in freeze, and PIO send enabled, so
  722. * writes to pbc happen
  723. */
  724. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  725. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  726. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  727. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  728. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  729. INFINIPATH_S_PIOENABLE);
  730. /*
  731. * before error clears, since we expect serdes pll errors during
  732. * this, the first time after reset
  733. */
  734. if (bringup_link(dd)) {
  735. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  736. ret = -ENETDOWN;
  737. goto done;
  738. }
  739. /*
  740. * clear any "expected" hwerrs from reset and/or initialization
  741. * clear any that aren't enabled (at least this once), and then
  742. * set the enable mask
  743. */
  744. dd->ipath_f_init_hwerrors(dd);
  745. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  746. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  747. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  748. dd->ipath_hwerrmask);
  749. dd->ipath_maskederrs = dd->ipath_ignorederrs;
  750. /* clear all */
  751. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  752. /* enable errors that are masked, at least this first time. */
  753. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  754. ~dd->ipath_maskederrs);
  755. /* clear any interrups up to this point (ints still not enabled) */
  756. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  757. ipath_stats.sps_lid[dd->ipath_unit] = dd->ipath_lid;
  758. /*
  759. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  760. * re-init, the simplest way to handle this is to free
  761. * existing, and re-allocate.
  762. */
  763. if (reinit)
  764. ipath_free_pddata(dd, 0, 0);
  765. dd->ipath_f_tidtemplate(dd);
  766. ret = ipath_create_rcvhdrq(dd, pd);
  767. if (!ret)
  768. ret = create_port0_egr(dd);
  769. if (ret)
  770. ipath_dev_err(dd, "failed to allocate port 0 (kernel) "
  771. "rcvhdrq and/or egr bufs\n");
  772. else
  773. enable_chip(dd, pd, reinit);
  774. /*
  775. * cause retrigger of pending interrupts ignored during init,
  776. * even if we had errors
  777. */
  778. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  779. if(!dd->ipath_stats_timer_active) {
  780. /*
  781. * first init, or after an admin disable/enable
  782. * set up stats retrieval timer, even if we had errors
  783. * in last portion of setup
  784. */
  785. init_timer(&dd->ipath_stats_timer);
  786. dd->ipath_stats_timer.function = ipath_get_faststats;
  787. dd->ipath_stats_timer.data = (unsigned long) dd;
  788. /* every 5 seconds; */
  789. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  790. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  791. add_timer(&dd->ipath_stats_timer);
  792. dd->ipath_stats_timer_active = 1;
  793. }
  794. done:
  795. if (!ret) {
  796. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  797. if (!dd->ipath_f_intrsetup(dd)) {
  798. /* now we can enable all interrupts from the chip */
  799. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  800. -1LL);
  801. /* force re-interrupt of any pending interrupts. */
  802. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  803. 0ULL);
  804. /* chip is usable; mark it as initialized */
  805. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  806. } else
  807. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  808. "setup interrupt address\n");
  809. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  810. /*
  811. * sps_nports is a global, so, we set it to
  812. * the highest number of ports of any of the
  813. * chips we find; we never decrement it, at
  814. * least for now. Since this might have changed
  815. * over disable/enable or prior to reset, always
  816. * do the check and potentially adjust.
  817. */
  818. ipath_stats.sps_nports = dd->ipath_cfgports;
  819. } else
  820. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  821. /* if ret is non-zero, we probably should do some cleanup
  822. here... */
  823. return ret;
  824. }
  825. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  826. {
  827. struct ipath_devdata *dd;
  828. unsigned long flags;
  829. unsigned short val;
  830. int ret;
  831. ret = ipath_parse_ushort(str, &val);
  832. spin_lock_irqsave(&ipath_devs_lock, flags);
  833. if (ret < 0)
  834. goto bail;
  835. if (val == 0) {
  836. ret = -EINVAL;
  837. goto bail;
  838. }
  839. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  840. if (dd->ipath_kregbase)
  841. continue;
  842. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  843. (dd->ipath_cfgports *
  844. IPATH_MIN_USER_PORT_BUFCNT)))
  845. {
  846. ipath_dev_err(
  847. dd,
  848. "Allocating %d PIO bufs for kernel leaves "
  849. "too few for %d user ports (%d each)\n",
  850. val, dd->ipath_cfgports - 1,
  851. IPATH_MIN_USER_PORT_BUFCNT);
  852. ret = -EINVAL;
  853. goto bail;
  854. }
  855. dd->ipath_lastport_piobuf =
  856. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  857. }
  858. ret = 0;
  859. bail:
  860. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  861. return ret;
  862. }