cx88-tvaudio.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020
  1. /*
  2. cx88x-audio.c - Conexant CX23880/23881 audio downstream driver driver
  3. (c) 2001 Michael Eskin, Tom Zakrajsek [Windows version]
  4. (c) 2002 Yurij Sysoev <yurij@naturesoft.net>
  5. (c) 2003 Gerd Knorr <kraxel@bytesex.org>
  6. -----------------------------------------------------------------------
  7. Lot of voodoo here. Even the data sheet doesn't help to
  8. understand what is going on here, the documentation for the audio
  9. part of the cx2388x chip is *very* bad.
  10. Some of this comes from party done linux driver sources I got from
  11. [undocumented].
  12. Some comes from the dscaler sources, one of the dscaler driver guy works
  13. for Conexant ...
  14. -----------------------------------------------------------------------
  15. This program is free software; you can redistribute it and/or modify
  16. it under the terms of the GNU General Public License as published by
  17. the Free Software Foundation; either version 2 of the License, or
  18. (at your option) any later version.
  19. This program is distributed in the hope that it will be useful,
  20. but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. GNU General Public License for more details.
  23. You should have received a copy of the GNU General Public License
  24. along with this program; if not, write to the Free Software
  25. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/errno.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/mm.h>
  33. #include <linux/poll.h>
  34. #include <linux/pci.h>
  35. #include <linux/signal.h>
  36. #include <linux/ioport.h>
  37. #include <linux/sched.h>
  38. #include <linux/types.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/vmalloc.h>
  41. #include <linux/init.h>
  42. #include <linux/smp_lock.h>
  43. #include <linux/delay.h>
  44. #include <linux/config.h>
  45. #include <linux/kthread.h>
  46. #include "cx88.h"
  47. static unsigned int audio_debug = 0;
  48. module_param(audio_debug, int, 0644);
  49. MODULE_PARM_DESC(audio_debug, "enable debug messages [audio]");
  50. static unsigned int always_analog = 0;
  51. module_param(always_analog,int,0644);
  52. MODULE_PARM_DESC(always_analog,"force analog audio out");
  53. #define dprintk(fmt, arg...) if (audio_debug) \
  54. printk(KERN_DEBUG "%s/0: " fmt, core->name , ## arg)
  55. /* ----------------------------------------------------------- */
  56. static char *aud_ctl_names[64] = {
  57. [EN_BTSC_FORCE_MONO] = "BTSC_FORCE_MONO",
  58. [EN_BTSC_FORCE_STEREO] = "BTSC_FORCE_STEREO",
  59. [EN_BTSC_FORCE_SAP] = "BTSC_FORCE_SAP",
  60. [EN_BTSC_AUTO_STEREO] = "BTSC_AUTO_STEREO",
  61. [EN_BTSC_AUTO_SAP] = "BTSC_AUTO_SAP",
  62. [EN_A2_FORCE_MONO1] = "A2_FORCE_MONO1",
  63. [EN_A2_FORCE_MONO2] = "A2_FORCE_MONO2",
  64. [EN_A2_FORCE_STEREO] = "A2_FORCE_STEREO",
  65. [EN_A2_AUTO_MONO2] = "A2_AUTO_MONO2",
  66. [EN_A2_AUTO_STEREO] = "A2_AUTO_STEREO",
  67. [EN_EIAJ_FORCE_MONO1] = "EIAJ_FORCE_MONO1",
  68. [EN_EIAJ_FORCE_MONO2] = "EIAJ_FORCE_MONO2",
  69. [EN_EIAJ_FORCE_STEREO] = "EIAJ_FORCE_STEREO",
  70. [EN_EIAJ_AUTO_MONO2] = "EIAJ_AUTO_MONO2",
  71. [EN_EIAJ_AUTO_STEREO] = "EIAJ_AUTO_STEREO",
  72. [EN_NICAM_FORCE_MONO1] = "NICAM_FORCE_MONO1",
  73. [EN_NICAM_FORCE_MONO2] = "NICAM_FORCE_MONO2",
  74. [EN_NICAM_FORCE_STEREO] = "NICAM_FORCE_STEREO",
  75. [EN_NICAM_AUTO_MONO2] = "NICAM_AUTO_MONO2",
  76. [EN_NICAM_AUTO_STEREO] = "NICAM_AUTO_STEREO",
  77. [EN_FMRADIO_FORCE_MONO] = "FMRADIO_FORCE_MONO",
  78. [EN_FMRADIO_FORCE_STEREO] = "FMRADIO_FORCE_STEREO",
  79. [EN_FMRADIO_AUTO_STEREO] = "FMRADIO_AUTO_STEREO",
  80. };
  81. struct rlist {
  82. u32 reg;
  83. u32 val;
  84. };
  85. static void set_audio_registers(struct cx88_core *core, const struct rlist *l)
  86. {
  87. int i;
  88. for (i = 0; l[i].reg; i++) {
  89. switch (l[i].reg) {
  90. case AUD_PDF_DDS_CNST_BYTE2:
  91. case AUD_PDF_DDS_CNST_BYTE1:
  92. case AUD_PDF_DDS_CNST_BYTE0:
  93. case AUD_QAM_MODE:
  94. case AUD_PHACC_FREQ_8MSB:
  95. case AUD_PHACC_FREQ_8LSB:
  96. cx_writeb(l[i].reg, l[i].val);
  97. break;
  98. default:
  99. cx_write(l[i].reg, l[i].val);
  100. break;
  101. }
  102. }
  103. }
  104. static void set_audio_start(struct cx88_core *core, u32 mode)
  105. {
  106. /* mute */
  107. cx_write(AUD_VOL_CTL, (1 << 6));
  108. /* start programming */
  109. cx_write(AUD_INIT, mode);
  110. cx_write(AUD_INIT_LD, 0x0001);
  111. cx_write(AUD_SOFT_RESET, 0x0001);
  112. }
  113. static void set_audio_finish(struct cx88_core *core, u32 ctl)
  114. {
  115. u32 volume;
  116. #ifndef CONFIG_VIDEO_CX88_ALSA
  117. /* restart dma; This avoids buzz in NICAM and is good in others */
  118. cx88_stop_audio_dma(core);
  119. #endif
  120. cx_write(AUD_RATE_THRES_DMD, 0x000000C0);
  121. #ifndef CONFIG_VIDEO_CX88_ALSA
  122. cx88_start_audio_dma(core);
  123. #endif
  124. if (cx88_boards[core->board].blackbird) {
  125. /* sets sound input from external adc */
  126. switch (core->board) {
  127. case CX88_BOARD_HAUPPAUGE_ROSLYN:
  128. case CX88_BOARD_KWORLD_MCE200_DELUXE:
  129. case CX88_BOARD_KWORLD_HARDWARE_MPEG_TV_XPERT:
  130. case CX88_BOARD_PIXELVIEW_PLAYTV_P7000:
  131. case CX88_BOARD_ASUS_PVR_416:
  132. cx_clear(AUD_CTL, EN_I2SIN_ENABLE);
  133. break;
  134. default:
  135. cx_set(AUD_CTL, EN_I2SIN_ENABLE);
  136. }
  137. cx_write(AUD_I2SINPUTCNTL, 4);
  138. cx_write(AUD_BAUDRATE, 1);
  139. /* 'pass-thru mode': this enables the i2s output to the mpeg encoder */
  140. cx_set(AUD_CTL, EN_I2SOUT_ENABLE);
  141. cx_write(AUD_I2SOUTPUTCNTL, 1);
  142. cx_write(AUD_I2SCNTL, 0);
  143. /* cx_write(AUD_APB_IN_RATE_ADJ, 0); */
  144. }
  145. if ((always_analog) || (!cx88_boards[core->board].blackbird)) {
  146. ctl |= EN_DAC_ENABLE;
  147. cx_write(AUD_CTL, ctl);
  148. }
  149. /* finish programming */
  150. cx_write(AUD_SOFT_RESET, 0x0000);
  151. /* unmute */
  152. volume = cx_sread(SHADOW_AUD_VOL_CTL);
  153. cx_swrite(SHADOW_AUD_VOL_CTL, AUD_VOL_CTL, volume);
  154. }
  155. /* ----------------------------------------------------------- */
  156. static void set_audio_standard_BTSC(struct cx88_core *core, unsigned int sap,
  157. u32 mode)
  158. {
  159. static const struct rlist btsc[] = {
  160. {AUD_AFE_12DB_EN, 0x00000001},
  161. {AUD_OUT1_SEL, 0x00000013},
  162. {AUD_OUT1_SHIFT, 0x00000000},
  163. {AUD_POLY0_DDS_CONSTANT, 0x0012010c},
  164. {AUD_DMD_RA_DDS, 0x00c3e7aa},
  165. {AUD_DBX_IN_GAIN, 0x00004734},
  166. {AUD_DBX_WBE_GAIN, 0x00004640},
  167. {AUD_DBX_SE_GAIN, 0x00008d31},
  168. {AUD_DCOC_0_SRC, 0x0000001a},
  169. {AUD_IIR1_4_SEL, 0x00000021},
  170. {AUD_DCOC_PASS_IN, 0x00000003},
  171. {AUD_DCOC_0_SHIFT_IN0, 0x0000000a},
  172. {AUD_DCOC_0_SHIFT_IN1, 0x00000008},
  173. {AUD_DCOC_1_SHIFT_IN0, 0x0000000a},
  174. {AUD_DCOC_1_SHIFT_IN1, 0x00000008},
  175. {AUD_DN0_FREQ, 0x0000283b},
  176. {AUD_DN2_SRC_SEL, 0x00000008},
  177. {AUD_DN2_FREQ, 0x00003000},
  178. {AUD_DN2_AFC, 0x00000002},
  179. {AUD_DN2_SHFT, 0x00000000},
  180. {AUD_IIR2_2_SEL, 0x00000020},
  181. {AUD_IIR2_2_SHIFT, 0x00000000},
  182. {AUD_IIR2_3_SEL, 0x0000001f},
  183. {AUD_IIR2_3_SHIFT, 0x00000000},
  184. {AUD_CRDC1_SRC_SEL, 0x000003ce},
  185. {AUD_CRDC1_SHIFT, 0x00000000},
  186. {AUD_CORDIC_SHIFT_1, 0x00000007},
  187. {AUD_DCOC_1_SRC, 0x0000001b},
  188. {AUD_DCOC1_SHIFT, 0x00000000},
  189. {AUD_RDSI_SEL, 0x00000008},
  190. {AUD_RDSQ_SEL, 0x00000008},
  191. {AUD_RDSI_SHIFT, 0x00000000},
  192. {AUD_RDSQ_SHIFT, 0x00000000},
  193. {AUD_POLYPH80SCALEFAC, 0x00000003},
  194. { /* end of list */ },
  195. };
  196. static const struct rlist btsc_sap[] = {
  197. {AUD_AFE_12DB_EN, 0x00000001},
  198. {AUD_DBX_IN_GAIN, 0x00007200},
  199. {AUD_DBX_WBE_GAIN, 0x00006200},
  200. {AUD_DBX_SE_GAIN, 0x00006200},
  201. {AUD_IIR1_1_SEL, 0x00000000},
  202. {AUD_IIR1_3_SEL, 0x00000001},
  203. {AUD_DN1_SRC_SEL, 0x00000007},
  204. {AUD_IIR1_4_SHIFT, 0x00000006},
  205. {AUD_IIR2_1_SHIFT, 0x00000000},
  206. {AUD_IIR2_2_SHIFT, 0x00000000},
  207. {AUD_IIR3_0_SHIFT, 0x00000000},
  208. {AUD_IIR3_1_SHIFT, 0x00000000},
  209. {AUD_IIR3_0_SEL, 0x0000000d},
  210. {AUD_IIR3_1_SEL, 0x0000000e},
  211. {AUD_DEEMPH1_SRC_SEL, 0x00000014},
  212. {AUD_DEEMPH1_SHIFT, 0x00000000},
  213. {AUD_DEEMPH1_G0, 0x00004000},
  214. {AUD_DEEMPH1_A0, 0x00000000},
  215. {AUD_DEEMPH1_B0, 0x00000000},
  216. {AUD_DEEMPH1_A1, 0x00000000},
  217. {AUD_DEEMPH1_B1, 0x00000000},
  218. {AUD_OUT0_SEL, 0x0000003f},
  219. {AUD_OUT1_SEL, 0x0000003f},
  220. {AUD_DN1_AFC, 0x00000002},
  221. {AUD_DCOC_0_SHIFT_IN0, 0x0000000a},
  222. {AUD_DCOC_0_SHIFT_IN1, 0x00000008},
  223. {AUD_DCOC_1_SHIFT_IN0, 0x0000000a},
  224. {AUD_DCOC_1_SHIFT_IN1, 0x00000008},
  225. {AUD_IIR1_0_SEL, 0x0000001d},
  226. {AUD_IIR1_2_SEL, 0x0000001e},
  227. {AUD_IIR2_1_SEL, 0x00000002},
  228. {AUD_IIR2_2_SEL, 0x00000004},
  229. {AUD_IIR3_2_SEL, 0x0000000f},
  230. {AUD_DCOC2_SHIFT, 0x00000001},
  231. {AUD_IIR3_2_SHIFT, 0x00000001},
  232. {AUD_DEEMPH0_SRC_SEL, 0x00000014},
  233. {AUD_CORDIC_SHIFT_1, 0x00000006},
  234. {AUD_POLY0_DDS_CONSTANT, 0x000e4db2},
  235. {AUD_DMD_RA_DDS, 0x00f696e6},
  236. {AUD_IIR2_3_SEL, 0x00000025},
  237. {AUD_IIR1_4_SEL, 0x00000021},
  238. {AUD_DN1_FREQ, 0x0000c965},
  239. {AUD_DCOC_PASS_IN, 0x00000003},
  240. {AUD_DCOC_0_SRC, 0x0000001a},
  241. {AUD_DCOC_1_SRC, 0x0000001b},
  242. {AUD_DCOC1_SHIFT, 0x00000000},
  243. {AUD_RDSI_SEL, 0x00000009},
  244. {AUD_RDSQ_SEL, 0x00000009},
  245. {AUD_RDSI_SHIFT, 0x00000000},
  246. {AUD_RDSQ_SHIFT, 0x00000000},
  247. {AUD_POLYPH80SCALEFAC, 0x00000003},
  248. { /* end of list */ },
  249. };
  250. mode |= EN_FMRADIO_EN_RDS;
  251. if (sap) {
  252. dprintk("%s SAP (status: unknown)\n", __FUNCTION__);
  253. set_audio_start(core, SEL_SAP);
  254. set_audio_registers(core, btsc_sap);
  255. set_audio_finish(core, mode);
  256. } else {
  257. dprintk("%s (status: known-good)\n", __FUNCTION__);
  258. set_audio_start(core, SEL_BTSC);
  259. set_audio_registers(core, btsc);
  260. set_audio_finish(core, mode);
  261. }
  262. }
  263. static void set_audio_standard_NICAM(struct cx88_core *core, u32 mode)
  264. {
  265. static const struct rlist nicam_l[] = {
  266. {AUD_AFE_12DB_EN, 0x00000001},
  267. {AUD_RATE_ADJ1, 0x00000060},
  268. {AUD_RATE_ADJ2, 0x000000F9},
  269. {AUD_RATE_ADJ3, 0x000001CC},
  270. {AUD_RATE_ADJ4, 0x000002B3},
  271. {AUD_RATE_ADJ5, 0x00000726},
  272. {AUD_DEEMPHDENOM1_R, 0x0000F3D0},
  273. {AUD_DEEMPHDENOM2_R, 0x00000000},
  274. {AUD_ERRLOGPERIOD_R, 0x00000064},
  275. {AUD_ERRINTRPTTHSHLD1_R, 0x00000FFF},
  276. {AUD_ERRINTRPTTHSHLD2_R, 0x0000001F},
  277. {AUD_ERRINTRPTTHSHLD3_R, 0x0000000F},
  278. {AUD_POLYPH80SCALEFAC, 0x00000003},
  279. {AUD_DMD_RA_DDS, 0x00C00000},
  280. {AUD_PLL_INT, 0x0000001E},
  281. {AUD_PLL_DDS, 0x00000000},
  282. {AUD_PLL_FRAC, 0x0000E542},
  283. {AUD_START_TIMER, 0x00000000},
  284. {AUD_DEEMPHNUMER1_R, 0x000353DE},
  285. {AUD_DEEMPHNUMER2_R, 0x000001B1},
  286. {AUD_PDF_DDS_CNST_BYTE2, 0x06},
  287. {AUD_PDF_DDS_CNST_BYTE1, 0x82},
  288. {AUD_PDF_DDS_CNST_BYTE0, 0x12},
  289. {AUD_QAM_MODE, 0x05},
  290. {AUD_PHACC_FREQ_8MSB, 0x34},
  291. {AUD_PHACC_FREQ_8LSB, 0x4C},
  292. {AUD_DEEMPHGAIN_R, 0x00006680},
  293. {AUD_RATE_THRES_DMD, 0x000000C0},
  294. { /* end of list */ },
  295. };
  296. static const struct rlist nicam_bgdki_common[] = {
  297. {AUD_AFE_12DB_EN, 0x00000001},
  298. {AUD_RATE_ADJ1, 0x00000010},
  299. {AUD_RATE_ADJ2, 0x00000040},
  300. {AUD_RATE_ADJ3, 0x00000100},
  301. {AUD_RATE_ADJ4, 0x00000400},
  302. {AUD_RATE_ADJ5, 0x00001000},
  303. {AUD_ERRLOGPERIOD_R, 0x00000fff},
  304. {AUD_ERRINTRPTTHSHLD1_R, 0x000003ff},
  305. {AUD_ERRINTRPTTHSHLD2_R, 0x000000ff},
  306. {AUD_ERRINTRPTTHSHLD3_R, 0x0000003f},
  307. {AUD_POLYPH80SCALEFAC, 0x00000003},
  308. {AUD_DEEMPHGAIN_R, 0x000023c2},
  309. {AUD_DEEMPHNUMER1_R, 0x0002a7bc},
  310. {AUD_DEEMPHNUMER2_R, 0x0003023e},
  311. {AUD_DEEMPHDENOM1_R, 0x0000f3d0},
  312. {AUD_DEEMPHDENOM2_R, 0x00000000},
  313. {AUD_PDF_DDS_CNST_BYTE2, 0x06},
  314. {AUD_PDF_DDS_CNST_BYTE1, 0x82},
  315. {AUD_QAM_MODE, 0x05},
  316. { /* end of list */ },
  317. };
  318. static const struct rlist nicam_i[] = {
  319. {AUD_PDF_DDS_CNST_BYTE0, 0x12},
  320. {AUD_PHACC_FREQ_8MSB, 0x3a},
  321. {AUD_PHACC_FREQ_8LSB, 0x93},
  322. { /* end of list */ },
  323. };
  324. static const struct rlist nicam_default[] = {
  325. {AUD_PDF_DDS_CNST_BYTE0, 0x16},
  326. {AUD_PHACC_FREQ_8MSB, 0x34},
  327. {AUD_PHACC_FREQ_8LSB, 0x4c},
  328. { /* end of list */ },
  329. };
  330. set_audio_start(core,SEL_NICAM);
  331. switch (core->tvaudio) {
  332. case WW_L:
  333. dprintk("%s SECAM-L NICAM (status: devel)\n", __FUNCTION__);
  334. set_audio_registers(core, nicam_l);
  335. break;
  336. case WW_I:
  337. dprintk("%s PAL-I NICAM (status: known-good)\n", __FUNCTION__);
  338. set_audio_registers(core, nicam_bgdki_common);
  339. set_audio_registers(core, nicam_i);
  340. break;
  341. default:
  342. dprintk("%s PAL-BGDK NICAM (status: known-good)\n", __FUNCTION__);
  343. set_audio_registers(core, nicam_bgdki_common);
  344. set_audio_registers(core, nicam_default);
  345. break;
  346. };
  347. mode |= EN_DMTRX_LR | EN_DMTRX_BYPASS;
  348. set_audio_finish(core, mode);
  349. }
  350. static void set_audio_standard_A2(struct cx88_core *core, u32 mode)
  351. {
  352. static const struct rlist a2_bgdk_common[] = {
  353. {AUD_ERRLOGPERIOD_R, 0x00000064},
  354. {AUD_ERRINTRPTTHSHLD1_R, 0x00000fff},
  355. {AUD_ERRINTRPTTHSHLD2_R, 0x0000001f},
  356. {AUD_ERRINTRPTTHSHLD3_R, 0x0000000f},
  357. {AUD_PDF_DDS_CNST_BYTE2, 0x06},
  358. {AUD_PDF_DDS_CNST_BYTE1, 0x82},
  359. {AUD_PDF_DDS_CNST_BYTE0, 0x12},
  360. {AUD_QAM_MODE, 0x05},
  361. {AUD_PHACC_FREQ_8MSB, 0x34},
  362. {AUD_PHACC_FREQ_8LSB, 0x4c},
  363. {AUD_RATE_ADJ1, 0x00000100},
  364. {AUD_RATE_ADJ2, 0x00000200},
  365. {AUD_RATE_ADJ3, 0x00000300},
  366. {AUD_RATE_ADJ4, 0x00000400},
  367. {AUD_RATE_ADJ5, 0x00000500},
  368. {AUD_THR_FR, 0x00000000},
  369. {AAGC_HYST, 0x0000001a},
  370. {AUD_PILOT_BQD_1_K0, 0x0000755b},
  371. {AUD_PILOT_BQD_1_K1, 0x00551340},
  372. {AUD_PILOT_BQD_1_K2, 0x006d30be},
  373. {AUD_PILOT_BQD_1_K3, 0xffd394af},
  374. {AUD_PILOT_BQD_1_K4, 0x00400000},
  375. {AUD_PILOT_BQD_2_K0, 0x00040000},
  376. {AUD_PILOT_BQD_2_K1, 0x002a4841},
  377. {AUD_PILOT_BQD_2_K2, 0x00400000},
  378. {AUD_PILOT_BQD_2_K3, 0x00000000},
  379. {AUD_PILOT_BQD_2_K4, 0x00000000},
  380. {AUD_MODE_CHG_TIMER, 0x00000040},
  381. {AUD_AFE_12DB_EN, 0x00000001},
  382. {AUD_CORDIC_SHIFT_0, 0x00000007},
  383. {AUD_CORDIC_SHIFT_1, 0x00000007},
  384. {AUD_DEEMPH0_G0, 0x00000380},
  385. {AUD_DEEMPH1_G0, 0x00000380},
  386. {AUD_DCOC_0_SRC, 0x0000001a},
  387. {AUD_DCOC0_SHIFT, 0x00000000},
  388. {AUD_DCOC_0_SHIFT_IN0, 0x0000000a},
  389. {AUD_DCOC_0_SHIFT_IN1, 0x00000008},
  390. {AUD_DCOC_PASS_IN, 0x00000003},
  391. {AUD_IIR3_0_SEL, 0x00000021},
  392. {AUD_DN2_AFC, 0x00000002},
  393. {AUD_DCOC_1_SRC, 0x0000001b},
  394. {AUD_DCOC1_SHIFT, 0x00000000},
  395. {AUD_DCOC_1_SHIFT_IN0, 0x0000000a},
  396. {AUD_DCOC_1_SHIFT_IN1, 0x00000008},
  397. {AUD_IIR3_1_SEL, 0x00000023},
  398. {AUD_RDSI_SEL, 0x00000017},
  399. {AUD_RDSI_SHIFT, 0x00000000},
  400. {AUD_RDSQ_SEL, 0x00000017},
  401. {AUD_RDSQ_SHIFT, 0x00000000},
  402. {AUD_PLL_INT, 0x0000001e},
  403. {AUD_PLL_DDS, 0x00000000},
  404. {AUD_PLL_FRAC, 0x0000e542},
  405. {AUD_POLYPH80SCALEFAC, 0x00000001},
  406. {AUD_START_TIMER, 0x00000000},
  407. { /* end of list */ },
  408. };
  409. static const struct rlist a2_bg[] = {
  410. {AUD_DMD_RA_DDS, 0x002a4f2f},
  411. {AUD_C1_UP_THR, 0x00007000},
  412. {AUD_C1_LO_THR, 0x00005400},
  413. {AUD_C2_UP_THR, 0x00005400},
  414. {AUD_C2_LO_THR, 0x00003000},
  415. { /* end of list */ },
  416. };
  417. static const struct rlist a2_dk[] = {
  418. {AUD_DMD_RA_DDS, 0x002a4f2f},
  419. {AUD_C1_UP_THR, 0x00007000},
  420. {AUD_C1_LO_THR, 0x00005400},
  421. {AUD_C2_UP_THR, 0x00005400},
  422. {AUD_C2_LO_THR, 0x00003000},
  423. {AUD_DN0_FREQ, 0x00003a1c},
  424. {AUD_DN2_FREQ, 0x0000d2e0},
  425. { /* end of list */ },
  426. };
  427. static const struct rlist a1_i[] = {
  428. {AUD_ERRLOGPERIOD_R, 0x00000064},
  429. {AUD_ERRINTRPTTHSHLD1_R, 0x00000fff},
  430. {AUD_ERRINTRPTTHSHLD2_R, 0x0000001f},
  431. {AUD_ERRINTRPTTHSHLD3_R, 0x0000000f},
  432. {AUD_PDF_DDS_CNST_BYTE2, 0x06},
  433. {AUD_PDF_DDS_CNST_BYTE1, 0x82},
  434. {AUD_PDF_DDS_CNST_BYTE0, 0x12},
  435. {AUD_QAM_MODE, 0x05},
  436. {AUD_PHACC_FREQ_8MSB, 0x3a},
  437. {AUD_PHACC_FREQ_8LSB, 0x93},
  438. {AUD_DMD_RA_DDS, 0x002a4f2f},
  439. {AUD_PLL_INT, 0x0000001e},
  440. {AUD_PLL_DDS, 0x00000004},
  441. {AUD_PLL_FRAC, 0x0000e542},
  442. {AUD_RATE_ADJ1, 0x00000100},
  443. {AUD_RATE_ADJ2, 0x00000200},
  444. {AUD_RATE_ADJ3, 0x00000300},
  445. {AUD_RATE_ADJ4, 0x00000400},
  446. {AUD_RATE_ADJ5, 0x00000500},
  447. {AUD_THR_FR, 0x00000000},
  448. {AUD_PILOT_BQD_1_K0, 0x0000755b},
  449. {AUD_PILOT_BQD_1_K1, 0x00551340},
  450. {AUD_PILOT_BQD_1_K2, 0x006d30be},
  451. {AUD_PILOT_BQD_1_K3, 0xffd394af},
  452. {AUD_PILOT_BQD_1_K4, 0x00400000},
  453. {AUD_PILOT_BQD_2_K0, 0x00040000},
  454. {AUD_PILOT_BQD_2_K1, 0x002a4841},
  455. {AUD_PILOT_BQD_2_K2, 0x00400000},
  456. {AUD_PILOT_BQD_2_K3, 0x00000000},
  457. {AUD_PILOT_BQD_2_K4, 0x00000000},
  458. {AUD_MODE_CHG_TIMER, 0x00000060},
  459. {AUD_AFE_12DB_EN, 0x00000001},
  460. {AAGC_HYST, 0x0000000a},
  461. {AUD_CORDIC_SHIFT_0, 0x00000007},
  462. {AUD_CORDIC_SHIFT_1, 0x00000007},
  463. {AUD_C1_UP_THR, 0x00007000},
  464. {AUD_C1_LO_THR, 0x00005400},
  465. {AUD_C2_UP_THR, 0x00005400},
  466. {AUD_C2_LO_THR, 0x00003000},
  467. {AUD_DCOC_0_SRC, 0x0000001a},
  468. {AUD_DCOC0_SHIFT, 0x00000000},
  469. {AUD_DCOC_0_SHIFT_IN0, 0x0000000a},
  470. {AUD_DCOC_0_SHIFT_IN1, 0x00000008},
  471. {AUD_DCOC_PASS_IN, 0x00000003},
  472. {AUD_IIR3_0_SEL, 0x00000021},
  473. {AUD_DN2_AFC, 0x00000002},
  474. {AUD_DCOC_1_SRC, 0x0000001b},
  475. {AUD_DCOC1_SHIFT, 0x00000000},
  476. {AUD_DCOC_1_SHIFT_IN0, 0x0000000a},
  477. {AUD_DCOC_1_SHIFT_IN1, 0x00000008},
  478. {AUD_IIR3_1_SEL, 0x00000023},
  479. {AUD_DN0_FREQ, 0x000035a3},
  480. {AUD_DN2_FREQ, 0x000029c7},
  481. {AUD_CRDC0_SRC_SEL, 0x00000511},
  482. {AUD_IIR1_0_SEL, 0x00000001},
  483. {AUD_IIR1_1_SEL, 0x00000000},
  484. {AUD_IIR3_2_SEL, 0x00000003},
  485. {AUD_IIR3_2_SHIFT, 0x00000000},
  486. {AUD_IIR3_0_SEL, 0x00000002},
  487. {AUD_IIR2_0_SEL, 0x00000021},
  488. {AUD_IIR2_0_SHIFT, 0x00000002},
  489. {AUD_DEEMPH0_SRC_SEL, 0x0000000b},
  490. {AUD_DEEMPH1_SRC_SEL, 0x0000000b},
  491. {AUD_POLYPH80SCALEFAC, 0x00000001},
  492. {AUD_START_TIMER, 0x00000000},
  493. { /* end of list */ },
  494. };
  495. static const struct rlist am_l[] = {
  496. {AUD_ERRLOGPERIOD_R, 0x00000064},
  497. {AUD_ERRINTRPTTHSHLD1_R, 0x00000FFF},
  498. {AUD_ERRINTRPTTHSHLD2_R, 0x0000001F},
  499. {AUD_ERRINTRPTTHSHLD3_R, 0x0000000F},
  500. {AUD_PDF_DDS_CNST_BYTE2, 0x48},
  501. {AUD_PDF_DDS_CNST_BYTE1, 0x3D},
  502. {AUD_QAM_MODE, 0x00},
  503. {AUD_PDF_DDS_CNST_BYTE0, 0xf5},
  504. {AUD_PHACC_FREQ_8MSB, 0x3a},
  505. {AUD_PHACC_FREQ_8LSB, 0x4a},
  506. {AUD_DEEMPHGAIN_R, 0x00006680},
  507. {AUD_DEEMPHNUMER1_R, 0x000353DE},
  508. {AUD_DEEMPHNUMER2_R, 0x000001B1},
  509. {AUD_DEEMPHDENOM1_R, 0x0000F3D0},
  510. {AUD_DEEMPHDENOM2_R, 0x00000000},
  511. {AUD_FM_MODE_ENABLE, 0x00000007},
  512. {AUD_POLYPH80SCALEFAC, 0x00000003},
  513. {AUD_AFE_12DB_EN, 0x00000001},
  514. {AAGC_GAIN, 0x00000000},
  515. {AAGC_HYST, 0x00000018},
  516. {AAGC_DEF, 0x00000020},
  517. {AUD_DN0_FREQ, 0x00000000},
  518. {AUD_POLY0_DDS_CONSTANT, 0x000E4DB2},
  519. {AUD_DCOC_0_SRC, 0x00000021},
  520. {AUD_IIR1_0_SEL, 0x00000000},
  521. {AUD_IIR1_0_SHIFT, 0x00000007},
  522. {AUD_IIR1_1_SEL, 0x00000002},
  523. {AUD_IIR1_1_SHIFT, 0x00000000},
  524. {AUD_DCOC_1_SRC, 0x00000003},
  525. {AUD_DCOC1_SHIFT, 0x00000000},
  526. {AUD_DCOC_PASS_IN, 0x00000000},
  527. {AUD_IIR1_2_SEL, 0x00000023},
  528. {AUD_IIR1_2_SHIFT, 0x00000000},
  529. {AUD_IIR1_3_SEL, 0x00000004},
  530. {AUD_IIR1_3_SHIFT, 0x00000007},
  531. {AUD_IIR1_4_SEL, 0x00000005},
  532. {AUD_IIR1_4_SHIFT, 0x00000007},
  533. {AUD_IIR3_0_SEL, 0x00000007},
  534. {AUD_IIR3_0_SHIFT, 0x00000000},
  535. {AUD_DEEMPH0_SRC_SEL, 0x00000011},
  536. {AUD_DEEMPH0_SHIFT, 0x00000000},
  537. {AUD_DEEMPH0_G0, 0x00007000},
  538. {AUD_DEEMPH0_A0, 0x00000000},
  539. {AUD_DEEMPH0_B0, 0x00000000},
  540. {AUD_DEEMPH0_A1, 0x00000000},
  541. {AUD_DEEMPH0_B1, 0x00000000},
  542. {AUD_DEEMPH1_SRC_SEL, 0x00000011},
  543. {AUD_DEEMPH1_SHIFT, 0x00000000},
  544. {AUD_DEEMPH1_G0, 0x00007000},
  545. {AUD_DEEMPH1_A0, 0x00000000},
  546. {AUD_DEEMPH1_B0, 0x00000000},
  547. {AUD_DEEMPH1_A1, 0x00000000},
  548. {AUD_DEEMPH1_B1, 0x00000000},
  549. {AUD_OUT0_SEL, 0x0000003F},
  550. {AUD_OUT1_SEL, 0x0000003F},
  551. {AUD_DMD_RA_DDS, 0x00F5C285},
  552. {AUD_PLL_INT, 0x0000001E},
  553. {AUD_PLL_DDS, 0x00000000},
  554. {AUD_PLL_FRAC, 0x0000E542},
  555. {AUD_RATE_ADJ1, 0x00000100},
  556. {AUD_RATE_ADJ2, 0x00000200},
  557. {AUD_RATE_ADJ3, 0x00000300},
  558. {AUD_RATE_ADJ4, 0x00000400},
  559. {AUD_RATE_ADJ5, 0x00000500},
  560. {AUD_RATE_THRES_DMD, 0x000000C0},
  561. { /* end of list */ },
  562. };
  563. static const struct rlist a2_deemph50[] = {
  564. {AUD_DEEMPH0_G0, 0x00000380},
  565. {AUD_DEEMPH1_G0, 0x00000380},
  566. {AUD_DEEMPHGAIN_R, 0x000011e1},
  567. {AUD_DEEMPHNUMER1_R, 0x0002a7bc},
  568. {AUD_DEEMPHNUMER2_R, 0x0003023c},
  569. { /* end of list */ },
  570. };
  571. set_audio_start(core, SEL_A2);
  572. switch (core->tvaudio) {
  573. case WW_BG:
  574. dprintk("%s PAL-BG A1/2 (status: known-good)\n", __FUNCTION__);
  575. set_audio_registers(core, a2_bgdk_common);
  576. set_audio_registers(core, a2_bg);
  577. set_audio_registers(core, a2_deemph50);
  578. break;
  579. case WW_DK:
  580. dprintk("%s PAL-DK A1/2 (status: known-good)\n", __FUNCTION__);
  581. set_audio_registers(core, a2_bgdk_common);
  582. set_audio_registers(core, a2_dk);
  583. set_audio_registers(core, a2_deemph50);
  584. break;
  585. case WW_I:
  586. dprintk("%s PAL-I A1 (status: known-good)\n", __FUNCTION__);
  587. set_audio_registers(core, a1_i);
  588. set_audio_registers(core, a2_deemph50);
  589. break;
  590. case WW_L:
  591. dprintk("%s AM-L (status: devel)\n", __FUNCTION__);
  592. set_audio_registers(core, am_l);
  593. break;
  594. default:
  595. dprintk("%s Warning: wrong value\n", __FUNCTION__);
  596. return;
  597. break;
  598. };
  599. mode |= EN_FMRADIO_EN_RDS | EN_DMTRX_SUMDIFF;
  600. set_audio_finish(core, mode);
  601. }
  602. static void set_audio_standard_EIAJ(struct cx88_core *core)
  603. {
  604. static const struct rlist eiaj[] = {
  605. /* TODO: eiaj register settings are not there yet ... */
  606. { /* end of list */ },
  607. };
  608. dprintk("%s (status: unknown)\n", __FUNCTION__);
  609. set_audio_start(core, SEL_EIAJ);
  610. set_audio_registers(core, eiaj);
  611. set_audio_finish(core, EN_EIAJ_AUTO_STEREO);
  612. }
  613. static void set_audio_standard_FM(struct cx88_core *core,
  614. enum cx88_deemph_type deemph)
  615. {
  616. static const struct rlist fm_deemph_50[] = {
  617. {AUD_DEEMPH0_G0, 0x0C45},
  618. {AUD_DEEMPH0_A0, 0x6262},
  619. {AUD_DEEMPH0_B0, 0x1C29},
  620. {AUD_DEEMPH0_A1, 0x3FC66},
  621. {AUD_DEEMPH0_B1, 0x399A},
  622. {AUD_DEEMPH1_G0, 0x0D80},
  623. {AUD_DEEMPH1_A0, 0x6262},
  624. {AUD_DEEMPH1_B0, 0x1C29},
  625. {AUD_DEEMPH1_A1, 0x3FC66},
  626. {AUD_DEEMPH1_B1, 0x399A},
  627. {AUD_POLYPH80SCALEFAC, 0x0003},
  628. { /* end of list */ },
  629. };
  630. static const struct rlist fm_deemph_75[] = {
  631. {AUD_DEEMPH0_G0, 0x091B},
  632. {AUD_DEEMPH0_A0, 0x6B68},
  633. {AUD_DEEMPH0_B0, 0x11EC},
  634. {AUD_DEEMPH0_A1, 0x3FC66},
  635. {AUD_DEEMPH0_B1, 0x399A},
  636. {AUD_DEEMPH1_G0, 0x0AA0},
  637. {AUD_DEEMPH1_A0, 0x6B68},
  638. {AUD_DEEMPH1_B0, 0x11EC},
  639. {AUD_DEEMPH1_A1, 0x3FC66},
  640. {AUD_DEEMPH1_B1, 0x399A},
  641. {AUD_POLYPH80SCALEFAC, 0x0003},
  642. { /* end of list */ },
  643. };
  644. /* It is enough to leave default values? */
  645. static const struct rlist fm_no_deemph[] = {
  646. {AUD_POLYPH80SCALEFAC, 0x0003},
  647. { /* end of list */ },
  648. };
  649. dprintk("%s (status: unknown)\n", __FUNCTION__);
  650. set_audio_start(core, SEL_FMRADIO);
  651. switch (deemph) {
  652. case FM_NO_DEEMPH:
  653. set_audio_registers(core, fm_no_deemph);
  654. break;
  655. case FM_DEEMPH_50:
  656. set_audio_registers(core, fm_deemph_50);
  657. break;
  658. case FM_DEEMPH_75:
  659. set_audio_registers(core, fm_deemph_75);
  660. break;
  661. }
  662. set_audio_finish(core, EN_FMRADIO_AUTO_STEREO);
  663. }
  664. /* ----------------------------------------------------------- */
  665. int cx88_detect_nicam(struct cx88_core *core)
  666. {
  667. int i, j = 0;
  668. dprintk("start nicam autodetect.\n");
  669. for (i = 0; i < 6; i++) {
  670. /* if bit1=1 then nicam is detected */
  671. j += ((cx_read(AUD_NICAM_STATUS2) & 0x02) >> 1);
  672. if (j == 1) {
  673. dprintk("nicam is detected.\n");
  674. return 1;
  675. }
  676. /* wait a little bit for next reading status */
  677. msleep(10);
  678. }
  679. dprintk("nicam is not detected.\n");
  680. return 0;
  681. }
  682. void cx88_set_tvaudio(struct cx88_core *core)
  683. {
  684. switch (core->tvaudio) {
  685. case WW_BTSC:
  686. set_audio_standard_BTSC(core, 0, EN_BTSC_AUTO_STEREO);
  687. break;
  688. case WW_BG:
  689. case WW_DK:
  690. case WW_I:
  691. case WW_L:
  692. /* prepare all dsp registers */
  693. set_audio_standard_A2(core, EN_A2_FORCE_MONO1);
  694. /* set nicam mode - otherwise
  695. AUD_NICAM_STATUS2 contains wrong values */
  696. set_audio_standard_NICAM(core, EN_NICAM_AUTO_STEREO);
  697. if (0 == cx88_detect_nicam(core)) {
  698. /* fall back to fm / am mono */
  699. set_audio_standard_A2(core, EN_A2_FORCE_MONO1);
  700. core->use_nicam = 0;
  701. } else {
  702. core->use_nicam = 1;
  703. }
  704. break;
  705. case WW_EIAJ:
  706. set_audio_standard_EIAJ(core);
  707. break;
  708. case WW_FM:
  709. set_audio_standard_FM(core, FM_NO_DEEMPH);
  710. break;
  711. case WW_NONE:
  712. default:
  713. printk("%s/0: unknown tv audio mode [%d]\n",
  714. core->name, core->tvaudio);
  715. break;
  716. }
  717. return;
  718. }
  719. void cx88_newstation(struct cx88_core *core)
  720. {
  721. core->audiomode_manual = UNSET;
  722. }
  723. void cx88_get_stereo(struct cx88_core *core, struct v4l2_tuner *t)
  724. {
  725. static char *m[] = { "stereo", "dual mono", "mono", "sap" };
  726. static char *p[] = { "no pilot", "pilot c1", "pilot c2", "?" };
  727. u32 reg, mode, pilot;
  728. reg = cx_read(AUD_STATUS);
  729. mode = reg & 0x03;
  730. pilot = (reg >> 2) & 0x03;
  731. if (core->astat != reg)
  732. dprintk("AUD_STATUS: 0x%x [%s/%s] ctl=%s\n",
  733. reg, m[mode], p[pilot],
  734. aud_ctl_names[cx_read(AUD_CTL) & 63]);
  735. core->astat = reg;
  736. /* TODO
  737. Reading from AUD_STATUS is not enough
  738. for auto-detecting sap/dual-fm/nicam.
  739. Add some code here later.
  740. */
  741. # if 0
  742. t->capability = V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_SAP |
  743. V4L2_TUNER_CAP_LANG1 | V4L2_TUNER_CAP_LANG2;
  744. t->rxsubchans = V4L2_TUNER_SUB_MONO;
  745. t->audmode = V4L2_TUNER_MODE_MONO;
  746. switch (core->tvaudio) {
  747. case WW_BTSC:
  748. t->capability = V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_SAP;
  749. t->rxsubchans = V4L2_TUNER_SUB_STEREO;
  750. if (1 == pilot) {
  751. /* SAP */
  752. t->rxsubchans |= V4L2_TUNER_SUB_SAP;
  753. }
  754. break;
  755. case WW_A2_BG:
  756. case WW_A2_DK:
  757. case WW_A2_M:
  758. if (1 == pilot) {
  759. /* stereo */
  760. t->rxsubchans =
  761. V4L2_TUNER_SUB_MONO | V4L2_TUNER_SUB_STEREO;
  762. if (0 == mode)
  763. t->audmode = V4L2_TUNER_MODE_STEREO;
  764. }
  765. if (2 == pilot) {
  766. /* dual language -- FIXME */
  767. t->rxsubchans =
  768. V4L2_TUNER_SUB_LANG1 | V4L2_TUNER_SUB_LANG2;
  769. t->audmode = V4L2_TUNER_MODE_LANG1;
  770. }
  771. break;
  772. case WW_NICAM_BGDKL:
  773. if (0 == mode) {
  774. t->audmode = V4L2_TUNER_MODE_STEREO;
  775. t->rxsubchans |= V4L2_TUNER_SUB_STEREO;
  776. }
  777. break;
  778. case WW_SYSTEM_L_AM:
  779. if (0x0 == mode && !(cx_read(AUD_INIT) & 0x04)) {
  780. t->audmode = V4L2_TUNER_MODE_STEREO;
  781. t->rxsubchans |= V4L2_TUNER_SUB_STEREO;
  782. }
  783. break;
  784. default:
  785. /* nothing */
  786. break;
  787. }
  788. # endif
  789. return;
  790. }
  791. void cx88_set_stereo(struct cx88_core *core, u32 mode, int manual)
  792. {
  793. u32 ctl = UNSET;
  794. u32 mask = UNSET;
  795. if (manual) {
  796. core->audiomode_manual = mode;
  797. } else {
  798. if (UNSET != core->audiomode_manual)
  799. return;
  800. }
  801. core->audiomode_current = mode;
  802. switch (core->tvaudio) {
  803. case WW_BTSC:
  804. switch (mode) {
  805. case V4L2_TUNER_MODE_MONO:
  806. set_audio_standard_BTSC(core, 0, EN_BTSC_FORCE_MONO);
  807. break;
  808. case V4L2_TUNER_MODE_LANG1:
  809. set_audio_standard_BTSC(core, 0, EN_BTSC_AUTO_STEREO);
  810. break;
  811. case V4L2_TUNER_MODE_LANG2:
  812. set_audio_standard_BTSC(core, 1, EN_BTSC_FORCE_SAP);
  813. break;
  814. case V4L2_TUNER_MODE_STEREO:
  815. case V4L2_TUNER_MODE_LANG1_LANG2:
  816. set_audio_standard_BTSC(core, 0, EN_BTSC_FORCE_STEREO);
  817. break;
  818. }
  819. break;
  820. case WW_BG:
  821. case WW_DK:
  822. case WW_I:
  823. case WW_L:
  824. if (1 == core->use_nicam) {
  825. switch (mode) {
  826. case V4L2_TUNER_MODE_MONO:
  827. case V4L2_TUNER_MODE_LANG1:
  828. set_audio_standard_NICAM(core,
  829. EN_NICAM_FORCE_MONO1);
  830. break;
  831. case V4L2_TUNER_MODE_LANG2:
  832. set_audio_standard_NICAM(core,
  833. EN_NICAM_FORCE_MONO2);
  834. break;
  835. case V4L2_TUNER_MODE_STEREO:
  836. case V4L2_TUNER_MODE_LANG1_LANG2:
  837. set_audio_standard_NICAM(core,
  838. EN_NICAM_FORCE_STEREO);
  839. break;
  840. }
  841. } else {
  842. if ((core->tvaudio == WW_I) || (core->tvaudio == WW_L)) {
  843. /* fall back to fm / am mono */
  844. set_audio_standard_A2(core, EN_A2_FORCE_MONO1);
  845. } else {
  846. /* TODO: Add A2 autodection */
  847. switch (mode) {
  848. case V4L2_TUNER_MODE_MONO:
  849. case V4L2_TUNER_MODE_LANG1:
  850. set_audio_standard_A2(core,
  851. EN_A2_FORCE_MONO1);
  852. break;
  853. case V4L2_TUNER_MODE_LANG2:
  854. set_audio_standard_A2(core,
  855. EN_A2_FORCE_MONO2);
  856. break;
  857. case V4L2_TUNER_MODE_STEREO:
  858. case V4L2_TUNER_MODE_LANG1_LANG2:
  859. set_audio_standard_A2(core,
  860. EN_A2_FORCE_STEREO);
  861. break;
  862. }
  863. }
  864. }
  865. break;
  866. case WW_FM:
  867. switch (mode) {
  868. case V4L2_TUNER_MODE_MONO:
  869. ctl = EN_FMRADIO_FORCE_MONO;
  870. mask = 0x3f;
  871. break;
  872. case V4L2_TUNER_MODE_STEREO:
  873. ctl = EN_FMRADIO_AUTO_STEREO;
  874. mask = 0x3f;
  875. break;
  876. }
  877. break;
  878. }
  879. if (UNSET != ctl) {
  880. dprintk("cx88_set_stereo: mask 0x%x, ctl 0x%x "
  881. "[status=0x%x,ctl=0x%x,vol=0x%x]\n",
  882. mask, ctl, cx_read(AUD_STATUS),
  883. cx_read(AUD_CTL), cx_sread(SHADOW_AUD_VOL_CTL));
  884. cx_andor(AUD_CTL, mask, ctl);
  885. }
  886. return;
  887. }
  888. int cx88_audio_thread(void *data)
  889. {
  890. struct cx88_core *core = data;
  891. struct v4l2_tuner t;
  892. u32 mode = 0;
  893. dprintk("cx88: tvaudio thread started\n");
  894. for (;;) {
  895. msleep_interruptible(1000);
  896. if (kthread_should_stop())
  897. break;
  898. /* just monitor the audio status for now ... */
  899. memset(&t, 0, sizeof(t));
  900. cx88_get_stereo(core, &t);
  901. if (UNSET != core->audiomode_manual)
  902. /* manually set, don't do anything. */
  903. continue;
  904. /* monitor signal */
  905. if (t.rxsubchans & V4L2_TUNER_SUB_STEREO)
  906. mode = V4L2_TUNER_MODE_STEREO;
  907. else
  908. mode = V4L2_TUNER_MODE_MONO;
  909. if (mode == core->audiomode_current)
  910. continue;
  911. /* automatically switch to best available mode */
  912. cx88_set_stereo(core, mode, 0);
  913. }
  914. dprintk("cx88: tvaudio thread exiting\n");
  915. return 0;
  916. }
  917. /* ----------------------------------------------------------- */
  918. EXPORT_SYMBOL(cx88_set_tvaudio);
  919. EXPORT_SYMBOL(cx88_newstation);
  920. EXPORT_SYMBOL(cx88_set_stereo);
  921. EXPORT_SYMBOL(cx88_get_stereo);
  922. EXPORT_SYMBOL(cx88_audio_thread);
  923. /*
  924. * Local variables:
  925. * c-basic-offset: 8
  926. * End:
  927. * kate: eol "unix"; indent-width 3; remove-trailing-space on; replace-trailing-space-save on; tab-width 8; replace-tabs off; space-indent off; mixed-indent off
  928. */