intel_display.c 307 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. static void intel_increase_pllclock(struct drm_crtc *crtc);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  44. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  45. struct intel_crtc_config *pipe_config);
  46. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  47. struct intel_crtc_config *pipe_config);
  48. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  49. int x, int y, struct drm_framebuffer *old_fb);
  50. typedef struct {
  51. int min, max;
  52. } intel_range_t;
  53. typedef struct {
  54. int dot_limit;
  55. int p2_slow, p2_fast;
  56. } intel_p2_t;
  57. typedef struct intel_limit intel_limit_t;
  58. struct intel_limit {
  59. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  60. intel_p2_t p2;
  61. };
  62. int
  63. intel_pch_rawclk(struct drm_device *dev)
  64. {
  65. struct drm_i915_private *dev_priv = dev->dev_private;
  66. WARN_ON(!HAS_PCH_SPLIT(dev));
  67. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  68. }
  69. static inline u32 /* units of 100MHz */
  70. intel_fdi_link_freq(struct drm_device *dev)
  71. {
  72. if (IS_GEN5(dev)) {
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  75. } else
  76. return 27;
  77. }
  78. static const intel_limit_t intel_limits_i8xx_dac = {
  79. .dot = { .min = 25000, .max = 350000 },
  80. .vco = { .min = 930000, .max = 1400000 },
  81. .n = { .min = 3, .max = 16 },
  82. .m = { .min = 96, .max = 140 },
  83. .m1 = { .min = 18, .max = 26 },
  84. .m2 = { .min = 6, .max = 16 },
  85. .p = { .min = 4, .max = 128 },
  86. .p1 = { .min = 2, .max = 33 },
  87. .p2 = { .dot_limit = 165000,
  88. .p2_slow = 4, .p2_fast = 2 },
  89. };
  90. static const intel_limit_t intel_limits_i8xx_dvo = {
  91. .dot = { .min = 25000, .max = 350000 },
  92. .vco = { .min = 930000, .max = 1400000 },
  93. .n = { .min = 3, .max = 16 },
  94. .m = { .min = 96, .max = 140 },
  95. .m1 = { .min = 18, .max = 26 },
  96. .m2 = { .min = 6, .max = 16 },
  97. .p = { .min = 4, .max = 128 },
  98. .p1 = { .min = 2, .max = 33 },
  99. .p2 = { .dot_limit = 165000,
  100. .p2_slow = 4, .p2_fast = 4 },
  101. };
  102. static const intel_limit_t intel_limits_i8xx_lvds = {
  103. .dot = { .min = 25000, .max = 350000 },
  104. .vco = { .min = 930000, .max = 1400000 },
  105. .n = { .min = 3, .max = 16 },
  106. .m = { .min = 96, .max = 140 },
  107. .m1 = { .min = 18, .max = 26 },
  108. .m2 = { .min = 6, .max = 16 },
  109. .p = { .min = 4, .max = 128 },
  110. .p1 = { .min = 1, .max = 6 },
  111. .p2 = { .dot_limit = 165000,
  112. .p2_slow = 14, .p2_fast = 7 },
  113. };
  114. static const intel_limit_t intel_limits_i9xx_sdvo = {
  115. .dot = { .min = 20000, .max = 400000 },
  116. .vco = { .min = 1400000, .max = 2800000 },
  117. .n = { .min = 1, .max = 6 },
  118. .m = { .min = 70, .max = 120 },
  119. .m1 = { .min = 8, .max = 18 },
  120. .m2 = { .min = 3, .max = 7 },
  121. .p = { .min = 5, .max = 80 },
  122. .p1 = { .min = 1, .max = 8 },
  123. .p2 = { .dot_limit = 200000,
  124. .p2_slow = 10, .p2_fast = 5 },
  125. };
  126. static const intel_limit_t intel_limits_i9xx_lvds = {
  127. .dot = { .min = 20000, .max = 400000 },
  128. .vco = { .min = 1400000, .max = 2800000 },
  129. .n = { .min = 1, .max = 6 },
  130. .m = { .min = 70, .max = 120 },
  131. .m1 = { .min = 8, .max = 18 },
  132. .m2 = { .min = 3, .max = 7 },
  133. .p = { .min = 7, .max = 98 },
  134. .p1 = { .min = 1, .max = 8 },
  135. .p2 = { .dot_limit = 112000,
  136. .p2_slow = 14, .p2_fast = 7 },
  137. };
  138. static const intel_limit_t intel_limits_g4x_sdvo = {
  139. .dot = { .min = 25000, .max = 270000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 17, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 10, .max = 30 },
  146. .p1 = { .min = 1, .max = 3},
  147. .p2 = { .dot_limit = 270000,
  148. .p2_slow = 10,
  149. .p2_fast = 10
  150. },
  151. };
  152. static const intel_limit_t intel_limits_g4x_hdmi = {
  153. .dot = { .min = 22000, .max = 400000 },
  154. .vco = { .min = 1750000, .max = 3500000},
  155. .n = { .min = 1, .max = 4 },
  156. .m = { .min = 104, .max = 138 },
  157. .m1 = { .min = 16, .max = 23 },
  158. .m2 = { .min = 5, .max = 11 },
  159. .p = { .min = 5, .max = 80 },
  160. .p1 = { .min = 1, .max = 8},
  161. .p2 = { .dot_limit = 165000,
  162. .p2_slow = 10, .p2_fast = 5 },
  163. };
  164. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  165. .dot = { .min = 20000, .max = 115000 },
  166. .vco = { .min = 1750000, .max = 3500000 },
  167. .n = { .min = 1, .max = 3 },
  168. .m = { .min = 104, .max = 138 },
  169. .m1 = { .min = 17, .max = 23 },
  170. .m2 = { .min = 5, .max = 11 },
  171. .p = { .min = 28, .max = 112 },
  172. .p1 = { .min = 2, .max = 8 },
  173. .p2 = { .dot_limit = 0,
  174. .p2_slow = 14, .p2_fast = 14
  175. },
  176. };
  177. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  178. .dot = { .min = 80000, .max = 224000 },
  179. .vco = { .min = 1750000, .max = 3500000 },
  180. .n = { .min = 1, .max = 3 },
  181. .m = { .min = 104, .max = 138 },
  182. .m1 = { .min = 17, .max = 23 },
  183. .m2 = { .min = 5, .max = 11 },
  184. .p = { .min = 14, .max = 42 },
  185. .p1 = { .min = 2, .max = 6 },
  186. .p2 = { .dot_limit = 0,
  187. .p2_slow = 7, .p2_fast = 7
  188. },
  189. };
  190. static const intel_limit_t intel_limits_pineview_sdvo = {
  191. .dot = { .min = 20000, .max = 400000},
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. /* Pineview's Ncounter is a ring counter */
  194. .n = { .min = 3, .max = 6 },
  195. .m = { .min = 2, .max = 256 },
  196. /* Pineview only has one combined m divider, which we treat as m2. */
  197. .m1 = { .min = 0, .max = 0 },
  198. .m2 = { .min = 0, .max = 254 },
  199. .p = { .min = 5, .max = 80 },
  200. .p1 = { .min = 1, .max = 8 },
  201. .p2 = { .dot_limit = 200000,
  202. .p2_slow = 10, .p2_fast = 5 },
  203. };
  204. static const intel_limit_t intel_limits_pineview_lvds = {
  205. .dot = { .min = 20000, .max = 400000 },
  206. .vco = { .min = 1700000, .max = 3500000 },
  207. .n = { .min = 3, .max = 6 },
  208. .m = { .min = 2, .max = 256 },
  209. .m1 = { .min = 0, .max = 0 },
  210. .m2 = { .min = 0, .max = 254 },
  211. .p = { .min = 7, .max = 112 },
  212. .p1 = { .min = 1, .max = 8 },
  213. .p2 = { .dot_limit = 112000,
  214. .p2_slow = 14, .p2_fast = 14 },
  215. };
  216. /* Ironlake / Sandybridge
  217. *
  218. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  219. * the range value for them is (actual_value - 2).
  220. */
  221. static const intel_limit_t intel_limits_ironlake_dac = {
  222. .dot = { .min = 25000, .max = 350000 },
  223. .vco = { .min = 1760000, .max = 3510000 },
  224. .n = { .min = 1, .max = 5 },
  225. .m = { .min = 79, .max = 127 },
  226. .m1 = { .min = 12, .max = 22 },
  227. .m2 = { .min = 5, .max = 9 },
  228. .p = { .min = 5, .max = 80 },
  229. .p1 = { .min = 1, .max = 8 },
  230. .p2 = { .dot_limit = 225000,
  231. .p2_slow = 10, .p2_fast = 5 },
  232. };
  233. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  234. .dot = { .min = 25000, .max = 350000 },
  235. .vco = { .min = 1760000, .max = 3510000 },
  236. .n = { .min = 1, .max = 3 },
  237. .m = { .min = 79, .max = 118 },
  238. .m1 = { .min = 12, .max = 22 },
  239. .m2 = { .min = 5, .max = 9 },
  240. .p = { .min = 28, .max = 112 },
  241. .p1 = { .min = 2, .max = 8 },
  242. .p2 = { .dot_limit = 225000,
  243. .p2_slow = 14, .p2_fast = 14 },
  244. };
  245. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  246. .dot = { .min = 25000, .max = 350000 },
  247. .vco = { .min = 1760000, .max = 3510000 },
  248. .n = { .min = 1, .max = 3 },
  249. .m = { .min = 79, .max = 127 },
  250. .m1 = { .min = 12, .max = 22 },
  251. .m2 = { .min = 5, .max = 9 },
  252. .p = { .min = 14, .max = 56 },
  253. .p1 = { .min = 2, .max = 8 },
  254. .p2 = { .dot_limit = 225000,
  255. .p2_slow = 7, .p2_fast = 7 },
  256. };
  257. /* LVDS 100mhz refclk limits. */
  258. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  259. .dot = { .min = 25000, .max = 350000 },
  260. .vco = { .min = 1760000, .max = 3510000 },
  261. .n = { .min = 1, .max = 2 },
  262. .m = { .min = 79, .max = 126 },
  263. .m1 = { .min = 12, .max = 22 },
  264. .m2 = { .min = 5, .max = 9 },
  265. .p = { .min = 28, .max = 112 },
  266. .p1 = { .min = 2, .max = 8 },
  267. .p2 = { .dot_limit = 225000,
  268. .p2_slow = 14, .p2_fast = 14 },
  269. };
  270. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  271. .dot = { .min = 25000, .max = 350000 },
  272. .vco = { .min = 1760000, .max = 3510000 },
  273. .n = { .min = 1, .max = 3 },
  274. .m = { .min = 79, .max = 126 },
  275. .m1 = { .min = 12, .max = 22 },
  276. .m2 = { .min = 5, .max = 9 },
  277. .p = { .min = 14, .max = 42 },
  278. .p1 = { .min = 2, .max = 6 },
  279. .p2 = { .dot_limit = 225000,
  280. .p2_slow = 7, .p2_fast = 7 },
  281. };
  282. static const intel_limit_t intel_limits_vlv = {
  283. /*
  284. * These are the data rate limits (measured in fast clocks)
  285. * since those are the strictest limits we have. The fast
  286. * clock and actual rate limits are more relaxed, so checking
  287. * them would make no difference.
  288. */
  289. .dot = { .min = 25000 * 5, .max = 270000 * 5 },
  290. .vco = { .min = 4000000, .max = 6000000 },
  291. .n = { .min = 1, .max = 7 },
  292. .m1 = { .min = 2, .max = 3 },
  293. .m2 = { .min = 11, .max = 156 },
  294. .p1 = { .min = 2, .max = 3 },
  295. .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
  296. };
  297. static void vlv_clock(int refclk, intel_clock_t *clock)
  298. {
  299. clock->m = clock->m1 * clock->m2;
  300. clock->p = clock->p1 * clock->p2;
  301. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  302. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  303. }
  304. /**
  305. * Returns whether any output on the specified pipe is of the specified type
  306. */
  307. static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  308. {
  309. struct drm_device *dev = crtc->dev;
  310. struct intel_encoder *encoder;
  311. for_each_encoder_on_crtc(dev, crtc, encoder)
  312. if (encoder->type == type)
  313. return true;
  314. return false;
  315. }
  316. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  317. int refclk)
  318. {
  319. struct drm_device *dev = crtc->dev;
  320. const intel_limit_t *limit;
  321. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  322. if (intel_is_dual_link_lvds(dev)) {
  323. if (refclk == 100000)
  324. limit = &intel_limits_ironlake_dual_lvds_100m;
  325. else
  326. limit = &intel_limits_ironlake_dual_lvds;
  327. } else {
  328. if (refclk == 100000)
  329. limit = &intel_limits_ironlake_single_lvds_100m;
  330. else
  331. limit = &intel_limits_ironlake_single_lvds;
  332. }
  333. } else
  334. limit = &intel_limits_ironlake_dac;
  335. return limit;
  336. }
  337. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  338. {
  339. struct drm_device *dev = crtc->dev;
  340. const intel_limit_t *limit;
  341. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  342. if (intel_is_dual_link_lvds(dev))
  343. limit = &intel_limits_g4x_dual_channel_lvds;
  344. else
  345. limit = &intel_limits_g4x_single_channel_lvds;
  346. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  347. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  348. limit = &intel_limits_g4x_hdmi;
  349. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  350. limit = &intel_limits_g4x_sdvo;
  351. } else /* The option is for other outputs */
  352. limit = &intel_limits_i9xx_sdvo;
  353. return limit;
  354. }
  355. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  356. {
  357. struct drm_device *dev = crtc->dev;
  358. const intel_limit_t *limit;
  359. if (HAS_PCH_SPLIT(dev))
  360. limit = intel_ironlake_limit(crtc, refclk);
  361. else if (IS_G4X(dev)) {
  362. limit = intel_g4x_limit(crtc);
  363. } else if (IS_PINEVIEW(dev)) {
  364. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  365. limit = &intel_limits_pineview_lvds;
  366. else
  367. limit = &intel_limits_pineview_sdvo;
  368. } else if (IS_VALLEYVIEW(dev)) {
  369. limit = &intel_limits_vlv;
  370. } else if (!IS_GEN2(dev)) {
  371. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  372. limit = &intel_limits_i9xx_lvds;
  373. else
  374. limit = &intel_limits_i9xx_sdvo;
  375. } else {
  376. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  377. limit = &intel_limits_i8xx_lvds;
  378. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  379. limit = &intel_limits_i8xx_dvo;
  380. else
  381. limit = &intel_limits_i8xx_dac;
  382. }
  383. return limit;
  384. }
  385. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  386. static void pineview_clock(int refclk, intel_clock_t *clock)
  387. {
  388. clock->m = clock->m2 + 2;
  389. clock->p = clock->p1 * clock->p2;
  390. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  391. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  392. }
  393. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  394. {
  395. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  396. }
  397. static void i9xx_clock(int refclk, intel_clock_t *clock)
  398. {
  399. clock->m = i9xx_dpll_compute_m(clock);
  400. clock->p = clock->p1 * clock->p2;
  401. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
  402. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  403. }
  404. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  405. /**
  406. * Returns whether the given set of divisors are valid for a given refclk with
  407. * the given connectors.
  408. */
  409. static bool intel_PLL_is_valid(struct drm_device *dev,
  410. const intel_limit_t *limit,
  411. const intel_clock_t *clock)
  412. {
  413. if (clock->n < limit->n.min || limit->n.max < clock->n)
  414. INTELPllInvalid("n out of range\n");
  415. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  416. INTELPllInvalid("p1 out of range\n");
  417. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  418. INTELPllInvalid("m2 out of range\n");
  419. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  420. INTELPllInvalid("m1 out of range\n");
  421. if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
  422. if (clock->m1 <= clock->m2)
  423. INTELPllInvalid("m1 <= m2\n");
  424. if (!IS_VALLEYVIEW(dev)) {
  425. if (clock->p < limit->p.min || limit->p.max < clock->p)
  426. INTELPllInvalid("p out of range\n");
  427. if (clock->m < limit->m.min || limit->m.max < clock->m)
  428. INTELPllInvalid("m out of range\n");
  429. }
  430. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  431. INTELPllInvalid("vco out of range\n");
  432. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  433. * connector, etc., rather than just a single range.
  434. */
  435. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  436. INTELPllInvalid("dot out of range\n");
  437. return true;
  438. }
  439. static bool
  440. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  441. int target, int refclk, intel_clock_t *match_clock,
  442. intel_clock_t *best_clock)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. intel_clock_t clock;
  446. int err = target;
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  448. /*
  449. * For LVDS just rely on its current settings for dual-channel.
  450. * We haven't figured out how to reliably set up different
  451. * single/dual channel state, if we even can.
  452. */
  453. if (intel_is_dual_link_lvds(dev))
  454. clock.p2 = limit->p2.p2_fast;
  455. else
  456. clock.p2 = limit->p2.p2_slow;
  457. } else {
  458. if (target < limit->p2.dot_limit)
  459. clock.p2 = limit->p2.p2_slow;
  460. else
  461. clock.p2 = limit->p2.p2_fast;
  462. }
  463. memset(best_clock, 0, sizeof(*best_clock));
  464. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  465. clock.m1++) {
  466. for (clock.m2 = limit->m2.min;
  467. clock.m2 <= limit->m2.max; clock.m2++) {
  468. if (clock.m2 >= clock.m1)
  469. break;
  470. for (clock.n = limit->n.min;
  471. clock.n <= limit->n.max; clock.n++) {
  472. for (clock.p1 = limit->p1.min;
  473. clock.p1 <= limit->p1.max; clock.p1++) {
  474. int this_err;
  475. i9xx_clock(refclk, &clock);
  476. if (!intel_PLL_is_valid(dev, limit,
  477. &clock))
  478. continue;
  479. if (match_clock &&
  480. clock.p != match_clock->p)
  481. continue;
  482. this_err = abs(clock.dot - target);
  483. if (this_err < err) {
  484. *best_clock = clock;
  485. err = this_err;
  486. }
  487. }
  488. }
  489. }
  490. }
  491. return (err != target);
  492. }
  493. static bool
  494. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  495. int target, int refclk, intel_clock_t *match_clock,
  496. intel_clock_t *best_clock)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. intel_clock_t clock;
  500. int err = target;
  501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  502. /*
  503. * For LVDS just rely on its current settings for dual-channel.
  504. * We haven't figured out how to reliably set up different
  505. * single/dual channel state, if we even can.
  506. */
  507. if (intel_is_dual_link_lvds(dev))
  508. clock.p2 = limit->p2.p2_fast;
  509. else
  510. clock.p2 = limit->p2.p2_slow;
  511. } else {
  512. if (target < limit->p2.dot_limit)
  513. clock.p2 = limit->p2.p2_slow;
  514. else
  515. clock.p2 = limit->p2.p2_fast;
  516. }
  517. memset(best_clock, 0, sizeof(*best_clock));
  518. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  519. clock.m1++) {
  520. for (clock.m2 = limit->m2.min;
  521. clock.m2 <= limit->m2.max; clock.m2++) {
  522. for (clock.n = limit->n.min;
  523. clock.n <= limit->n.max; clock.n++) {
  524. for (clock.p1 = limit->p1.min;
  525. clock.p1 <= limit->p1.max; clock.p1++) {
  526. int this_err;
  527. pineview_clock(refclk, &clock);
  528. if (!intel_PLL_is_valid(dev, limit,
  529. &clock))
  530. continue;
  531. if (match_clock &&
  532. clock.p != match_clock->p)
  533. continue;
  534. this_err = abs(clock.dot - target);
  535. if (this_err < err) {
  536. *best_clock = clock;
  537. err = this_err;
  538. }
  539. }
  540. }
  541. }
  542. }
  543. return (err != target);
  544. }
  545. static bool
  546. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  547. int target, int refclk, intel_clock_t *match_clock,
  548. intel_clock_t *best_clock)
  549. {
  550. struct drm_device *dev = crtc->dev;
  551. intel_clock_t clock;
  552. int max_n;
  553. bool found;
  554. /* approximately equals target * 0.00585 */
  555. int err_most = (target >> 8) + (target >> 9);
  556. found = false;
  557. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  558. if (intel_is_dual_link_lvds(dev))
  559. clock.p2 = limit->p2.p2_fast;
  560. else
  561. clock.p2 = limit->p2.p2_slow;
  562. } else {
  563. if (target < limit->p2.dot_limit)
  564. clock.p2 = limit->p2.p2_slow;
  565. else
  566. clock.p2 = limit->p2.p2_fast;
  567. }
  568. memset(best_clock, 0, sizeof(*best_clock));
  569. max_n = limit->n.max;
  570. /* based on hardware requirement, prefer smaller n to precision */
  571. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  572. /* based on hardware requirement, prefere larger m1,m2 */
  573. for (clock.m1 = limit->m1.max;
  574. clock.m1 >= limit->m1.min; clock.m1--) {
  575. for (clock.m2 = limit->m2.max;
  576. clock.m2 >= limit->m2.min; clock.m2--) {
  577. for (clock.p1 = limit->p1.max;
  578. clock.p1 >= limit->p1.min; clock.p1--) {
  579. int this_err;
  580. i9xx_clock(refclk, &clock);
  581. if (!intel_PLL_is_valid(dev, limit,
  582. &clock))
  583. continue;
  584. this_err = abs(clock.dot - target);
  585. if (this_err < err_most) {
  586. *best_clock = clock;
  587. err_most = this_err;
  588. max_n = clock.n;
  589. found = true;
  590. }
  591. }
  592. }
  593. }
  594. }
  595. return found;
  596. }
  597. static bool
  598. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  599. int target, int refclk, intel_clock_t *match_clock,
  600. intel_clock_t *best_clock)
  601. {
  602. struct drm_device *dev = crtc->dev;
  603. intel_clock_t clock;
  604. unsigned int bestppm = 1000000;
  605. /* min update 19.2 MHz */
  606. int max_n = min(limit->n.max, refclk / 19200);
  607. bool found = false;
  608. target *= 5; /* fast clock */
  609. memset(best_clock, 0, sizeof(*best_clock));
  610. /* based on hardware requirement, prefer smaller n to precision */
  611. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  612. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  613. for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
  614. clock.p2 -= clock.p2 > 10 ? 2 : 1) {
  615. clock.p = clock.p1 * clock.p2;
  616. /* based on hardware requirement, prefer bigger m1,m2 values */
  617. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
  618. unsigned int ppm, diff;
  619. clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
  620. refclk * clock.m1);
  621. vlv_clock(refclk, &clock);
  622. if (!intel_PLL_is_valid(dev, limit,
  623. &clock))
  624. continue;
  625. diff = abs(clock.dot - target);
  626. ppm = div_u64(1000000ULL * diff, target);
  627. if (ppm < 100 && clock.p > best_clock->p) {
  628. bestppm = 0;
  629. *best_clock = clock;
  630. found = true;
  631. }
  632. if (bestppm >= 10 && ppm < bestppm - 10) {
  633. bestppm = ppm;
  634. *best_clock = clock;
  635. found = true;
  636. }
  637. }
  638. }
  639. }
  640. }
  641. return found;
  642. }
  643. bool intel_crtc_active(struct drm_crtc *crtc)
  644. {
  645. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  646. /* Be paranoid as we can arrive here with only partial
  647. * state retrieved from the hardware during setup.
  648. *
  649. * We can ditch the adjusted_mode.crtc_clock check as soon
  650. * as Haswell has gained clock readout/fastboot support.
  651. *
  652. * We can ditch the crtc->fb check as soon as we can
  653. * properly reconstruct framebuffers.
  654. */
  655. return intel_crtc->active && crtc->fb &&
  656. intel_crtc->config.adjusted_mode.crtc_clock;
  657. }
  658. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  659. enum pipe pipe)
  660. {
  661. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  662. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  663. return intel_crtc->config.cpu_transcoder;
  664. }
  665. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  666. {
  667. struct drm_i915_private *dev_priv = dev->dev_private;
  668. u32 frame, frame_reg = PIPEFRAME(pipe);
  669. frame = I915_READ(frame_reg);
  670. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  671. DRM_DEBUG_KMS("vblank wait timed out\n");
  672. }
  673. /**
  674. * intel_wait_for_vblank - wait for vblank on a given pipe
  675. * @dev: drm device
  676. * @pipe: pipe to wait for
  677. *
  678. * Wait for vblank to occur on a given pipe. Needed for various bits of
  679. * mode setting code.
  680. */
  681. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  682. {
  683. struct drm_i915_private *dev_priv = dev->dev_private;
  684. int pipestat_reg = PIPESTAT(pipe);
  685. if (INTEL_INFO(dev)->gen >= 5) {
  686. ironlake_wait_for_vblank(dev, pipe);
  687. return;
  688. }
  689. /* Clear existing vblank status. Note this will clear any other
  690. * sticky status fields as well.
  691. *
  692. * This races with i915_driver_irq_handler() with the result
  693. * that either function could miss a vblank event. Here it is not
  694. * fatal, as we will either wait upon the next vblank interrupt or
  695. * timeout. Generally speaking intel_wait_for_vblank() is only
  696. * called during modeset at which time the GPU should be idle and
  697. * should *not* be performing page flips and thus not waiting on
  698. * vblanks...
  699. * Currently, the result of us stealing a vblank from the irq
  700. * handler is that a single frame will be skipped during swapbuffers.
  701. */
  702. I915_WRITE(pipestat_reg,
  703. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  704. /* Wait for vblank interrupt bit to set */
  705. if (wait_for(I915_READ(pipestat_reg) &
  706. PIPE_VBLANK_INTERRUPT_STATUS,
  707. 50))
  708. DRM_DEBUG_KMS("vblank wait timed out\n");
  709. }
  710. static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. u32 reg = PIPEDSL(pipe);
  714. u32 line1, line2;
  715. u32 line_mask;
  716. if (IS_GEN2(dev))
  717. line_mask = DSL_LINEMASK_GEN2;
  718. else
  719. line_mask = DSL_LINEMASK_GEN3;
  720. line1 = I915_READ(reg) & line_mask;
  721. mdelay(5);
  722. line2 = I915_READ(reg) & line_mask;
  723. return line1 == line2;
  724. }
  725. /*
  726. * intel_wait_for_pipe_off - wait for pipe to turn off
  727. * @dev: drm device
  728. * @pipe: pipe to wait for
  729. *
  730. * After disabling a pipe, we can't wait for vblank in the usual way,
  731. * spinning on the vblank interrupt status bit, since we won't actually
  732. * see an interrupt when the pipe is disabled.
  733. *
  734. * On Gen4 and above:
  735. * wait for the pipe register state bit to turn off
  736. *
  737. * Otherwise:
  738. * wait for the display line value to settle (it usually
  739. * ends up stopping at the start of the next frame).
  740. *
  741. */
  742. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  743. {
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  746. pipe);
  747. if (INTEL_INFO(dev)->gen >= 4) {
  748. int reg = PIPECONF(cpu_transcoder);
  749. /* Wait for the Pipe State to go off */
  750. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  751. 100))
  752. WARN(1, "pipe_off wait timed out\n");
  753. } else {
  754. /* Wait for the display line to settle */
  755. if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
  756. WARN(1, "pipe_off wait timed out\n");
  757. }
  758. }
  759. /*
  760. * ibx_digital_port_connected - is the specified port connected?
  761. * @dev_priv: i915 private structure
  762. * @port: the port to test
  763. *
  764. * Returns true if @port is connected, false otherwise.
  765. */
  766. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  767. struct intel_digital_port *port)
  768. {
  769. u32 bit;
  770. if (HAS_PCH_IBX(dev_priv->dev)) {
  771. switch(port->port) {
  772. case PORT_B:
  773. bit = SDE_PORTB_HOTPLUG;
  774. break;
  775. case PORT_C:
  776. bit = SDE_PORTC_HOTPLUG;
  777. break;
  778. case PORT_D:
  779. bit = SDE_PORTD_HOTPLUG;
  780. break;
  781. default:
  782. return true;
  783. }
  784. } else {
  785. switch(port->port) {
  786. case PORT_B:
  787. bit = SDE_PORTB_HOTPLUG_CPT;
  788. break;
  789. case PORT_C:
  790. bit = SDE_PORTC_HOTPLUG_CPT;
  791. break;
  792. case PORT_D:
  793. bit = SDE_PORTD_HOTPLUG_CPT;
  794. break;
  795. default:
  796. return true;
  797. }
  798. }
  799. return I915_READ(SDEISR) & bit;
  800. }
  801. static const char *state_string(bool enabled)
  802. {
  803. return enabled ? "on" : "off";
  804. }
  805. /* Only for pre-ILK configs */
  806. void assert_pll(struct drm_i915_private *dev_priv,
  807. enum pipe pipe, bool state)
  808. {
  809. int reg;
  810. u32 val;
  811. bool cur_state;
  812. reg = DPLL(pipe);
  813. val = I915_READ(reg);
  814. cur_state = !!(val & DPLL_VCO_ENABLE);
  815. WARN(cur_state != state,
  816. "PLL state assertion failure (expected %s, current %s)\n",
  817. state_string(state), state_string(cur_state));
  818. }
  819. /* XXX: the dsi pll is shared between MIPI DSI ports */
  820. static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  821. {
  822. u32 val;
  823. bool cur_state;
  824. mutex_lock(&dev_priv->dpio_lock);
  825. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  826. mutex_unlock(&dev_priv->dpio_lock);
  827. cur_state = val & DSI_PLL_VCO_EN;
  828. WARN(cur_state != state,
  829. "DSI PLL state assertion failure (expected %s, current %s)\n",
  830. state_string(state), state_string(cur_state));
  831. }
  832. #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
  833. #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
  834. struct intel_shared_dpll *
  835. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  836. {
  837. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  838. if (crtc->config.shared_dpll < 0)
  839. return NULL;
  840. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  841. }
  842. /* For ILK+ */
  843. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  844. struct intel_shared_dpll *pll,
  845. bool state)
  846. {
  847. bool cur_state;
  848. struct intel_dpll_hw_state hw_state;
  849. if (HAS_PCH_LPT(dev_priv->dev)) {
  850. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  851. return;
  852. }
  853. if (WARN (!pll,
  854. "asserting DPLL %s with no DPLL\n", state_string(state)))
  855. return;
  856. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  857. WARN(cur_state != state,
  858. "%s assertion failure (expected %s, current %s)\n",
  859. pll->name, state_string(state), state_string(cur_state));
  860. }
  861. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  862. enum pipe pipe, bool state)
  863. {
  864. int reg;
  865. u32 val;
  866. bool cur_state;
  867. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  868. pipe);
  869. if (HAS_DDI(dev_priv->dev)) {
  870. /* DDI does not have a specific FDI_TX register */
  871. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  872. val = I915_READ(reg);
  873. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  874. } else {
  875. reg = FDI_TX_CTL(pipe);
  876. val = I915_READ(reg);
  877. cur_state = !!(val & FDI_TX_ENABLE);
  878. }
  879. WARN(cur_state != state,
  880. "FDI TX state assertion failure (expected %s, current %s)\n",
  881. state_string(state), state_string(cur_state));
  882. }
  883. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  884. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  885. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  886. enum pipe pipe, bool state)
  887. {
  888. int reg;
  889. u32 val;
  890. bool cur_state;
  891. reg = FDI_RX_CTL(pipe);
  892. val = I915_READ(reg);
  893. cur_state = !!(val & FDI_RX_ENABLE);
  894. WARN(cur_state != state,
  895. "FDI RX state assertion failure (expected %s, current %s)\n",
  896. state_string(state), state_string(cur_state));
  897. }
  898. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  899. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  900. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  901. enum pipe pipe)
  902. {
  903. int reg;
  904. u32 val;
  905. /* ILK FDI PLL is always enabled */
  906. if (dev_priv->info->gen == 5)
  907. return;
  908. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  909. if (HAS_DDI(dev_priv->dev))
  910. return;
  911. reg = FDI_TX_CTL(pipe);
  912. val = I915_READ(reg);
  913. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  914. }
  915. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  916. enum pipe pipe, bool state)
  917. {
  918. int reg;
  919. u32 val;
  920. bool cur_state;
  921. reg = FDI_RX_CTL(pipe);
  922. val = I915_READ(reg);
  923. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  924. WARN(cur_state != state,
  925. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  926. state_string(state), state_string(cur_state));
  927. }
  928. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  929. enum pipe pipe)
  930. {
  931. int pp_reg, lvds_reg;
  932. u32 val;
  933. enum pipe panel_pipe = PIPE_A;
  934. bool locked = true;
  935. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  936. pp_reg = PCH_PP_CONTROL;
  937. lvds_reg = PCH_LVDS;
  938. } else {
  939. pp_reg = PP_CONTROL;
  940. lvds_reg = LVDS;
  941. }
  942. val = I915_READ(pp_reg);
  943. if (!(val & PANEL_POWER_ON) ||
  944. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  945. locked = false;
  946. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  947. panel_pipe = PIPE_B;
  948. WARN(panel_pipe == pipe && locked,
  949. "panel assertion failure, pipe %c regs locked\n",
  950. pipe_name(pipe));
  951. }
  952. static void assert_cursor(struct drm_i915_private *dev_priv,
  953. enum pipe pipe, bool state)
  954. {
  955. struct drm_device *dev = dev_priv->dev;
  956. bool cur_state;
  957. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  958. cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
  959. else if (IS_845G(dev) || IS_I865G(dev))
  960. cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
  961. else
  962. cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  963. WARN(cur_state != state,
  964. "cursor on pipe %c assertion failure (expected %s, current %s)\n",
  965. pipe_name(pipe), state_string(state), state_string(cur_state));
  966. }
  967. #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
  968. #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
  969. void assert_pipe(struct drm_i915_private *dev_priv,
  970. enum pipe pipe, bool state)
  971. {
  972. int reg;
  973. u32 val;
  974. bool cur_state;
  975. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  976. pipe);
  977. /* if we need the pipe A quirk it must be always on */
  978. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  979. state = true;
  980. if (!intel_display_power_enabled(dev_priv->dev,
  981. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  982. cur_state = false;
  983. } else {
  984. reg = PIPECONF(cpu_transcoder);
  985. val = I915_READ(reg);
  986. cur_state = !!(val & PIPECONF_ENABLE);
  987. }
  988. WARN(cur_state != state,
  989. "pipe %c assertion failure (expected %s, current %s)\n",
  990. pipe_name(pipe), state_string(state), state_string(cur_state));
  991. }
  992. static void assert_plane(struct drm_i915_private *dev_priv,
  993. enum plane plane, bool state)
  994. {
  995. int reg;
  996. u32 val;
  997. bool cur_state;
  998. reg = DSPCNTR(plane);
  999. val = I915_READ(reg);
  1000. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1001. WARN(cur_state != state,
  1002. "plane %c assertion failure (expected %s, current %s)\n",
  1003. plane_name(plane), state_string(state), state_string(cur_state));
  1004. }
  1005. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1006. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1007. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1008. enum pipe pipe)
  1009. {
  1010. struct drm_device *dev = dev_priv->dev;
  1011. int reg, i;
  1012. u32 val;
  1013. int cur_pipe;
  1014. /* Primary planes are fixed to pipes on gen4+ */
  1015. if (INTEL_INFO(dev)->gen >= 4) {
  1016. reg = DSPCNTR(pipe);
  1017. val = I915_READ(reg);
  1018. WARN((val & DISPLAY_PLANE_ENABLE),
  1019. "plane %c assertion failure, should be disabled but not\n",
  1020. plane_name(pipe));
  1021. return;
  1022. }
  1023. /* Need to check both planes against the pipe */
  1024. for_each_pipe(i) {
  1025. reg = DSPCNTR(i);
  1026. val = I915_READ(reg);
  1027. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1028. DISPPLANE_SEL_PIPE_SHIFT;
  1029. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1030. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1031. plane_name(i), pipe_name(pipe));
  1032. }
  1033. }
  1034. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1035. enum pipe pipe)
  1036. {
  1037. struct drm_device *dev = dev_priv->dev;
  1038. int reg, i;
  1039. u32 val;
  1040. if (IS_VALLEYVIEW(dev)) {
  1041. for (i = 0; i < dev_priv->num_plane; i++) {
  1042. reg = SPCNTR(pipe, i);
  1043. val = I915_READ(reg);
  1044. WARN((val & SP_ENABLE),
  1045. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1046. sprite_name(pipe, i), pipe_name(pipe));
  1047. }
  1048. } else if (INTEL_INFO(dev)->gen >= 7) {
  1049. reg = SPRCTL(pipe);
  1050. val = I915_READ(reg);
  1051. WARN((val & SPRITE_ENABLE),
  1052. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1053. plane_name(pipe), pipe_name(pipe));
  1054. } else if (INTEL_INFO(dev)->gen >= 5) {
  1055. reg = DVSCNTR(pipe);
  1056. val = I915_READ(reg);
  1057. WARN((val & DVS_ENABLE),
  1058. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1059. plane_name(pipe), pipe_name(pipe));
  1060. }
  1061. }
  1062. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1063. {
  1064. u32 val;
  1065. bool enabled;
  1066. if (HAS_PCH_LPT(dev_priv->dev)) {
  1067. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1068. return;
  1069. }
  1070. val = I915_READ(PCH_DREF_CONTROL);
  1071. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1072. DREF_SUPERSPREAD_SOURCE_MASK));
  1073. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1074. }
  1075. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1076. enum pipe pipe)
  1077. {
  1078. int reg;
  1079. u32 val;
  1080. bool enabled;
  1081. reg = PCH_TRANSCONF(pipe);
  1082. val = I915_READ(reg);
  1083. enabled = !!(val & TRANS_ENABLE);
  1084. WARN(enabled,
  1085. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1086. pipe_name(pipe));
  1087. }
  1088. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1089. enum pipe pipe, u32 port_sel, u32 val)
  1090. {
  1091. if ((val & DP_PORT_EN) == 0)
  1092. return false;
  1093. if (HAS_PCH_CPT(dev_priv->dev)) {
  1094. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1095. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1096. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1097. return false;
  1098. } else {
  1099. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1100. return false;
  1101. }
  1102. return true;
  1103. }
  1104. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1105. enum pipe pipe, u32 val)
  1106. {
  1107. if ((val & SDVO_ENABLE) == 0)
  1108. return false;
  1109. if (HAS_PCH_CPT(dev_priv->dev)) {
  1110. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1111. return false;
  1112. } else {
  1113. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1114. return false;
  1115. }
  1116. return true;
  1117. }
  1118. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1119. enum pipe pipe, u32 val)
  1120. {
  1121. if ((val & LVDS_PORT_EN) == 0)
  1122. return false;
  1123. if (HAS_PCH_CPT(dev_priv->dev)) {
  1124. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1125. return false;
  1126. } else {
  1127. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1128. return false;
  1129. }
  1130. return true;
  1131. }
  1132. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1133. enum pipe pipe, u32 val)
  1134. {
  1135. if ((val & ADPA_DAC_ENABLE) == 0)
  1136. return false;
  1137. if (HAS_PCH_CPT(dev_priv->dev)) {
  1138. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1139. return false;
  1140. } else {
  1141. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1142. return false;
  1143. }
  1144. return true;
  1145. }
  1146. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1147. enum pipe pipe, int reg, u32 port_sel)
  1148. {
  1149. u32 val = I915_READ(reg);
  1150. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1151. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1152. reg, pipe_name(pipe));
  1153. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1154. && (val & DP_PIPEB_SELECT),
  1155. "IBX PCH dp port still using transcoder B\n");
  1156. }
  1157. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1158. enum pipe pipe, int reg)
  1159. {
  1160. u32 val = I915_READ(reg);
  1161. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1162. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1163. reg, pipe_name(pipe));
  1164. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1165. && (val & SDVO_PIPE_B_SELECT),
  1166. "IBX PCH hdmi port still using transcoder B\n");
  1167. }
  1168. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1169. enum pipe pipe)
  1170. {
  1171. int reg;
  1172. u32 val;
  1173. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1174. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1175. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1176. reg = PCH_ADPA;
  1177. val = I915_READ(reg);
  1178. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1179. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1180. pipe_name(pipe));
  1181. reg = PCH_LVDS;
  1182. val = I915_READ(reg);
  1183. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1184. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1185. pipe_name(pipe));
  1186. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1187. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1188. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1189. }
  1190. static void intel_init_dpio(struct drm_device *dev)
  1191. {
  1192. struct drm_i915_private *dev_priv = dev->dev_private;
  1193. if (!IS_VALLEYVIEW(dev))
  1194. return;
  1195. /*
  1196. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  1197. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  1198. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  1199. * b. The other bits such as sfr settings / modesel may all be set
  1200. * to 0.
  1201. *
  1202. * This should only be done on init and resume from S3 with both
  1203. * PLLs disabled, or we risk losing DPIO and PLL synchronization.
  1204. */
  1205. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  1206. }
  1207. static void vlv_enable_pll(struct intel_crtc *crtc)
  1208. {
  1209. struct drm_device *dev = crtc->base.dev;
  1210. struct drm_i915_private *dev_priv = dev->dev_private;
  1211. int reg = DPLL(crtc->pipe);
  1212. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1213. assert_pipe_disabled(dev_priv, crtc->pipe);
  1214. /* No really, not for ILK+ */
  1215. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1216. /* PLL is protected by panel, make sure we can write it */
  1217. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1218. assert_panel_unlocked(dev_priv, crtc->pipe);
  1219. I915_WRITE(reg, dpll);
  1220. POSTING_READ(reg);
  1221. udelay(150);
  1222. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1223. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1224. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1225. POSTING_READ(DPLL_MD(crtc->pipe));
  1226. /* We do this three times for luck */
  1227. I915_WRITE(reg, dpll);
  1228. POSTING_READ(reg);
  1229. udelay(150); /* wait for warmup */
  1230. I915_WRITE(reg, dpll);
  1231. POSTING_READ(reg);
  1232. udelay(150); /* wait for warmup */
  1233. I915_WRITE(reg, dpll);
  1234. POSTING_READ(reg);
  1235. udelay(150); /* wait for warmup */
  1236. }
  1237. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1238. {
  1239. struct drm_device *dev = crtc->base.dev;
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. int reg = DPLL(crtc->pipe);
  1242. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1243. assert_pipe_disabled(dev_priv, crtc->pipe);
  1244. /* No really, not for ILK+ */
  1245. BUG_ON(dev_priv->info->gen >= 5);
  1246. /* PLL is protected by panel, make sure we can write it */
  1247. if (IS_MOBILE(dev) && !IS_I830(dev))
  1248. assert_panel_unlocked(dev_priv, crtc->pipe);
  1249. I915_WRITE(reg, dpll);
  1250. /* Wait for the clocks to stabilize. */
  1251. POSTING_READ(reg);
  1252. udelay(150);
  1253. if (INTEL_INFO(dev)->gen >= 4) {
  1254. I915_WRITE(DPLL_MD(crtc->pipe),
  1255. crtc->config.dpll_hw_state.dpll_md);
  1256. } else {
  1257. /* The pixel multiplier can only be updated once the
  1258. * DPLL is enabled and the clocks are stable.
  1259. *
  1260. * So write it again.
  1261. */
  1262. I915_WRITE(reg, dpll);
  1263. }
  1264. /* We do this three times for luck */
  1265. I915_WRITE(reg, dpll);
  1266. POSTING_READ(reg);
  1267. udelay(150); /* wait for warmup */
  1268. I915_WRITE(reg, dpll);
  1269. POSTING_READ(reg);
  1270. udelay(150); /* wait for warmup */
  1271. I915_WRITE(reg, dpll);
  1272. POSTING_READ(reg);
  1273. udelay(150); /* wait for warmup */
  1274. }
  1275. /**
  1276. * i9xx_disable_pll - disable a PLL
  1277. * @dev_priv: i915 private structure
  1278. * @pipe: pipe PLL to disable
  1279. *
  1280. * Disable the PLL for @pipe, making sure the pipe is off first.
  1281. *
  1282. * Note! This is for pre-ILK only.
  1283. */
  1284. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1285. {
  1286. /* Don't disable pipe A or pipe A PLLs if needed */
  1287. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1288. return;
  1289. /* Make sure the pipe isn't still relying on us */
  1290. assert_pipe_disabled(dev_priv, pipe);
  1291. I915_WRITE(DPLL(pipe), 0);
  1292. POSTING_READ(DPLL(pipe));
  1293. }
  1294. static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1295. {
  1296. u32 val = 0;
  1297. /* Make sure the pipe isn't still relying on us */
  1298. assert_pipe_disabled(dev_priv, pipe);
  1299. /* Leave integrated clock source enabled */
  1300. if (pipe == PIPE_B)
  1301. val = DPLL_INTEGRATED_CRI_CLK_VLV;
  1302. I915_WRITE(DPLL(pipe), val);
  1303. POSTING_READ(DPLL(pipe));
  1304. }
  1305. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1306. {
  1307. u32 port_mask;
  1308. if (!port)
  1309. port_mask = DPLL_PORTB_READY_MASK;
  1310. else
  1311. port_mask = DPLL_PORTC_READY_MASK;
  1312. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1313. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1314. 'B' + port, I915_READ(DPLL(0)));
  1315. }
  1316. /**
  1317. * ironlake_enable_shared_dpll - enable PCH PLL
  1318. * @dev_priv: i915 private structure
  1319. * @pipe: pipe PLL to enable
  1320. *
  1321. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1322. * drives the transcoder clock.
  1323. */
  1324. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1325. {
  1326. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1327. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1328. /* PCH PLLs only available on ILK, SNB and IVB */
  1329. BUG_ON(dev_priv->info->gen < 5);
  1330. if (WARN_ON(pll == NULL))
  1331. return;
  1332. if (WARN_ON(pll->refcount == 0))
  1333. return;
  1334. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1335. pll->name, pll->active, pll->on,
  1336. crtc->base.base.id);
  1337. if (pll->active++) {
  1338. WARN_ON(!pll->on);
  1339. assert_shared_dpll_enabled(dev_priv, pll);
  1340. return;
  1341. }
  1342. WARN_ON(pll->on);
  1343. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1344. pll->enable(dev_priv, pll);
  1345. pll->on = true;
  1346. }
  1347. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1348. {
  1349. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1350. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1351. /* PCH only available on ILK+ */
  1352. BUG_ON(dev_priv->info->gen < 5);
  1353. if (WARN_ON(pll == NULL))
  1354. return;
  1355. if (WARN_ON(pll->refcount == 0))
  1356. return;
  1357. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1358. pll->name, pll->active, pll->on,
  1359. crtc->base.base.id);
  1360. if (WARN_ON(pll->active == 0)) {
  1361. assert_shared_dpll_disabled(dev_priv, pll);
  1362. return;
  1363. }
  1364. assert_shared_dpll_enabled(dev_priv, pll);
  1365. WARN_ON(!pll->on);
  1366. if (--pll->active)
  1367. return;
  1368. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1369. pll->disable(dev_priv, pll);
  1370. pll->on = false;
  1371. }
  1372. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1373. enum pipe pipe)
  1374. {
  1375. struct drm_device *dev = dev_priv->dev;
  1376. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1377. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1378. uint32_t reg, val, pipeconf_val;
  1379. /* PCH only available on ILK+ */
  1380. BUG_ON(dev_priv->info->gen < 5);
  1381. /* Make sure PCH DPLL is enabled */
  1382. assert_shared_dpll_enabled(dev_priv,
  1383. intel_crtc_to_shared_dpll(intel_crtc));
  1384. /* FDI must be feeding us bits for PCH ports */
  1385. assert_fdi_tx_enabled(dev_priv, pipe);
  1386. assert_fdi_rx_enabled(dev_priv, pipe);
  1387. if (HAS_PCH_CPT(dev)) {
  1388. /* Workaround: Set the timing override bit before enabling the
  1389. * pch transcoder. */
  1390. reg = TRANS_CHICKEN2(pipe);
  1391. val = I915_READ(reg);
  1392. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1393. I915_WRITE(reg, val);
  1394. }
  1395. reg = PCH_TRANSCONF(pipe);
  1396. val = I915_READ(reg);
  1397. pipeconf_val = I915_READ(PIPECONF(pipe));
  1398. if (HAS_PCH_IBX(dev_priv->dev)) {
  1399. /*
  1400. * make the BPC in transcoder be consistent with
  1401. * that in pipeconf reg.
  1402. */
  1403. val &= ~PIPECONF_BPC_MASK;
  1404. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1405. }
  1406. val &= ~TRANS_INTERLACE_MASK;
  1407. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1408. if (HAS_PCH_IBX(dev_priv->dev) &&
  1409. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1410. val |= TRANS_LEGACY_INTERLACED_ILK;
  1411. else
  1412. val |= TRANS_INTERLACED;
  1413. else
  1414. val |= TRANS_PROGRESSIVE;
  1415. I915_WRITE(reg, val | TRANS_ENABLE);
  1416. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1417. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1418. }
  1419. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1420. enum transcoder cpu_transcoder)
  1421. {
  1422. u32 val, pipeconf_val;
  1423. /* PCH only available on ILK+ */
  1424. BUG_ON(dev_priv->info->gen < 5);
  1425. /* FDI must be feeding us bits for PCH ports */
  1426. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1427. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1428. /* Workaround: set timing override bit. */
  1429. val = I915_READ(_TRANSA_CHICKEN2);
  1430. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1431. I915_WRITE(_TRANSA_CHICKEN2, val);
  1432. val = TRANS_ENABLE;
  1433. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1434. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1435. PIPECONF_INTERLACED_ILK)
  1436. val |= TRANS_INTERLACED;
  1437. else
  1438. val |= TRANS_PROGRESSIVE;
  1439. I915_WRITE(LPT_TRANSCONF, val);
  1440. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1441. DRM_ERROR("Failed to enable PCH transcoder\n");
  1442. }
  1443. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1444. enum pipe pipe)
  1445. {
  1446. struct drm_device *dev = dev_priv->dev;
  1447. uint32_t reg, val;
  1448. /* FDI relies on the transcoder */
  1449. assert_fdi_tx_disabled(dev_priv, pipe);
  1450. assert_fdi_rx_disabled(dev_priv, pipe);
  1451. /* Ports must be off as well */
  1452. assert_pch_ports_disabled(dev_priv, pipe);
  1453. reg = PCH_TRANSCONF(pipe);
  1454. val = I915_READ(reg);
  1455. val &= ~TRANS_ENABLE;
  1456. I915_WRITE(reg, val);
  1457. /* wait for PCH transcoder off, transcoder state */
  1458. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1459. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1460. if (!HAS_PCH_IBX(dev)) {
  1461. /* Workaround: Clear the timing override chicken bit again. */
  1462. reg = TRANS_CHICKEN2(pipe);
  1463. val = I915_READ(reg);
  1464. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1465. I915_WRITE(reg, val);
  1466. }
  1467. }
  1468. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1469. {
  1470. u32 val;
  1471. val = I915_READ(LPT_TRANSCONF);
  1472. val &= ~TRANS_ENABLE;
  1473. I915_WRITE(LPT_TRANSCONF, val);
  1474. /* wait for PCH transcoder off, transcoder state */
  1475. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1476. DRM_ERROR("Failed to disable PCH transcoder\n");
  1477. /* Workaround: clear timing override bit. */
  1478. val = I915_READ(_TRANSA_CHICKEN2);
  1479. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1480. I915_WRITE(_TRANSA_CHICKEN2, val);
  1481. }
  1482. /**
  1483. * intel_enable_pipe - enable a pipe, asserting requirements
  1484. * @dev_priv: i915 private structure
  1485. * @pipe: pipe to enable
  1486. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1487. *
  1488. * Enable @pipe, making sure that various hardware specific requirements
  1489. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1490. *
  1491. * @pipe should be %PIPE_A or %PIPE_B.
  1492. *
  1493. * Will wait until the pipe is actually running (i.e. first vblank) before
  1494. * returning.
  1495. */
  1496. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1497. bool pch_port, bool dsi)
  1498. {
  1499. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1500. pipe);
  1501. enum pipe pch_transcoder;
  1502. int reg;
  1503. u32 val;
  1504. assert_planes_disabled(dev_priv, pipe);
  1505. assert_cursor_disabled(dev_priv, pipe);
  1506. assert_sprites_disabled(dev_priv, pipe);
  1507. if (HAS_PCH_LPT(dev_priv->dev))
  1508. pch_transcoder = TRANSCODER_A;
  1509. else
  1510. pch_transcoder = pipe;
  1511. /*
  1512. * A pipe without a PLL won't actually be able to drive bits from
  1513. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1514. * need the check.
  1515. */
  1516. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1517. if (dsi)
  1518. assert_dsi_pll_enabled(dev_priv);
  1519. else
  1520. assert_pll_enabled(dev_priv, pipe);
  1521. else {
  1522. if (pch_port) {
  1523. /* if driving the PCH, we need FDI enabled */
  1524. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1525. assert_fdi_tx_pll_enabled(dev_priv,
  1526. (enum pipe) cpu_transcoder);
  1527. }
  1528. /* FIXME: assert CPU port conditions for SNB+ */
  1529. }
  1530. reg = PIPECONF(cpu_transcoder);
  1531. val = I915_READ(reg);
  1532. if (val & PIPECONF_ENABLE)
  1533. return;
  1534. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1535. intel_wait_for_vblank(dev_priv->dev, pipe);
  1536. }
  1537. /**
  1538. * intel_disable_pipe - disable a pipe, asserting requirements
  1539. * @dev_priv: i915 private structure
  1540. * @pipe: pipe to disable
  1541. *
  1542. * Disable @pipe, making sure that various hardware specific requirements
  1543. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1544. *
  1545. * @pipe should be %PIPE_A or %PIPE_B.
  1546. *
  1547. * Will wait until the pipe has shut down before returning.
  1548. */
  1549. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1550. enum pipe pipe)
  1551. {
  1552. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1553. pipe);
  1554. int reg;
  1555. u32 val;
  1556. /*
  1557. * Make sure planes won't keep trying to pump pixels to us,
  1558. * or we might hang the display.
  1559. */
  1560. assert_planes_disabled(dev_priv, pipe);
  1561. assert_cursor_disabled(dev_priv, pipe);
  1562. assert_sprites_disabled(dev_priv, pipe);
  1563. /* Don't disable pipe A or pipe A PLLs if needed */
  1564. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1565. return;
  1566. reg = PIPECONF(cpu_transcoder);
  1567. val = I915_READ(reg);
  1568. if ((val & PIPECONF_ENABLE) == 0)
  1569. return;
  1570. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1571. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1572. }
  1573. /*
  1574. * Plane regs are double buffered, going from enabled->disabled needs a
  1575. * trigger in order to latch. The display address reg provides this.
  1576. */
  1577. void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
  1578. enum plane plane)
  1579. {
  1580. u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
  1581. I915_WRITE(reg, I915_READ(reg));
  1582. POSTING_READ(reg);
  1583. }
  1584. /**
  1585. * intel_enable_primary_plane - enable the primary plane on a given pipe
  1586. * @dev_priv: i915 private structure
  1587. * @plane: plane to enable
  1588. * @pipe: pipe being fed
  1589. *
  1590. * Enable @plane on @pipe, making sure that @pipe is running first.
  1591. */
  1592. static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
  1593. enum plane plane, enum pipe pipe)
  1594. {
  1595. struct intel_crtc *intel_crtc =
  1596. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1597. int reg;
  1598. u32 val;
  1599. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1600. assert_pipe_enabled(dev_priv, pipe);
  1601. WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
  1602. intel_crtc->primary_enabled = true;
  1603. reg = DSPCNTR(plane);
  1604. val = I915_READ(reg);
  1605. if (val & DISPLAY_PLANE_ENABLE)
  1606. return;
  1607. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1608. intel_flush_primary_plane(dev_priv, plane);
  1609. intel_wait_for_vblank(dev_priv->dev, pipe);
  1610. }
  1611. /**
  1612. * intel_disable_primary_plane - disable the primary plane
  1613. * @dev_priv: i915 private structure
  1614. * @plane: plane to disable
  1615. * @pipe: pipe consuming the data
  1616. *
  1617. * Disable @plane; should be an independent operation.
  1618. */
  1619. static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
  1620. enum plane plane, enum pipe pipe)
  1621. {
  1622. struct intel_crtc *intel_crtc =
  1623. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1624. int reg;
  1625. u32 val;
  1626. WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
  1627. intel_crtc->primary_enabled = false;
  1628. reg = DSPCNTR(plane);
  1629. val = I915_READ(reg);
  1630. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1631. return;
  1632. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1633. intel_flush_primary_plane(dev_priv, plane);
  1634. intel_wait_for_vblank(dev_priv->dev, pipe);
  1635. }
  1636. static bool need_vtd_wa(struct drm_device *dev)
  1637. {
  1638. #ifdef CONFIG_INTEL_IOMMU
  1639. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1640. return true;
  1641. #endif
  1642. return false;
  1643. }
  1644. int
  1645. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1646. struct drm_i915_gem_object *obj,
  1647. struct intel_ring_buffer *pipelined)
  1648. {
  1649. struct drm_i915_private *dev_priv = dev->dev_private;
  1650. u32 alignment;
  1651. int ret;
  1652. switch (obj->tiling_mode) {
  1653. case I915_TILING_NONE:
  1654. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1655. alignment = 128 * 1024;
  1656. else if (INTEL_INFO(dev)->gen >= 4)
  1657. alignment = 4 * 1024;
  1658. else
  1659. alignment = 64 * 1024;
  1660. break;
  1661. case I915_TILING_X:
  1662. /* pin() will align the object as required by fence */
  1663. alignment = 0;
  1664. break;
  1665. case I915_TILING_Y:
  1666. WARN(1, "Y tiled bo slipped through, driver bug!\n");
  1667. return -EINVAL;
  1668. default:
  1669. BUG();
  1670. }
  1671. /* Note that the w/a also requires 64 PTE of padding following the
  1672. * bo. We currently fill all unused PTE with the shadow page and so
  1673. * we should always have valid PTE following the scanout preventing
  1674. * the VT-d warning.
  1675. */
  1676. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1677. alignment = 256 * 1024;
  1678. dev_priv->mm.interruptible = false;
  1679. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1680. if (ret)
  1681. goto err_interruptible;
  1682. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1683. * fence, whereas 965+ only requires a fence if using
  1684. * framebuffer compression. For simplicity, we always install
  1685. * a fence as the cost is not that onerous.
  1686. */
  1687. ret = i915_gem_object_get_fence(obj);
  1688. if (ret)
  1689. goto err_unpin;
  1690. i915_gem_object_pin_fence(obj);
  1691. dev_priv->mm.interruptible = true;
  1692. return 0;
  1693. err_unpin:
  1694. i915_gem_object_unpin_from_display_plane(obj);
  1695. err_interruptible:
  1696. dev_priv->mm.interruptible = true;
  1697. return ret;
  1698. }
  1699. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1700. {
  1701. i915_gem_object_unpin_fence(obj);
  1702. i915_gem_object_unpin_from_display_plane(obj);
  1703. }
  1704. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1705. * is assumed to be a power-of-two. */
  1706. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1707. unsigned int tiling_mode,
  1708. unsigned int cpp,
  1709. unsigned int pitch)
  1710. {
  1711. if (tiling_mode != I915_TILING_NONE) {
  1712. unsigned int tile_rows, tiles;
  1713. tile_rows = *y / 8;
  1714. *y %= 8;
  1715. tiles = *x / (512/cpp);
  1716. *x %= 512/cpp;
  1717. return tile_rows * pitch * 8 + tiles * 4096;
  1718. } else {
  1719. unsigned int offset;
  1720. offset = *y * pitch + *x * cpp;
  1721. *y = 0;
  1722. *x = (offset & 4095) / cpp;
  1723. return offset & -4096;
  1724. }
  1725. }
  1726. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1727. int x, int y)
  1728. {
  1729. struct drm_device *dev = crtc->dev;
  1730. struct drm_i915_private *dev_priv = dev->dev_private;
  1731. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1732. struct intel_framebuffer *intel_fb;
  1733. struct drm_i915_gem_object *obj;
  1734. int plane = intel_crtc->plane;
  1735. unsigned long linear_offset;
  1736. u32 dspcntr;
  1737. u32 reg;
  1738. switch (plane) {
  1739. case 0:
  1740. case 1:
  1741. break;
  1742. default:
  1743. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1744. return -EINVAL;
  1745. }
  1746. intel_fb = to_intel_framebuffer(fb);
  1747. obj = intel_fb->obj;
  1748. reg = DSPCNTR(plane);
  1749. dspcntr = I915_READ(reg);
  1750. /* Mask out pixel format bits in case we change it */
  1751. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1752. switch (fb->pixel_format) {
  1753. case DRM_FORMAT_C8:
  1754. dspcntr |= DISPPLANE_8BPP;
  1755. break;
  1756. case DRM_FORMAT_XRGB1555:
  1757. case DRM_FORMAT_ARGB1555:
  1758. dspcntr |= DISPPLANE_BGRX555;
  1759. break;
  1760. case DRM_FORMAT_RGB565:
  1761. dspcntr |= DISPPLANE_BGRX565;
  1762. break;
  1763. case DRM_FORMAT_XRGB8888:
  1764. case DRM_FORMAT_ARGB8888:
  1765. dspcntr |= DISPPLANE_BGRX888;
  1766. break;
  1767. case DRM_FORMAT_XBGR8888:
  1768. case DRM_FORMAT_ABGR8888:
  1769. dspcntr |= DISPPLANE_RGBX888;
  1770. break;
  1771. case DRM_FORMAT_XRGB2101010:
  1772. case DRM_FORMAT_ARGB2101010:
  1773. dspcntr |= DISPPLANE_BGRX101010;
  1774. break;
  1775. case DRM_FORMAT_XBGR2101010:
  1776. case DRM_FORMAT_ABGR2101010:
  1777. dspcntr |= DISPPLANE_RGBX101010;
  1778. break;
  1779. default:
  1780. BUG();
  1781. }
  1782. if (INTEL_INFO(dev)->gen >= 4) {
  1783. if (obj->tiling_mode != I915_TILING_NONE)
  1784. dspcntr |= DISPPLANE_TILED;
  1785. else
  1786. dspcntr &= ~DISPPLANE_TILED;
  1787. }
  1788. if (IS_G4X(dev))
  1789. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1790. I915_WRITE(reg, dspcntr);
  1791. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1792. if (INTEL_INFO(dev)->gen >= 4) {
  1793. intel_crtc->dspaddr_offset =
  1794. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1795. fb->bits_per_pixel / 8,
  1796. fb->pitches[0]);
  1797. linear_offset -= intel_crtc->dspaddr_offset;
  1798. } else {
  1799. intel_crtc->dspaddr_offset = linear_offset;
  1800. }
  1801. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1802. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1803. fb->pitches[0]);
  1804. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1805. if (INTEL_INFO(dev)->gen >= 4) {
  1806. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1807. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1808. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1809. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1810. } else
  1811. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1812. POSTING_READ(reg);
  1813. return 0;
  1814. }
  1815. static int ironlake_update_plane(struct drm_crtc *crtc,
  1816. struct drm_framebuffer *fb, int x, int y)
  1817. {
  1818. struct drm_device *dev = crtc->dev;
  1819. struct drm_i915_private *dev_priv = dev->dev_private;
  1820. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1821. struct intel_framebuffer *intel_fb;
  1822. struct drm_i915_gem_object *obj;
  1823. int plane = intel_crtc->plane;
  1824. unsigned long linear_offset;
  1825. u32 dspcntr;
  1826. u32 reg;
  1827. switch (plane) {
  1828. case 0:
  1829. case 1:
  1830. case 2:
  1831. break;
  1832. default:
  1833. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1834. return -EINVAL;
  1835. }
  1836. intel_fb = to_intel_framebuffer(fb);
  1837. obj = intel_fb->obj;
  1838. reg = DSPCNTR(plane);
  1839. dspcntr = I915_READ(reg);
  1840. /* Mask out pixel format bits in case we change it */
  1841. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1842. switch (fb->pixel_format) {
  1843. case DRM_FORMAT_C8:
  1844. dspcntr |= DISPPLANE_8BPP;
  1845. break;
  1846. case DRM_FORMAT_RGB565:
  1847. dspcntr |= DISPPLANE_BGRX565;
  1848. break;
  1849. case DRM_FORMAT_XRGB8888:
  1850. case DRM_FORMAT_ARGB8888:
  1851. dspcntr |= DISPPLANE_BGRX888;
  1852. break;
  1853. case DRM_FORMAT_XBGR8888:
  1854. case DRM_FORMAT_ABGR8888:
  1855. dspcntr |= DISPPLANE_RGBX888;
  1856. break;
  1857. case DRM_FORMAT_XRGB2101010:
  1858. case DRM_FORMAT_ARGB2101010:
  1859. dspcntr |= DISPPLANE_BGRX101010;
  1860. break;
  1861. case DRM_FORMAT_XBGR2101010:
  1862. case DRM_FORMAT_ABGR2101010:
  1863. dspcntr |= DISPPLANE_RGBX101010;
  1864. break;
  1865. default:
  1866. BUG();
  1867. }
  1868. if (obj->tiling_mode != I915_TILING_NONE)
  1869. dspcntr |= DISPPLANE_TILED;
  1870. else
  1871. dspcntr &= ~DISPPLANE_TILED;
  1872. if (IS_HASWELL(dev))
  1873. dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
  1874. else
  1875. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1876. I915_WRITE(reg, dspcntr);
  1877. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1878. intel_crtc->dspaddr_offset =
  1879. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1880. fb->bits_per_pixel / 8,
  1881. fb->pitches[0]);
  1882. linear_offset -= intel_crtc->dspaddr_offset;
  1883. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1884. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1885. fb->pitches[0]);
  1886. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1887. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1888. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1889. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1890. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1891. } else {
  1892. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1893. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1894. }
  1895. POSTING_READ(reg);
  1896. return 0;
  1897. }
  1898. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1899. static int
  1900. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1901. int x, int y, enum mode_set_atomic state)
  1902. {
  1903. struct drm_device *dev = crtc->dev;
  1904. struct drm_i915_private *dev_priv = dev->dev_private;
  1905. if (dev_priv->display.disable_fbc)
  1906. dev_priv->display.disable_fbc(dev);
  1907. intel_increase_pllclock(crtc);
  1908. return dev_priv->display.update_plane(crtc, fb, x, y);
  1909. }
  1910. void intel_display_handle_reset(struct drm_device *dev)
  1911. {
  1912. struct drm_i915_private *dev_priv = dev->dev_private;
  1913. struct drm_crtc *crtc;
  1914. /*
  1915. * Flips in the rings have been nuked by the reset,
  1916. * so complete all pending flips so that user space
  1917. * will get its events and not get stuck.
  1918. *
  1919. * Also update the base address of all primary
  1920. * planes to the the last fb to make sure we're
  1921. * showing the correct fb after a reset.
  1922. *
  1923. * Need to make two loops over the crtcs so that we
  1924. * don't try to grab a crtc mutex before the
  1925. * pending_flip_queue really got woken up.
  1926. */
  1927. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1928. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1929. enum plane plane = intel_crtc->plane;
  1930. intel_prepare_page_flip(dev, plane);
  1931. intel_finish_page_flip_plane(dev, plane);
  1932. }
  1933. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1934. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1935. mutex_lock(&crtc->mutex);
  1936. if (intel_crtc->active)
  1937. dev_priv->display.update_plane(crtc, crtc->fb,
  1938. crtc->x, crtc->y);
  1939. mutex_unlock(&crtc->mutex);
  1940. }
  1941. }
  1942. static int
  1943. intel_finish_fb(struct drm_framebuffer *old_fb)
  1944. {
  1945. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1946. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1947. bool was_interruptible = dev_priv->mm.interruptible;
  1948. int ret;
  1949. /* Big Hammer, we also need to ensure that any pending
  1950. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1951. * current scanout is retired before unpinning the old
  1952. * framebuffer.
  1953. *
  1954. * This should only fail upon a hung GPU, in which case we
  1955. * can safely continue.
  1956. */
  1957. dev_priv->mm.interruptible = false;
  1958. ret = i915_gem_object_finish_gpu(obj);
  1959. dev_priv->mm.interruptible = was_interruptible;
  1960. return ret;
  1961. }
  1962. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1963. {
  1964. struct drm_device *dev = crtc->dev;
  1965. struct drm_i915_master_private *master_priv;
  1966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1967. if (!dev->primary->master)
  1968. return;
  1969. master_priv = dev->primary->master->driver_priv;
  1970. if (!master_priv->sarea_priv)
  1971. return;
  1972. switch (intel_crtc->pipe) {
  1973. case 0:
  1974. master_priv->sarea_priv->pipeA_x = x;
  1975. master_priv->sarea_priv->pipeA_y = y;
  1976. break;
  1977. case 1:
  1978. master_priv->sarea_priv->pipeB_x = x;
  1979. master_priv->sarea_priv->pipeB_y = y;
  1980. break;
  1981. default:
  1982. break;
  1983. }
  1984. }
  1985. static int
  1986. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1987. struct drm_framebuffer *fb)
  1988. {
  1989. struct drm_device *dev = crtc->dev;
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1992. struct drm_framebuffer *old_fb;
  1993. int ret;
  1994. /* no fb bound */
  1995. if (!fb) {
  1996. DRM_ERROR("No FB bound\n");
  1997. return 0;
  1998. }
  1999. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  2000. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  2001. plane_name(intel_crtc->plane),
  2002. INTEL_INFO(dev)->num_pipes);
  2003. return -EINVAL;
  2004. }
  2005. mutex_lock(&dev->struct_mutex);
  2006. ret = intel_pin_and_fence_fb_obj(dev,
  2007. to_intel_framebuffer(fb)->obj,
  2008. NULL);
  2009. if (ret != 0) {
  2010. mutex_unlock(&dev->struct_mutex);
  2011. DRM_ERROR("pin & fence failed\n");
  2012. return ret;
  2013. }
  2014. /*
  2015. * Update pipe size and adjust fitter if needed: the reason for this is
  2016. * that in compute_mode_changes we check the native mode (not the pfit
  2017. * mode) to see if we can flip rather than do a full mode set. In the
  2018. * fastboot case, we'll flip, but if we don't update the pipesrc and
  2019. * pfit state, we'll end up with a big fb scanned out into the wrong
  2020. * sized surface.
  2021. *
  2022. * To fix this properly, we need to hoist the checks up into
  2023. * compute_mode_changes (or above), check the actual pfit state and
  2024. * whether the platform allows pfit disable with pipe active, and only
  2025. * then update the pipesrc and pfit state, even on the flip path.
  2026. */
  2027. if (i915_fastboot) {
  2028. const struct drm_display_mode *adjusted_mode =
  2029. &intel_crtc->config.adjusted_mode;
  2030. I915_WRITE(PIPESRC(intel_crtc->pipe),
  2031. ((adjusted_mode->crtc_hdisplay - 1) << 16) |
  2032. (adjusted_mode->crtc_vdisplay - 1));
  2033. if (!intel_crtc->config.pch_pfit.enabled &&
  2034. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  2035. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2036. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  2037. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  2038. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  2039. }
  2040. }
  2041. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2042. if (ret) {
  2043. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2044. mutex_unlock(&dev->struct_mutex);
  2045. DRM_ERROR("failed to update base address\n");
  2046. return ret;
  2047. }
  2048. old_fb = crtc->fb;
  2049. crtc->fb = fb;
  2050. crtc->x = x;
  2051. crtc->y = y;
  2052. if (old_fb) {
  2053. if (intel_crtc->active && old_fb != fb)
  2054. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2055. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2056. }
  2057. intel_update_fbc(dev);
  2058. intel_edp_psr_update(dev);
  2059. mutex_unlock(&dev->struct_mutex);
  2060. intel_crtc_update_sarea_pos(crtc, x, y);
  2061. return 0;
  2062. }
  2063. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2064. {
  2065. struct drm_device *dev = crtc->dev;
  2066. struct drm_i915_private *dev_priv = dev->dev_private;
  2067. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2068. int pipe = intel_crtc->pipe;
  2069. u32 reg, temp;
  2070. /* enable normal train */
  2071. reg = FDI_TX_CTL(pipe);
  2072. temp = I915_READ(reg);
  2073. if (IS_IVYBRIDGE(dev)) {
  2074. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2075. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2076. } else {
  2077. temp &= ~FDI_LINK_TRAIN_NONE;
  2078. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2079. }
  2080. I915_WRITE(reg, temp);
  2081. reg = FDI_RX_CTL(pipe);
  2082. temp = I915_READ(reg);
  2083. if (HAS_PCH_CPT(dev)) {
  2084. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2085. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2086. } else {
  2087. temp &= ~FDI_LINK_TRAIN_NONE;
  2088. temp |= FDI_LINK_TRAIN_NONE;
  2089. }
  2090. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2091. /* wait one idle pattern time */
  2092. POSTING_READ(reg);
  2093. udelay(1000);
  2094. /* IVB wants error correction enabled */
  2095. if (IS_IVYBRIDGE(dev))
  2096. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2097. FDI_FE_ERRC_ENABLE);
  2098. }
  2099. static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
  2100. {
  2101. return crtc->base.enabled && crtc->active &&
  2102. crtc->config.has_pch_encoder;
  2103. }
  2104. static void ivb_modeset_global_resources(struct drm_device *dev)
  2105. {
  2106. struct drm_i915_private *dev_priv = dev->dev_private;
  2107. struct intel_crtc *pipe_B_crtc =
  2108. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2109. struct intel_crtc *pipe_C_crtc =
  2110. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2111. uint32_t temp;
  2112. /*
  2113. * When everything is off disable fdi C so that we could enable fdi B
  2114. * with all lanes. Note that we don't care about enabled pipes without
  2115. * an enabled pch encoder.
  2116. */
  2117. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2118. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2119. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2120. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2121. temp = I915_READ(SOUTH_CHICKEN1);
  2122. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2123. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2124. I915_WRITE(SOUTH_CHICKEN1, temp);
  2125. }
  2126. }
  2127. /* The FDI link training functions for ILK/Ibexpeak. */
  2128. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2129. {
  2130. struct drm_device *dev = crtc->dev;
  2131. struct drm_i915_private *dev_priv = dev->dev_private;
  2132. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2133. int pipe = intel_crtc->pipe;
  2134. int plane = intel_crtc->plane;
  2135. u32 reg, temp, tries;
  2136. /* FDI needs bits from pipe & plane first */
  2137. assert_pipe_enabled(dev_priv, pipe);
  2138. assert_plane_enabled(dev_priv, plane);
  2139. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2140. for train result */
  2141. reg = FDI_RX_IMR(pipe);
  2142. temp = I915_READ(reg);
  2143. temp &= ~FDI_RX_SYMBOL_LOCK;
  2144. temp &= ~FDI_RX_BIT_LOCK;
  2145. I915_WRITE(reg, temp);
  2146. I915_READ(reg);
  2147. udelay(150);
  2148. /* enable CPU FDI TX and PCH FDI RX */
  2149. reg = FDI_TX_CTL(pipe);
  2150. temp = I915_READ(reg);
  2151. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2152. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2153. temp &= ~FDI_LINK_TRAIN_NONE;
  2154. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2155. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2156. reg = FDI_RX_CTL(pipe);
  2157. temp = I915_READ(reg);
  2158. temp &= ~FDI_LINK_TRAIN_NONE;
  2159. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2160. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2161. POSTING_READ(reg);
  2162. udelay(150);
  2163. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2164. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2165. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2166. FDI_RX_PHASE_SYNC_POINTER_EN);
  2167. reg = FDI_RX_IIR(pipe);
  2168. for (tries = 0; tries < 5; tries++) {
  2169. temp = I915_READ(reg);
  2170. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2171. if ((temp & FDI_RX_BIT_LOCK)) {
  2172. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2173. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2174. break;
  2175. }
  2176. }
  2177. if (tries == 5)
  2178. DRM_ERROR("FDI train 1 fail!\n");
  2179. /* Train 2 */
  2180. reg = FDI_TX_CTL(pipe);
  2181. temp = I915_READ(reg);
  2182. temp &= ~FDI_LINK_TRAIN_NONE;
  2183. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2184. I915_WRITE(reg, temp);
  2185. reg = FDI_RX_CTL(pipe);
  2186. temp = I915_READ(reg);
  2187. temp &= ~FDI_LINK_TRAIN_NONE;
  2188. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2189. I915_WRITE(reg, temp);
  2190. POSTING_READ(reg);
  2191. udelay(150);
  2192. reg = FDI_RX_IIR(pipe);
  2193. for (tries = 0; tries < 5; tries++) {
  2194. temp = I915_READ(reg);
  2195. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2196. if (temp & FDI_RX_SYMBOL_LOCK) {
  2197. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2198. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2199. break;
  2200. }
  2201. }
  2202. if (tries == 5)
  2203. DRM_ERROR("FDI train 2 fail!\n");
  2204. DRM_DEBUG_KMS("FDI train done\n");
  2205. }
  2206. static const int snb_b_fdi_train_param[] = {
  2207. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2208. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2209. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2210. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2211. };
  2212. /* The FDI link training functions for SNB/Cougarpoint. */
  2213. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2214. {
  2215. struct drm_device *dev = crtc->dev;
  2216. struct drm_i915_private *dev_priv = dev->dev_private;
  2217. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2218. int pipe = intel_crtc->pipe;
  2219. u32 reg, temp, i, retry;
  2220. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2221. for train result */
  2222. reg = FDI_RX_IMR(pipe);
  2223. temp = I915_READ(reg);
  2224. temp &= ~FDI_RX_SYMBOL_LOCK;
  2225. temp &= ~FDI_RX_BIT_LOCK;
  2226. I915_WRITE(reg, temp);
  2227. POSTING_READ(reg);
  2228. udelay(150);
  2229. /* enable CPU FDI TX and PCH FDI RX */
  2230. reg = FDI_TX_CTL(pipe);
  2231. temp = I915_READ(reg);
  2232. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2233. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2234. temp &= ~FDI_LINK_TRAIN_NONE;
  2235. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2236. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2237. /* SNB-B */
  2238. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2239. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2240. I915_WRITE(FDI_RX_MISC(pipe),
  2241. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2242. reg = FDI_RX_CTL(pipe);
  2243. temp = I915_READ(reg);
  2244. if (HAS_PCH_CPT(dev)) {
  2245. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2246. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2247. } else {
  2248. temp &= ~FDI_LINK_TRAIN_NONE;
  2249. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2250. }
  2251. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2252. POSTING_READ(reg);
  2253. udelay(150);
  2254. for (i = 0; i < 4; i++) {
  2255. reg = FDI_TX_CTL(pipe);
  2256. temp = I915_READ(reg);
  2257. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2258. temp |= snb_b_fdi_train_param[i];
  2259. I915_WRITE(reg, temp);
  2260. POSTING_READ(reg);
  2261. udelay(500);
  2262. for (retry = 0; retry < 5; retry++) {
  2263. reg = FDI_RX_IIR(pipe);
  2264. temp = I915_READ(reg);
  2265. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2266. if (temp & FDI_RX_BIT_LOCK) {
  2267. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2268. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2269. break;
  2270. }
  2271. udelay(50);
  2272. }
  2273. if (retry < 5)
  2274. break;
  2275. }
  2276. if (i == 4)
  2277. DRM_ERROR("FDI train 1 fail!\n");
  2278. /* Train 2 */
  2279. reg = FDI_TX_CTL(pipe);
  2280. temp = I915_READ(reg);
  2281. temp &= ~FDI_LINK_TRAIN_NONE;
  2282. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2283. if (IS_GEN6(dev)) {
  2284. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2285. /* SNB-B */
  2286. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2287. }
  2288. I915_WRITE(reg, temp);
  2289. reg = FDI_RX_CTL(pipe);
  2290. temp = I915_READ(reg);
  2291. if (HAS_PCH_CPT(dev)) {
  2292. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2293. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2294. } else {
  2295. temp &= ~FDI_LINK_TRAIN_NONE;
  2296. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2297. }
  2298. I915_WRITE(reg, temp);
  2299. POSTING_READ(reg);
  2300. udelay(150);
  2301. for (i = 0; i < 4; i++) {
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2305. temp |= snb_b_fdi_train_param[i];
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(500);
  2309. for (retry = 0; retry < 5; retry++) {
  2310. reg = FDI_RX_IIR(pipe);
  2311. temp = I915_READ(reg);
  2312. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2313. if (temp & FDI_RX_SYMBOL_LOCK) {
  2314. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2315. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2316. break;
  2317. }
  2318. udelay(50);
  2319. }
  2320. if (retry < 5)
  2321. break;
  2322. }
  2323. if (i == 4)
  2324. DRM_ERROR("FDI train 2 fail!\n");
  2325. DRM_DEBUG_KMS("FDI train done.\n");
  2326. }
  2327. /* Manual link training for Ivy Bridge A0 parts */
  2328. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2329. {
  2330. struct drm_device *dev = crtc->dev;
  2331. struct drm_i915_private *dev_priv = dev->dev_private;
  2332. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2333. int pipe = intel_crtc->pipe;
  2334. u32 reg, temp, i, j;
  2335. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2336. for train result */
  2337. reg = FDI_RX_IMR(pipe);
  2338. temp = I915_READ(reg);
  2339. temp &= ~FDI_RX_SYMBOL_LOCK;
  2340. temp &= ~FDI_RX_BIT_LOCK;
  2341. I915_WRITE(reg, temp);
  2342. POSTING_READ(reg);
  2343. udelay(150);
  2344. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2345. I915_READ(FDI_RX_IIR(pipe)));
  2346. /* Try each vswing and preemphasis setting twice before moving on */
  2347. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  2348. /* disable first in case we need to retry */
  2349. reg = FDI_TX_CTL(pipe);
  2350. temp = I915_READ(reg);
  2351. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2352. temp &= ~FDI_TX_ENABLE;
  2353. I915_WRITE(reg, temp);
  2354. reg = FDI_RX_CTL(pipe);
  2355. temp = I915_READ(reg);
  2356. temp &= ~FDI_LINK_TRAIN_AUTO;
  2357. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2358. temp &= ~FDI_RX_ENABLE;
  2359. I915_WRITE(reg, temp);
  2360. /* enable CPU FDI TX and PCH FDI RX */
  2361. reg = FDI_TX_CTL(pipe);
  2362. temp = I915_READ(reg);
  2363. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2364. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2365. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2366. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2367. temp |= snb_b_fdi_train_param[j/2];
  2368. temp |= FDI_COMPOSITE_SYNC;
  2369. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2370. I915_WRITE(FDI_RX_MISC(pipe),
  2371. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2372. reg = FDI_RX_CTL(pipe);
  2373. temp = I915_READ(reg);
  2374. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2375. temp |= FDI_COMPOSITE_SYNC;
  2376. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2377. POSTING_READ(reg);
  2378. udelay(1); /* should be 0.5us */
  2379. for (i = 0; i < 4; i++) {
  2380. reg = FDI_RX_IIR(pipe);
  2381. temp = I915_READ(reg);
  2382. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2383. if (temp & FDI_RX_BIT_LOCK ||
  2384. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2385. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2386. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  2387. i);
  2388. break;
  2389. }
  2390. udelay(1); /* should be 0.5us */
  2391. }
  2392. if (i == 4) {
  2393. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  2394. continue;
  2395. }
  2396. /* Train 2 */
  2397. reg = FDI_TX_CTL(pipe);
  2398. temp = I915_READ(reg);
  2399. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2400. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2401. I915_WRITE(reg, temp);
  2402. reg = FDI_RX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2405. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2406. I915_WRITE(reg, temp);
  2407. POSTING_READ(reg);
  2408. udelay(2); /* should be 1.5us */
  2409. for (i = 0; i < 4; i++) {
  2410. reg = FDI_RX_IIR(pipe);
  2411. temp = I915_READ(reg);
  2412. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2413. if (temp & FDI_RX_SYMBOL_LOCK ||
  2414. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  2415. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2416. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  2417. i);
  2418. goto train_done;
  2419. }
  2420. udelay(2); /* should be 1.5us */
  2421. }
  2422. if (i == 4)
  2423. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  2424. }
  2425. train_done:
  2426. DRM_DEBUG_KMS("FDI train done.\n");
  2427. }
  2428. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2429. {
  2430. struct drm_device *dev = intel_crtc->base.dev;
  2431. struct drm_i915_private *dev_priv = dev->dev_private;
  2432. int pipe = intel_crtc->pipe;
  2433. u32 reg, temp;
  2434. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2435. reg = FDI_RX_CTL(pipe);
  2436. temp = I915_READ(reg);
  2437. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2438. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2439. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2440. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2441. POSTING_READ(reg);
  2442. udelay(200);
  2443. /* Switch from Rawclk to PCDclk */
  2444. temp = I915_READ(reg);
  2445. I915_WRITE(reg, temp | FDI_PCDCLK);
  2446. POSTING_READ(reg);
  2447. udelay(200);
  2448. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2449. reg = FDI_TX_CTL(pipe);
  2450. temp = I915_READ(reg);
  2451. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2452. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2453. POSTING_READ(reg);
  2454. udelay(100);
  2455. }
  2456. }
  2457. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2458. {
  2459. struct drm_device *dev = intel_crtc->base.dev;
  2460. struct drm_i915_private *dev_priv = dev->dev_private;
  2461. int pipe = intel_crtc->pipe;
  2462. u32 reg, temp;
  2463. /* Switch from PCDclk to Rawclk */
  2464. reg = FDI_RX_CTL(pipe);
  2465. temp = I915_READ(reg);
  2466. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2467. /* Disable CPU FDI TX PLL */
  2468. reg = FDI_TX_CTL(pipe);
  2469. temp = I915_READ(reg);
  2470. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2471. POSTING_READ(reg);
  2472. udelay(100);
  2473. reg = FDI_RX_CTL(pipe);
  2474. temp = I915_READ(reg);
  2475. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2476. /* Wait for the clocks to turn off. */
  2477. POSTING_READ(reg);
  2478. udelay(100);
  2479. }
  2480. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2481. {
  2482. struct drm_device *dev = crtc->dev;
  2483. struct drm_i915_private *dev_priv = dev->dev_private;
  2484. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2485. int pipe = intel_crtc->pipe;
  2486. u32 reg, temp;
  2487. /* disable CPU FDI tx and PCH FDI rx */
  2488. reg = FDI_TX_CTL(pipe);
  2489. temp = I915_READ(reg);
  2490. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2491. POSTING_READ(reg);
  2492. reg = FDI_RX_CTL(pipe);
  2493. temp = I915_READ(reg);
  2494. temp &= ~(0x7 << 16);
  2495. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2496. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2497. POSTING_READ(reg);
  2498. udelay(100);
  2499. /* Ironlake workaround, disable clock pointer after downing FDI */
  2500. if (HAS_PCH_IBX(dev)) {
  2501. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2502. }
  2503. /* still set train pattern 1 */
  2504. reg = FDI_TX_CTL(pipe);
  2505. temp = I915_READ(reg);
  2506. temp &= ~FDI_LINK_TRAIN_NONE;
  2507. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2508. I915_WRITE(reg, temp);
  2509. reg = FDI_RX_CTL(pipe);
  2510. temp = I915_READ(reg);
  2511. if (HAS_PCH_CPT(dev)) {
  2512. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2513. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2514. } else {
  2515. temp &= ~FDI_LINK_TRAIN_NONE;
  2516. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2517. }
  2518. /* BPC in FDI rx is consistent with that in PIPECONF */
  2519. temp &= ~(0x07 << 16);
  2520. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2521. I915_WRITE(reg, temp);
  2522. POSTING_READ(reg);
  2523. udelay(100);
  2524. }
  2525. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2526. {
  2527. struct drm_device *dev = crtc->dev;
  2528. struct drm_i915_private *dev_priv = dev->dev_private;
  2529. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2530. unsigned long flags;
  2531. bool pending;
  2532. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2533. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2534. return false;
  2535. spin_lock_irqsave(&dev->event_lock, flags);
  2536. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2537. spin_unlock_irqrestore(&dev->event_lock, flags);
  2538. return pending;
  2539. }
  2540. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2541. {
  2542. struct drm_device *dev = crtc->dev;
  2543. struct drm_i915_private *dev_priv = dev->dev_private;
  2544. if (crtc->fb == NULL)
  2545. return;
  2546. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2547. wait_event(dev_priv->pending_flip_queue,
  2548. !intel_crtc_has_pending_flip(crtc));
  2549. mutex_lock(&dev->struct_mutex);
  2550. intel_finish_fb(crtc->fb);
  2551. mutex_unlock(&dev->struct_mutex);
  2552. }
  2553. /* Program iCLKIP clock to the desired frequency */
  2554. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2555. {
  2556. struct drm_device *dev = crtc->dev;
  2557. struct drm_i915_private *dev_priv = dev->dev_private;
  2558. int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2559. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2560. u32 temp;
  2561. mutex_lock(&dev_priv->dpio_lock);
  2562. /* It is necessary to ungate the pixclk gate prior to programming
  2563. * the divisors, and gate it back when it is done.
  2564. */
  2565. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2566. /* Disable SSCCTL */
  2567. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2568. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2569. SBI_SSCCTL_DISABLE,
  2570. SBI_ICLK);
  2571. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2572. if (clock == 20000) {
  2573. auxdiv = 1;
  2574. divsel = 0x41;
  2575. phaseinc = 0x20;
  2576. } else {
  2577. /* The iCLK virtual clock root frequency is in MHz,
  2578. * but the adjusted_mode->crtc_clock in in KHz. To get the
  2579. * divisors, it is necessary to divide one by another, so we
  2580. * convert the virtual clock precision to KHz here for higher
  2581. * precision.
  2582. */
  2583. u32 iclk_virtual_root_freq = 172800 * 1000;
  2584. u32 iclk_pi_range = 64;
  2585. u32 desired_divisor, msb_divisor_value, pi_value;
  2586. desired_divisor = (iclk_virtual_root_freq / clock);
  2587. msb_divisor_value = desired_divisor / iclk_pi_range;
  2588. pi_value = desired_divisor % iclk_pi_range;
  2589. auxdiv = 0;
  2590. divsel = msb_divisor_value - 2;
  2591. phaseinc = pi_value;
  2592. }
  2593. /* This should not happen with any sane values */
  2594. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2595. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2596. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2597. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2598. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2599. clock,
  2600. auxdiv,
  2601. divsel,
  2602. phasedir,
  2603. phaseinc);
  2604. /* Program SSCDIVINTPHASE6 */
  2605. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2606. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2607. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2608. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2609. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2610. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2611. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2612. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2613. /* Program SSCAUXDIV */
  2614. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2615. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2616. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2617. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2618. /* Enable modulator and associated divider */
  2619. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2620. temp &= ~SBI_SSCCTL_DISABLE;
  2621. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2622. /* Wait for initialization time */
  2623. udelay(24);
  2624. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2625. mutex_unlock(&dev_priv->dpio_lock);
  2626. }
  2627. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2628. enum pipe pch_transcoder)
  2629. {
  2630. struct drm_device *dev = crtc->base.dev;
  2631. struct drm_i915_private *dev_priv = dev->dev_private;
  2632. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2633. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2634. I915_READ(HTOTAL(cpu_transcoder)));
  2635. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2636. I915_READ(HBLANK(cpu_transcoder)));
  2637. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2638. I915_READ(HSYNC(cpu_transcoder)));
  2639. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2640. I915_READ(VTOTAL(cpu_transcoder)));
  2641. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2642. I915_READ(VBLANK(cpu_transcoder)));
  2643. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2644. I915_READ(VSYNC(cpu_transcoder)));
  2645. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2646. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2647. }
  2648. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  2649. {
  2650. struct drm_i915_private *dev_priv = dev->dev_private;
  2651. uint32_t temp;
  2652. temp = I915_READ(SOUTH_CHICKEN1);
  2653. if (temp & FDI_BC_BIFURCATION_SELECT)
  2654. return;
  2655. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2656. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2657. temp |= FDI_BC_BIFURCATION_SELECT;
  2658. DRM_DEBUG_KMS("enabling fdi C rx\n");
  2659. I915_WRITE(SOUTH_CHICKEN1, temp);
  2660. POSTING_READ(SOUTH_CHICKEN1);
  2661. }
  2662. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  2663. {
  2664. struct drm_device *dev = intel_crtc->base.dev;
  2665. struct drm_i915_private *dev_priv = dev->dev_private;
  2666. switch (intel_crtc->pipe) {
  2667. case PIPE_A:
  2668. break;
  2669. case PIPE_B:
  2670. if (intel_crtc->config.fdi_lanes > 2)
  2671. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  2672. else
  2673. cpt_enable_fdi_bc_bifurcation(dev);
  2674. break;
  2675. case PIPE_C:
  2676. cpt_enable_fdi_bc_bifurcation(dev);
  2677. break;
  2678. default:
  2679. BUG();
  2680. }
  2681. }
  2682. /*
  2683. * Enable PCH resources required for PCH ports:
  2684. * - PCH PLLs
  2685. * - FDI training & RX/TX
  2686. * - update transcoder timings
  2687. * - DP transcoding bits
  2688. * - transcoder
  2689. */
  2690. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2691. {
  2692. struct drm_device *dev = crtc->dev;
  2693. struct drm_i915_private *dev_priv = dev->dev_private;
  2694. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2695. int pipe = intel_crtc->pipe;
  2696. u32 reg, temp;
  2697. assert_pch_transcoder_disabled(dev_priv, pipe);
  2698. if (IS_IVYBRIDGE(dev))
  2699. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  2700. /* Write the TU size bits before fdi link training, so that error
  2701. * detection works. */
  2702. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2703. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2704. /* For PCH output, training FDI link */
  2705. dev_priv->display.fdi_link_train(crtc);
  2706. /* We need to program the right clock selection before writing the pixel
  2707. * mutliplier into the DPLL. */
  2708. if (HAS_PCH_CPT(dev)) {
  2709. u32 sel;
  2710. temp = I915_READ(PCH_DPLL_SEL);
  2711. temp |= TRANS_DPLL_ENABLE(pipe);
  2712. sel = TRANS_DPLLB_SEL(pipe);
  2713. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2714. temp |= sel;
  2715. else
  2716. temp &= ~sel;
  2717. I915_WRITE(PCH_DPLL_SEL, temp);
  2718. }
  2719. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2720. * transcoder, and we actually should do this to not upset any PCH
  2721. * transcoder that already use the clock when we share it.
  2722. *
  2723. * Note that enable_shared_dpll tries to do the right thing, but
  2724. * get_shared_dpll unconditionally resets the pll - we need that to have
  2725. * the right LVDS enable sequence. */
  2726. ironlake_enable_shared_dpll(intel_crtc);
  2727. /* set transcoder timing, panel must allow it */
  2728. assert_panel_unlocked(dev_priv, pipe);
  2729. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2730. intel_fdi_normal_train(crtc);
  2731. /* For PCH DP, enable TRANS_DP_CTL */
  2732. if (HAS_PCH_CPT(dev) &&
  2733. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2734. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2735. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2736. reg = TRANS_DP_CTL(pipe);
  2737. temp = I915_READ(reg);
  2738. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2739. TRANS_DP_SYNC_MASK |
  2740. TRANS_DP_BPC_MASK);
  2741. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2742. TRANS_DP_ENH_FRAMING);
  2743. temp |= bpc << 9; /* same format but at 11:9 */
  2744. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2745. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2746. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2747. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2748. switch (intel_trans_dp_port_sel(crtc)) {
  2749. case PCH_DP_B:
  2750. temp |= TRANS_DP_PORT_SEL_B;
  2751. break;
  2752. case PCH_DP_C:
  2753. temp |= TRANS_DP_PORT_SEL_C;
  2754. break;
  2755. case PCH_DP_D:
  2756. temp |= TRANS_DP_PORT_SEL_D;
  2757. break;
  2758. default:
  2759. BUG();
  2760. }
  2761. I915_WRITE(reg, temp);
  2762. }
  2763. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2764. }
  2765. static void lpt_pch_enable(struct drm_crtc *crtc)
  2766. {
  2767. struct drm_device *dev = crtc->dev;
  2768. struct drm_i915_private *dev_priv = dev->dev_private;
  2769. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2770. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2771. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2772. lpt_program_iclkip(crtc);
  2773. /* Set transcoder timing. */
  2774. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2775. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2776. }
  2777. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2778. {
  2779. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2780. if (pll == NULL)
  2781. return;
  2782. if (pll->refcount == 0) {
  2783. WARN(1, "bad %s refcount\n", pll->name);
  2784. return;
  2785. }
  2786. if (--pll->refcount == 0) {
  2787. WARN_ON(pll->on);
  2788. WARN_ON(pll->active);
  2789. }
  2790. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2791. }
  2792. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2793. {
  2794. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2795. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2796. enum intel_dpll_id i;
  2797. if (pll) {
  2798. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2799. crtc->base.base.id, pll->name);
  2800. intel_put_shared_dpll(crtc);
  2801. }
  2802. if (HAS_PCH_IBX(dev_priv->dev)) {
  2803. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2804. i = (enum intel_dpll_id) crtc->pipe;
  2805. pll = &dev_priv->shared_dplls[i];
  2806. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2807. crtc->base.base.id, pll->name);
  2808. goto found;
  2809. }
  2810. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2811. pll = &dev_priv->shared_dplls[i];
  2812. /* Only want to check enabled timings first */
  2813. if (pll->refcount == 0)
  2814. continue;
  2815. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2816. sizeof(pll->hw_state)) == 0) {
  2817. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2818. crtc->base.base.id,
  2819. pll->name, pll->refcount, pll->active);
  2820. goto found;
  2821. }
  2822. }
  2823. /* Ok no matching timings, maybe there's a free one? */
  2824. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2825. pll = &dev_priv->shared_dplls[i];
  2826. if (pll->refcount == 0) {
  2827. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2828. crtc->base.base.id, pll->name);
  2829. goto found;
  2830. }
  2831. }
  2832. return NULL;
  2833. found:
  2834. crtc->config.shared_dpll = i;
  2835. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2836. pipe_name(crtc->pipe));
  2837. if (pll->active == 0) {
  2838. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2839. sizeof(pll->hw_state));
  2840. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2841. WARN_ON(pll->on);
  2842. assert_shared_dpll_disabled(dev_priv, pll);
  2843. pll->mode_set(dev_priv, pll);
  2844. }
  2845. pll->refcount++;
  2846. return pll;
  2847. }
  2848. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2849. {
  2850. struct drm_i915_private *dev_priv = dev->dev_private;
  2851. int dslreg = PIPEDSL(pipe);
  2852. u32 temp;
  2853. temp = I915_READ(dslreg);
  2854. udelay(500);
  2855. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2856. if (wait_for(I915_READ(dslreg) != temp, 5))
  2857. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2858. }
  2859. }
  2860. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2861. {
  2862. struct drm_device *dev = crtc->base.dev;
  2863. struct drm_i915_private *dev_priv = dev->dev_private;
  2864. int pipe = crtc->pipe;
  2865. if (crtc->config.pch_pfit.enabled) {
  2866. /* Force use of hard-coded filter coefficients
  2867. * as some pre-programmed values are broken,
  2868. * e.g. x201.
  2869. */
  2870. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2871. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2872. PF_PIPE_SEL_IVB(pipe));
  2873. else
  2874. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2875. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2876. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2877. }
  2878. }
  2879. static void intel_enable_planes(struct drm_crtc *crtc)
  2880. {
  2881. struct drm_device *dev = crtc->dev;
  2882. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2883. struct intel_plane *intel_plane;
  2884. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2885. if (intel_plane->pipe == pipe)
  2886. intel_plane_restore(&intel_plane->base);
  2887. }
  2888. static void intel_disable_planes(struct drm_crtc *crtc)
  2889. {
  2890. struct drm_device *dev = crtc->dev;
  2891. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2892. struct intel_plane *intel_plane;
  2893. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2894. if (intel_plane->pipe == pipe)
  2895. intel_plane_disable(&intel_plane->base);
  2896. }
  2897. void hsw_enable_ips(struct intel_crtc *crtc)
  2898. {
  2899. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2900. if (!crtc->config.ips_enabled)
  2901. return;
  2902. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2903. * We guarantee that the plane is enabled by calling intel_enable_ips
  2904. * only after intel_enable_plane. And intel_enable_plane already waits
  2905. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2906. assert_plane_enabled(dev_priv, crtc->plane);
  2907. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2908. /* The bit only becomes 1 in the next vblank, so this wait here is
  2909. * essentially intel_wait_for_vblank. If we don't have this and don't
  2910. * wait for vblanks until the end of crtc_enable, then the HW state
  2911. * readout code will complain that the expected IPS_CTL value is not the
  2912. * one we read. */
  2913. if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
  2914. DRM_ERROR("Timed out waiting for IPS enable\n");
  2915. }
  2916. void hsw_disable_ips(struct intel_crtc *crtc)
  2917. {
  2918. struct drm_device *dev = crtc->base.dev;
  2919. struct drm_i915_private *dev_priv = dev->dev_private;
  2920. if (!crtc->config.ips_enabled)
  2921. return;
  2922. assert_plane_enabled(dev_priv, crtc->plane);
  2923. I915_WRITE(IPS_CTL, 0);
  2924. POSTING_READ(IPS_CTL);
  2925. /* We need to wait for a vblank before we can disable the plane. */
  2926. intel_wait_for_vblank(dev, crtc->pipe);
  2927. }
  2928. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  2929. static void intel_crtc_load_lut(struct drm_crtc *crtc)
  2930. {
  2931. struct drm_device *dev = crtc->dev;
  2932. struct drm_i915_private *dev_priv = dev->dev_private;
  2933. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2934. enum pipe pipe = intel_crtc->pipe;
  2935. int palreg = PALETTE(pipe);
  2936. int i;
  2937. bool reenable_ips = false;
  2938. /* The clocks have to be on to load the palette. */
  2939. if (!crtc->enabled || !intel_crtc->active)
  2940. return;
  2941. if (!HAS_PCH_SPLIT(dev_priv->dev)) {
  2942. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  2943. assert_dsi_pll_enabled(dev_priv);
  2944. else
  2945. assert_pll_enabled(dev_priv, pipe);
  2946. }
  2947. /* use legacy palette for Ironlake */
  2948. if (HAS_PCH_SPLIT(dev))
  2949. palreg = LGC_PALETTE(pipe);
  2950. /* Workaround : Do not read or write the pipe palette/gamma data while
  2951. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  2952. */
  2953. if (intel_crtc->config.ips_enabled &&
  2954. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  2955. GAMMA_MODE_MODE_SPLIT)) {
  2956. hsw_disable_ips(intel_crtc);
  2957. reenable_ips = true;
  2958. }
  2959. for (i = 0; i < 256; i++) {
  2960. I915_WRITE(palreg + 4 * i,
  2961. (intel_crtc->lut_r[i] << 16) |
  2962. (intel_crtc->lut_g[i] << 8) |
  2963. intel_crtc->lut_b[i]);
  2964. }
  2965. if (reenable_ips)
  2966. hsw_enable_ips(intel_crtc);
  2967. }
  2968. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2969. {
  2970. struct drm_device *dev = crtc->dev;
  2971. struct drm_i915_private *dev_priv = dev->dev_private;
  2972. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2973. struct intel_encoder *encoder;
  2974. int pipe = intel_crtc->pipe;
  2975. int plane = intel_crtc->plane;
  2976. WARN_ON(!crtc->enabled);
  2977. if (intel_crtc->active)
  2978. return;
  2979. intel_crtc->active = true;
  2980. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2981. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2982. for_each_encoder_on_crtc(dev, crtc, encoder)
  2983. if (encoder->pre_enable)
  2984. encoder->pre_enable(encoder);
  2985. if (intel_crtc->config.has_pch_encoder) {
  2986. /* Note: FDI PLL enabling _must_ be done before we enable the
  2987. * cpu pipes, hence this is separate from all the other fdi/pch
  2988. * enabling. */
  2989. ironlake_fdi_pll_enable(intel_crtc);
  2990. } else {
  2991. assert_fdi_tx_disabled(dev_priv, pipe);
  2992. assert_fdi_rx_disabled(dev_priv, pipe);
  2993. }
  2994. ironlake_pfit_enable(intel_crtc);
  2995. /*
  2996. * On ILK+ LUT must be loaded before the pipe is running but with
  2997. * clocks enabled
  2998. */
  2999. intel_crtc_load_lut(crtc);
  3000. intel_update_watermarks(crtc);
  3001. intel_enable_pipe(dev_priv, pipe,
  3002. intel_crtc->config.has_pch_encoder, false);
  3003. intel_enable_primary_plane(dev_priv, plane, pipe);
  3004. intel_enable_planes(crtc);
  3005. intel_crtc_update_cursor(crtc, true);
  3006. if (intel_crtc->config.has_pch_encoder)
  3007. ironlake_pch_enable(crtc);
  3008. mutex_lock(&dev->struct_mutex);
  3009. intel_update_fbc(dev);
  3010. mutex_unlock(&dev->struct_mutex);
  3011. for_each_encoder_on_crtc(dev, crtc, encoder)
  3012. encoder->enable(encoder);
  3013. if (HAS_PCH_CPT(dev))
  3014. cpt_verify_modeset(dev, intel_crtc->pipe);
  3015. /*
  3016. * There seems to be a race in PCH platform hw (at least on some
  3017. * outputs) where an enabled pipe still completes any pageflip right
  3018. * away (as if the pipe is off) instead of waiting for vblank. As soon
  3019. * as the first vblank happend, everything works as expected. Hence just
  3020. * wait for one vblank before returning to avoid strange things
  3021. * happening.
  3022. */
  3023. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3024. }
  3025. /* IPS only exists on ULT machines and is tied to pipe A. */
  3026. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  3027. {
  3028. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  3029. }
  3030. static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
  3031. {
  3032. struct drm_device *dev = crtc->dev;
  3033. struct drm_i915_private *dev_priv = dev->dev_private;
  3034. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3035. int pipe = intel_crtc->pipe;
  3036. int plane = intel_crtc->plane;
  3037. intel_enable_primary_plane(dev_priv, plane, pipe);
  3038. intel_enable_planes(crtc);
  3039. intel_crtc_update_cursor(crtc, true);
  3040. hsw_enable_ips(intel_crtc);
  3041. mutex_lock(&dev->struct_mutex);
  3042. intel_update_fbc(dev);
  3043. mutex_unlock(&dev->struct_mutex);
  3044. }
  3045. static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
  3046. {
  3047. struct drm_device *dev = crtc->dev;
  3048. struct drm_i915_private *dev_priv = dev->dev_private;
  3049. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3050. int pipe = intel_crtc->pipe;
  3051. int plane = intel_crtc->plane;
  3052. intel_crtc_wait_for_pending_flips(crtc);
  3053. drm_vblank_off(dev, pipe);
  3054. /* FBC must be disabled before disabling the plane on HSW. */
  3055. if (dev_priv->fbc.plane == plane)
  3056. intel_disable_fbc(dev);
  3057. hsw_disable_ips(intel_crtc);
  3058. intel_crtc_update_cursor(crtc, false);
  3059. intel_disable_planes(crtc);
  3060. intel_disable_primary_plane(dev_priv, plane, pipe);
  3061. }
  3062. /*
  3063. * This implements the workaround described in the "notes" section of the mode
  3064. * set sequence documentation. When going from no pipes or single pipe to
  3065. * multiple pipes, and planes are enabled after the pipe, we need to wait at
  3066. * least 2 vblanks on the first pipe before enabling planes on the second pipe.
  3067. */
  3068. static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
  3069. {
  3070. struct drm_device *dev = crtc->base.dev;
  3071. struct intel_crtc *crtc_it, *other_active_crtc = NULL;
  3072. /* We want to get the other_active_crtc only if there's only 1 other
  3073. * active crtc. */
  3074. list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
  3075. if (!crtc_it->active || crtc_it == crtc)
  3076. continue;
  3077. if (other_active_crtc)
  3078. return;
  3079. other_active_crtc = crtc_it;
  3080. }
  3081. if (!other_active_crtc)
  3082. return;
  3083. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3084. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3085. }
  3086. static void haswell_crtc_enable(struct drm_crtc *crtc)
  3087. {
  3088. struct drm_device *dev = crtc->dev;
  3089. struct drm_i915_private *dev_priv = dev->dev_private;
  3090. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3091. struct intel_encoder *encoder;
  3092. int pipe = intel_crtc->pipe;
  3093. WARN_ON(!crtc->enabled);
  3094. if (intel_crtc->active)
  3095. return;
  3096. intel_crtc->active = true;
  3097. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  3098. if (intel_crtc->config.has_pch_encoder)
  3099. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3100. if (intel_crtc->config.has_pch_encoder)
  3101. dev_priv->display.fdi_link_train(crtc);
  3102. for_each_encoder_on_crtc(dev, crtc, encoder)
  3103. if (encoder->pre_enable)
  3104. encoder->pre_enable(encoder);
  3105. intel_ddi_enable_pipe_clock(intel_crtc);
  3106. ironlake_pfit_enable(intel_crtc);
  3107. /*
  3108. * On ILK+ LUT must be loaded before the pipe is running but with
  3109. * clocks enabled
  3110. */
  3111. intel_crtc_load_lut(crtc);
  3112. intel_ddi_set_pipe_settings(crtc);
  3113. intel_ddi_enable_transcoder_func(crtc);
  3114. intel_update_watermarks(crtc);
  3115. intel_enable_pipe(dev_priv, pipe,
  3116. intel_crtc->config.has_pch_encoder, false);
  3117. if (intel_crtc->config.has_pch_encoder)
  3118. lpt_pch_enable(crtc);
  3119. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3120. encoder->enable(encoder);
  3121. intel_opregion_notify_encoder(encoder, true);
  3122. }
  3123. /* If we change the relative order between pipe/planes enabling, we need
  3124. * to change the workaround. */
  3125. haswell_mode_set_planes_workaround(intel_crtc);
  3126. haswell_crtc_enable_planes(crtc);
  3127. /*
  3128. * There seems to be a race in PCH platform hw (at least on some
  3129. * outputs) where an enabled pipe still completes any pageflip right
  3130. * away (as if the pipe is off) instead of waiting for vblank. As soon
  3131. * as the first vblank happend, everything works as expected. Hence just
  3132. * wait for one vblank before returning to avoid strange things
  3133. * happening.
  3134. */
  3135. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3136. }
  3137. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  3138. {
  3139. struct drm_device *dev = crtc->base.dev;
  3140. struct drm_i915_private *dev_priv = dev->dev_private;
  3141. int pipe = crtc->pipe;
  3142. /* To avoid upsetting the power well on haswell only disable the pfit if
  3143. * it's in use. The hw state code will make sure we get this right. */
  3144. if (crtc->config.pch_pfit.enabled) {
  3145. I915_WRITE(PF_CTL(pipe), 0);
  3146. I915_WRITE(PF_WIN_POS(pipe), 0);
  3147. I915_WRITE(PF_WIN_SZ(pipe), 0);
  3148. }
  3149. }
  3150. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  3151. {
  3152. struct drm_device *dev = crtc->dev;
  3153. struct drm_i915_private *dev_priv = dev->dev_private;
  3154. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3155. struct intel_encoder *encoder;
  3156. int pipe = intel_crtc->pipe;
  3157. int plane = intel_crtc->plane;
  3158. u32 reg, temp;
  3159. if (!intel_crtc->active)
  3160. return;
  3161. for_each_encoder_on_crtc(dev, crtc, encoder)
  3162. encoder->disable(encoder);
  3163. intel_crtc_wait_for_pending_flips(crtc);
  3164. drm_vblank_off(dev, pipe);
  3165. if (dev_priv->fbc.plane == plane)
  3166. intel_disable_fbc(dev);
  3167. intel_crtc_update_cursor(crtc, false);
  3168. intel_disable_planes(crtc);
  3169. intel_disable_primary_plane(dev_priv, plane, pipe);
  3170. if (intel_crtc->config.has_pch_encoder)
  3171. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  3172. intel_disable_pipe(dev_priv, pipe);
  3173. ironlake_pfit_disable(intel_crtc);
  3174. for_each_encoder_on_crtc(dev, crtc, encoder)
  3175. if (encoder->post_disable)
  3176. encoder->post_disable(encoder);
  3177. if (intel_crtc->config.has_pch_encoder) {
  3178. ironlake_fdi_disable(crtc);
  3179. ironlake_disable_pch_transcoder(dev_priv, pipe);
  3180. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  3181. if (HAS_PCH_CPT(dev)) {
  3182. /* disable TRANS_DP_CTL */
  3183. reg = TRANS_DP_CTL(pipe);
  3184. temp = I915_READ(reg);
  3185. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  3186. TRANS_DP_PORT_SEL_MASK);
  3187. temp |= TRANS_DP_PORT_SEL_NONE;
  3188. I915_WRITE(reg, temp);
  3189. /* disable DPLL_SEL */
  3190. temp = I915_READ(PCH_DPLL_SEL);
  3191. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  3192. I915_WRITE(PCH_DPLL_SEL, temp);
  3193. }
  3194. /* disable PCH DPLL */
  3195. intel_disable_shared_dpll(intel_crtc);
  3196. ironlake_fdi_pll_disable(intel_crtc);
  3197. }
  3198. intel_crtc->active = false;
  3199. intel_update_watermarks(crtc);
  3200. mutex_lock(&dev->struct_mutex);
  3201. intel_update_fbc(dev);
  3202. mutex_unlock(&dev->struct_mutex);
  3203. }
  3204. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3205. {
  3206. struct drm_device *dev = crtc->dev;
  3207. struct drm_i915_private *dev_priv = dev->dev_private;
  3208. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3209. struct intel_encoder *encoder;
  3210. int pipe = intel_crtc->pipe;
  3211. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3212. if (!intel_crtc->active)
  3213. return;
  3214. haswell_crtc_disable_planes(crtc);
  3215. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3216. intel_opregion_notify_encoder(encoder, false);
  3217. encoder->disable(encoder);
  3218. }
  3219. if (intel_crtc->config.has_pch_encoder)
  3220. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3221. intel_disable_pipe(dev_priv, pipe);
  3222. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3223. ironlake_pfit_disable(intel_crtc);
  3224. intel_ddi_disable_pipe_clock(intel_crtc);
  3225. for_each_encoder_on_crtc(dev, crtc, encoder)
  3226. if (encoder->post_disable)
  3227. encoder->post_disable(encoder);
  3228. if (intel_crtc->config.has_pch_encoder) {
  3229. lpt_disable_pch_transcoder(dev_priv);
  3230. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3231. intel_ddi_fdi_disable(crtc);
  3232. }
  3233. intel_crtc->active = false;
  3234. intel_update_watermarks(crtc);
  3235. mutex_lock(&dev->struct_mutex);
  3236. intel_update_fbc(dev);
  3237. mutex_unlock(&dev->struct_mutex);
  3238. }
  3239. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3240. {
  3241. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3242. intel_put_shared_dpll(intel_crtc);
  3243. }
  3244. static void haswell_crtc_off(struct drm_crtc *crtc)
  3245. {
  3246. intel_ddi_put_crtc_pll(crtc);
  3247. }
  3248. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3249. {
  3250. if (!enable && intel_crtc->overlay) {
  3251. struct drm_device *dev = intel_crtc->base.dev;
  3252. struct drm_i915_private *dev_priv = dev->dev_private;
  3253. mutex_lock(&dev->struct_mutex);
  3254. dev_priv->mm.interruptible = false;
  3255. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3256. dev_priv->mm.interruptible = true;
  3257. mutex_unlock(&dev->struct_mutex);
  3258. }
  3259. /* Let userspace switch the overlay on again. In most cases userspace
  3260. * has to recompute where to put it anyway.
  3261. */
  3262. }
  3263. /**
  3264. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3265. * cursor plane briefly if not already running after enabling the display
  3266. * plane.
  3267. * This workaround avoids occasional blank screens when self refresh is
  3268. * enabled.
  3269. */
  3270. static void
  3271. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3272. {
  3273. u32 cntl = I915_READ(CURCNTR(pipe));
  3274. if ((cntl & CURSOR_MODE) == 0) {
  3275. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3276. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3277. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3278. intel_wait_for_vblank(dev_priv->dev, pipe);
  3279. I915_WRITE(CURCNTR(pipe), cntl);
  3280. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3281. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3282. }
  3283. }
  3284. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3285. {
  3286. struct drm_device *dev = crtc->base.dev;
  3287. struct drm_i915_private *dev_priv = dev->dev_private;
  3288. struct intel_crtc_config *pipe_config = &crtc->config;
  3289. if (!crtc->config.gmch_pfit.control)
  3290. return;
  3291. /*
  3292. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3293. * according to register description and PRM.
  3294. */
  3295. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3296. assert_pipe_disabled(dev_priv, crtc->pipe);
  3297. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3298. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3299. /* Border color in case we don't scale up to the full screen. Black by
  3300. * default, change to something else for debugging. */
  3301. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3302. }
  3303. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3304. {
  3305. struct drm_device *dev = crtc->dev;
  3306. struct drm_i915_private *dev_priv = dev->dev_private;
  3307. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3308. struct intel_encoder *encoder;
  3309. int pipe = intel_crtc->pipe;
  3310. int plane = intel_crtc->plane;
  3311. bool is_dsi;
  3312. WARN_ON(!crtc->enabled);
  3313. if (intel_crtc->active)
  3314. return;
  3315. intel_crtc->active = true;
  3316. for_each_encoder_on_crtc(dev, crtc, encoder)
  3317. if (encoder->pre_pll_enable)
  3318. encoder->pre_pll_enable(encoder);
  3319. is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
  3320. if (!is_dsi)
  3321. vlv_enable_pll(intel_crtc);
  3322. for_each_encoder_on_crtc(dev, crtc, encoder)
  3323. if (encoder->pre_enable)
  3324. encoder->pre_enable(encoder);
  3325. i9xx_pfit_enable(intel_crtc);
  3326. intel_crtc_load_lut(crtc);
  3327. intel_update_watermarks(crtc);
  3328. intel_enable_pipe(dev_priv, pipe, false, is_dsi);
  3329. intel_enable_primary_plane(dev_priv, plane, pipe);
  3330. intel_enable_planes(crtc);
  3331. intel_crtc_update_cursor(crtc, true);
  3332. intel_update_fbc(dev);
  3333. for_each_encoder_on_crtc(dev, crtc, encoder)
  3334. encoder->enable(encoder);
  3335. }
  3336. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3337. {
  3338. struct drm_device *dev = crtc->dev;
  3339. struct drm_i915_private *dev_priv = dev->dev_private;
  3340. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3341. struct intel_encoder *encoder;
  3342. int pipe = intel_crtc->pipe;
  3343. int plane = intel_crtc->plane;
  3344. WARN_ON(!crtc->enabled);
  3345. if (intel_crtc->active)
  3346. return;
  3347. intel_crtc->active = true;
  3348. for_each_encoder_on_crtc(dev, crtc, encoder)
  3349. if (encoder->pre_enable)
  3350. encoder->pre_enable(encoder);
  3351. i9xx_enable_pll(intel_crtc);
  3352. i9xx_pfit_enable(intel_crtc);
  3353. intel_crtc_load_lut(crtc);
  3354. intel_update_watermarks(crtc);
  3355. intel_enable_pipe(dev_priv, pipe, false, false);
  3356. intel_enable_primary_plane(dev_priv, plane, pipe);
  3357. intel_enable_planes(crtc);
  3358. /* The fixup needs to happen before cursor is enabled */
  3359. if (IS_G4X(dev))
  3360. g4x_fixup_plane(dev_priv, pipe);
  3361. intel_crtc_update_cursor(crtc, true);
  3362. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3363. intel_crtc_dpms_overlay(intel_crtc, true);
  3364. intel_update_fbc(dev);
  3365. for_each_encoder_on_crtc(dev, crtc, encoder)
  3366. encoder->enable(encoder);
  3367. }
  3368. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3369. {
  3370. struct drm_device *dev = crtc->base.dev;
  3371. struct drm_i915_private *dev_priv = dev->dev_private;
  3372. if (!crtc->config.gmch_pfit.control)
  3373. return;
  3374. assert_pipe_disabled(dev_priv, crtc->pipe);
  3375. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3376. I915_READ(PFIT_CONTROL));
  3377. I915_WRITE(PFIT_CONTROL, 0);
  3378. }
  3379. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3380. {
  3381. struct drm_device *dev = crtc->dev;
  3382. struct drm_i915_private *dev_priv = dev->dev_private;
  3383. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3384. struct intel_encoder *encoder;
  3385. int pipe = intel_crtc->pipe;
  3386. int plane = intel_crtc->plane;
  3387. if (!intel_crtc->active)
  3388. return;
  3389. for_each_encoder_on_crtc(dev, crtc, encoder)
  3390. encoder->disable(encoder);
  3391. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3392. intel_crtc_wait_for_pending_flips(crtc);
  3393. drm_vblank_off(dev, pipe);
  3394. if (dev_priv->fbc.plane == plane)
  3395. intel_disable_fbc(dev);
  3396. intel_crtc_dpms_overlay(intel_crtc, false);
  3397. intel_crtc_update_cursor(crtc, false);
  3398. intel_disable_planes(crtc);
  3399. intel_disable_primary_plane(dev_priv, plane, pipe);
  3400. intel_disable_pipe(dev_priv, pipe);
  3401. i9xx_pfit_disable(intel_crtc);
  3402. for_each_encoder_on_crtc(dev, crtc, encoder)
  3403. if (encoder->post_disable)
  3404. encoder->post_disable(encoder);
  3405. if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  3406. vlv_disable_pll(dev_priv, pipe);
  3407. else if (!IS_VALLEYVIEW(dev))
  3408. i9xx_disable_pll(dev_priv, pipe);
  3409. intel_crtc->active = false;
  3410. intel_update_watermarks(crtc);
  3411. intel_update_fbc(dev);
  3412. }
  3413. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3414. {
  3415. }
  3416. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3417. bool enabled)
  3418. {
  3419. struct drm_device *dev = crtc->dev;
  3420. struct drm_i915_master_private *master_priv;
  3421. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3422. int pipe = intel_crtc->pipe;
  3423. if (!dev->primary->master)
  3424. return;
  3425. master_priv = dev->primary->master->driver_priv;
  3426. if (!master_priv->sarea_priv)
  3427. return;
  3428. switch (pipe) {
  3429. case 0:
  3430. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3431. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3432. break;
  3433. case 1:
  3434. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3435. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3436. break;
  3437. default:
  3438. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3439. break;
  3440. }
  3441. }
  3442. /**
  3443. * Sets the power management mode of the pipe and plane.
  3444. */
  3445. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3446. {
  3447. struct drm_device *dev = crtc->dev;
  3448. struct drm_i915_private *dev_priv = dev->dev_private;
  3449. struct intel_encoder *intel_encoder;
  3450. bool enable = false;
  3451. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3452. enable |= intel_encoder->connectors_active;
  3453. if (enable)
  3454. dev_priv->display.crtc_enable(crtc);
  3455. else
  3456. dev_priv->display.crtc_disable(crtc);
  3457. intel_crtc_update_sarea(crtc, enable);
  3458. }
  3459. static void intel_crtc_disable(struct drm_crtc *crtc)
  3460. {
  3461. struct drm_device *dev = crtc->dev;
  3462. struct drm_connector *connector;
  3463. struct drm_i915_private *dev_priv = dev->dev_private;
  3464. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3465. /* crtc should still be enabled when we disable it. */
  3466. WARN_ON(!crtc->enabled);
  3467. dev_priv->display.crtc_disable(crtc);
  3468. intel_crtc->eld_vld = false;
  3469. intel_crtc_update_sarea(crtc, false);
  3470. dev_priv->display.off(crtc);
  3471. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3472. assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
  3473. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3474. if (crtc->fb) {
  3475. mutex_lock(&dev->struct_mutex);
  3476. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3477. mutex_unlock(&dev->struct_mutex);
  3478. crtc->fb = NULL;
  3479. }
  3480. /* Update computed state. */
  3481. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3482. if (!connector->encoder || !connector->encoder->crtc)
  3483. continue;
  3484. if (connector->encoder->crtc != crtc)
  3485. continue;
  3486. connector->dpms = DRM_MODE_DPMS_OFF;
  3487. to_intel_encoder(connector->encoder)->connectors_active = false;
  3488. }
  3489. }
  3490. void intel_encoder_destroy(struct drm_encoder *encoder)
  3491. {
  3492. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3493. drm_encoder_cleanup(encoder);
  3494. kfree(intel_encoder);
  3495. }
  3496. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3497. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3498. * state of the entire output pipe. */
  3499. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3500. {
  3501. if (mode == DRM_MODE_DPMS_ON) {
  3502. encoder->connectors_active = true;
  3503. intel_crtc_update_dpms(encoder->base.crtc);
  3504. } else {
  3505. encoder->connectors_active = false;
  3506. intel_crtc_update_dpms(encoder->base.crtc);
  3507. }
  3508. }
  3509. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3510. * internal consistency). */
  3511. static void intel_connector_check_state(struct intel_connector *connector)
  3512. {
  3513. if (connector->get_hw_state(connector)) {
  3514. struct intel_encoder *encoder = connector->encoder;
  3515. struct drm_crtc *crtc;
  3516. bool encoder_enabled;
  3517. enum pipe pipe;
  3518. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3519. connector->base.base.id,
  3520. drm_get_connector_name(&connector->base));
  3521. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3522. "wrong connector dpms state\n");
  3523. WARN(connector->base.encoder != &encoder->base,
  3524. "active connector not linked to encoder\n");
  3525. WARN(!encoder->connectors_active,
  3526. "encoder->connectors_active not set\n");
  3527. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3528. WARN(!encoder_enabled, "encoder not enabled\n");
  3529. if (WARN_ON(!encoder->base.crtc))
  3530. return;
  3531. crtc = encoder->base.crtc;
  3532. WARN(!crtc->enabled, "crtc not enabled\n");
  3533. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3534. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3535. "encoder active on the wrong pipe\n");
  3536. }
  3537. }
  3538. /* Even simpler default implementation, if there's really no special case to
  3539. * consider. */
  3540. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3541. {
  3542. /* All the simple cases only support two dpms states. */
  3543. if (mode != DRM_MODE_DPMS_ON)
  3544. mode = DRM_MODE_DPMS_OFF;
  3545. if (mode == connector->dpms)
  3546. return;
  3547. connector->dpms = mode;
  3548. /* Only need to change hw state when actually enabled */
  3549. if (connector->encoder)
  3550. intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
  3551. intel_modeset_check_state(connector->dev);
  3552. }
  3553. /* Simple connector->get_hw_state implementation for encoders that support only
  3554. * one connector and no cloning and hence the encoder state determines the state
  3555. * of the connector. */
  3556. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3557. {
  3558. enum pipe pipe = 0;
  3559. struct intel_encoder *encoder = connector->encoder;
  3560. return encoder->get_hw_state(encoder, &pipe);
  3561. }
  3562. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3563. struct intel_crtc_config *pipe_config)
  3564. {
  3565. struct drm_i915_private *dev_priv = dev->dev_private;
  3566. struct intel_crtc *pipe_B_crtc =
  3567. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3568. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3569. pipe_name(pipe), pipe_config->fdi_lanes);
  3570. if (pipe_config->fdi_lanes > 4) {
  3571. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3572. pipe_name(pipe), pipe_config->fdi_lanes);
  3573. return false;
  3574. }
  3575. if (IS_HASWELL(dev)) {
  3576. if (pipe_config->fdi_lanes > 2) {
  3577. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3578. pipe_config->fdi_lanes);
  3579. return false;
  3580. } else {
  3581. return true;
  3582. }
  3583. }
  3584. if (INTEL_INFO(dev)->num_pipes == 2)
  3585. return true;
  3586. /* Ivybridge 3 pipe is really complicated */
  3587. switch (pipe) {
  3588. case PIPE_A:
  3589. return true;
  3590. case PIPE_B:
  3591. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3592. pipe_config->fdi_lanes > 2) {
  3593. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3594. pipe_name(pipe), pipe_config->fdi_lanes);
  3595. return false;
  3596. }
  3597. return true;
  3598. case PIPE_C:
  3599. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3600. pipe_B_crtc->config.fdi_lanes <= 2) {
  3601. if (pipe_config->fdi_lanes > 2) {
  3602. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3603. pipe_name(pipe), pipe_config->fdi_lanes);
  3604. return false;
  3605. }
  3606. } else {
  3607. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3608. return false;
  3609. }
  3610. return true;
  3611. default:
  3612. BUG();
  3613. }
  3614. }
  3615. #define RETRY 1
  3616. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3617. struct intel_crtc_config *pipe_config)
  3618. {
  3619. struct drm_device *dev = intel_crtc->base.dev;
  3620. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3621. int lane, link_bw, fdi_dotclock;
  3622. bool setup_ok, needs_recompute = false;
  3623. retry:
  3624. /* FDI is a binary signal running at ~2.7GHz, encoding
  3625. * each output octet as 10 bits. The actual frequency
  3626. * is stored as a divider into a 100MHz clock, and the
  3627. * mode pixel clock is stored in units of 1KHz.
  3628. * Hence the bw of each lane in terms of the mode signal
  3629. * is:
  3630. */
  3631. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3632. fdi_dotclock = adjusted_mode->crtc_clock;
  3633. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3634. pipe_config->pipe_bpp);
  3635. pipe_config->fdi_lanes = lane;
  3636. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3637. link_bw, &pipe_config->fdi_m_n);
  3638. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3639. intel_crtc->pipe, pipe_config);
  3640. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3641. pipe_config->pipe_bpp -= 2*3;
  3642. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3643. pipe_config->pipe_bpp);
  3644. needs_recompute = true;
  3645. pipe_config->bw_constrained = true;
  3646. goto retry;
  3647. }
  3648. if (needs_recompute)
  3649. return RETRY;
  3650. return setup_ok ? 0 : -EINVAL;
  3651. }
  3652. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3653. struct intel_crtc_config *pipe_config)
  3654. {
  3655. pipe_config->ips_enabled = i915_enable_ips &&
  3656. hsw_crtc_supports_ips(crtc) &&
  3657. pipe_config->pipe_bpp <= 24;
  3658. }
  3659. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3660. struct intel_crtc_config *pipe_config)
  3661. {
  3662. struct drm_device *dev = crtc->base.dev;
  3663. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3664. /* FIXME should check pixel clock limits on all platforms */
  3665. if (INTEL_INFO(dev)->gen < 4) {
  3666. struct drm_i915_private *dev_priv = dev->dev_private;
  3667. int clock_limit =
  3668. dev_priv->display.get_display_clock_speed(dev);
  3669. /*
  3670. * Enable pixel doubling when the dot clock
  3671. * is > 90% of the (display) core speed.
  3672. *
  3673. * GDG double wide on either pipe,
  3674. * otherwise pipe A only.
  3675. */
  3676. if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
  3677. adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
  3678. clock_limit *= 2;
  3679. pipe_config->double_wide = true;
  3680. }
  3681. if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
  3682. return -EINVAL;
  3683. }
  3684. /*
  3685. * Pipe horizontal size must be even in:
  3686. * - DVO ganged mode
  3687. * - LVDS dual channel mode
  3688. * - Double wide pipe
  3689. */
  3690. if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3691. intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
  3692. pipe_config->pipe_src_w &= ~1;
  3693. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3694. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3695. */
  3696. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3697. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3698. return -EINVAL;
  3699. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3700. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3701. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3702. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3703. * for lvds. */
  3704. pipe_config->pipe_bpp = 8*3;
  3705. }
  3706. if (HAS_IPS(dev))
  3707. hsw_compute_ips_config(crtc, pipe_config);
  3708. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3709. * clock survives for now. */
  3710. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3711. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3712. if (pipe_config->has_pch_encoder)
  3713. return ironlake_fdi_compute_config(crtc, pipe_config);
  3714. return 0;
  3715. }
  3716. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3717. {
  3718. return 400000; /* FIXME */
  3719. }
  3720. static int i945_get_display_clock_speed(struct drm_device *dev)
  3721. {
  3722. return 400000;
  3723. }
  3724. static int i915_get_display_clock_speed(struct drm_device *dev)
  3725. {
  3726. return 333000;
  3727. }
  3728. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3729. {
  3730. return 200000;
  3731. }
  3732. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3733. {
  3734. u16 gcfgc = 0;
  3735. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3736. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3737. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3738. return 267000;
  3739. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3740. return 333000;
  3741. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3742. return 444000;
  3743. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3744. return 200000;
  3745. default:
  3746. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3747. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3748. return 133000;
  3749. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3750. return 167000;
  3751. }
  3752. }
  3753. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3754. {
  3755. u16 gcfgc = 0;
  3756. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3757. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3758. return 133000;
  3759. else {
  3760. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3761. case GC_DISPLAY_CLOCK_333_MHZ:
  3762. return 333000;
  3763. default:
  3764. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3765. return 190000;
  3766. }
  3767. }
  3768. }
  3769. static int i865_get_display_clock_speed(struct drm_device *dev)
  3770. {
  3771. return 266000;
  3772. }
  3773. static int i855_get_display_clock_speed(struct drm_device *dev)
  3774. {
  3775. u16 hpllcc = 0;
  3776. /* Assume that the hardware is in the high speed state. This
  3777. * should be the default.
  3778. */
  3779. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3780. case GC_CLOCK_133_200:
  3781. case GC_CLOCK_100_200:
  3782. return 200000;
  3783. case GC_CLOCK_166_250:
  3784. return 250000;
  3785. case GC_CLOCK_100_133:
  3786. return 133000;
  3787. }
  3788. /* Shouldn't happen */
  3789. return 0;
  3790. }
  3791. static int i830_get_display_clock_speed(struct drm_device *dev)
  3792. {
  3793. return 133000;
  3794. }
  3795. static void
  3796. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3797. {
  3798. while (*num > DATA_LINK_M_N_MASK ||
  3799. *den > DATA_LINK_M_N_MASK) {
  3800. *num >>= 1;
  3801. *den >>= 1;
  3802. }
  3803. }
  3804. static void compute_m_n(unsigned int m, unsigned int n,
  3805. uint32_t *ret_m, uint32_t *ret_n)
  3806. {
  3807. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3808. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3809. intel_reduce_m_n_ratio(ret_m, ret_n);
  3810. }
  3811. void
  3812. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3813. int pixel_clock, int link_clock,
  3814. struct intel_link_m_n *m_n)
  3815. {
  3816. m_n->tu = 64;
  3817. compute_m_n(bits_per_pixel * pixel_clock,
  3818. link_clock * nlanes * 8,
  3819. &m_n->gmch_m, &m_n->gmch_n);
  3820. compute_m_n(pixel_clock, link_clock,
  3821. &m_n->link_m, &m_n->link_n);
  3822. }
  3823. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3824. {
  3825. if (i915_panel_use_ssc >= 0)
  3826. return i915_panel_use_ssc != 0;
  3827. return dev_priv->vbt.lvds_use_ssc
  3828. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3829. }
  3830. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3831. {
  3832. struct drm_device *dev = crtc->dev;
  3833. struct drm_i915_private *dev_priv = dev->dev_private;
  3834. int refclk;
  3835. if (IS_VALLEYVIEW(dev)) {
  3836. refclk = 100000;
  3837. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3838. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3839. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3840. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3841. refclk / 1000);
  3842. } else if (!IS_GEN2(dev)) {
  3843. refclk = 96000;
  3844. } else {
  3845. refclk = 48000;
  3846. }
  3847. return refclk;
  3848. }
  3849. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3850. {
  3851. return (1 << dpll->n) << 16 | dpll->m2;
  3852. }
  3853. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3854. {
  3855. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3856. }
  3857. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3858. intel_clock_t *reduced_clock)
  3859. {
  3860. struct drm_device *dev = crtc->base.dev;
  3861. struct drm_i915_private *dev_priv = dev->dev_private;
  3862. int pipe = crtc->pipe;
  3863. u32 fp, fp2 = 0;
  3864. if (IS_PINEVIEW(dev)) {
  3865. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3866. if (reduced_clock)
  3867. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3868. } else {
  3869. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3870. if (reduced_clock)
  3871. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3872. }
  3873. I915_WRITE(FP0(pipe), fp);
  3874. crtc->config.dpll_hw_state.fp0 = fp;
  3875. crtc->lowfreq_avail = false;
  3876. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3877. reduced_clock && i915_powersave) {
  3878. I915_WRITE(FP1(pipe), fp2);
  3879. crtc->config.dpll_hw_state.fp1 = fp2;
  3880. crtc->lowfreq_avail = true;
  3881. } else {
  3882. I915_WRITE(FP1(pipe), fp);
  3883. crtc->config.dpll_hw_state.fp1 = fp;
  3884. }
  3885. }
  3886. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
  3887. pipe)
  3888. {
  3889. u32 reg_val;
  3890. /*
  3891. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3892. * and set it to a reasonable value instead.
  3893. */
  3894. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3895. reg_val &= 0xffffff00;
  3896. reg_val |= 0x00000030;
  3897. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3898. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3899. reg_val &= 0x8cffffff;
  3900. reg_val = 0x8c000000;
  3901. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3902. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3903. reg_val &= 0xffffff00;
  3904. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3905. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3906. reg_val &= 0x00ffffff;
  3907. reg_val |= 0xb0000000;
  3908. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3909. }
  3910. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3911. struct intel_link_m_n *m_n)
  3912. {
  3913. struct drm_device *dev = crtc->base.dev;
  3914. struct drm_i915_private *dev_priv = dev->dev_private;
  3915. int pipe = crtc->pipe;
  3916. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3917. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3918. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3919. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3920. }
  3921. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3922. struct intel_link_m_n *m_n)
  3923. {
  3924. struct drm_device *dev = crtc->base.dev;
  3925. struct drm_i915_private *dev_priv = dev->dev_private;
  3926. int pipe = crtc->pipe;
  3927. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3928. if (INTEL_INFO(dev)->gen >= 5) {
  3929. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3930. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3931. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3932. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3933. } else {
  3934. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3935. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3936. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3937. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3938. }
  3939. }
  3940. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3941. {
  3942. if (crtc->config.has_pch_encoder)
  3943. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3944. else
  3945. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3946. }
  3947. static void vlv_update_pll(struct intel_crtc *crtc)
  3948. {
  3949. struct drm_device *dev = crtc->base.dev;
  3950. struct drm_i915_private *dev_priv = dev->dev_private;
  3951. int pipe = crtc->pipe;
  3952. u32 dpll, mdiv;
  3953. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3954. u32 coreclk, reg_val, dpll_md;
  3955. mutex_lock(&dev_priv->dpio_lock);
  3956. bestn = crtc->config.dpll.n;
  3957. bestm1 = crtc->config.dpll.m1;
  3958. bestm2 = crtc->config.dpll.m2;
  3959. bestp1 = crtc->config.dpll.p1;
  3960. bestp2 = crtc->config.dpll.p2;
  3961. /* See eDP HDMI DPIO driver vbios notes doc */
  3962. /* PLL B needs special handling */
  3963. if (pipe)
  3964. vlv_pllb_recal_opamp(dev_priv, pipe);
  3965. /* Set up Tx target for periodic Rcomp update */
  3966. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
  3967. /* Disable target IRef on PLL */
  3968. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
  3969. reg_val &= 0x00ffffff;
  3970. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
  3971. /* Disable fast lock */
  3972. vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
  3973. /* Set idtafcrecal before PLL is enabled */
  3974. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3975. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3976. mdiv |= ((bestn << DPIO_N_SHIFT));
  3977. mdiv |= (1 << DPIO_K_SHIFT);
  3978. /*
  3979. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3980. * but we don't support that).
  3981. * Note: don't use the DAC post divider as it seems unstable.
  3982. */
  3983. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3984. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3985. mdiv |= DPIO_ENABLE_CALIBRATION;
  3986. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3987. /* Set HBR and RBR LPF coefficients */
  3988. if (crtc->config.port_clock == 162000 ||
  3989. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3990. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3991. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3992. 0x009f0003);
  3993. else
  3994. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3995. 0x00d0000f);
  3996. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3997. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3998. /* Use SSC source */
  3999. if (!pipe)
  4000. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4001. 0x0df40000);
  4002. else
  4003. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4004. 0x0df70000);
  4005. } else { /* HDMI or VGA */
  4006. /* Use bend source */
  4007. if (!pipe)
  4008. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4009. 0x0df70000);
  4010. else
  4011. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4012. 0x0df40000);
  4013. }
  4014. coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
  4015. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  4016. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  4017. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  4018. coreclk |= 0x01000000;
  4019. vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
  4020. vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
  4021. /* Enable DPIO clock input */
  4022. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  4023. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  4024. /* We should never disable this, set it here for state tracking */
  4025. if (pipe == PIPE_B)
  4026. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  4027. dpll |= DPLL_VCO_ENABLE;
  4028. crtc->config.dpll_hw_state.dpll = dpll;
  4029. dpll_md = (crtc->config.pixel_multiplier - 1)
  4030. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4031. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  4032. if (crtc->config.has_dp_encoder)
  4033. intel_dp_set_m_n(crtc);
  4034. mutex_unlock(&dev_priv->dpio_lock);
  4035. }
  4036. static void i9xx_update_pll(struct intel_crtc *crtc,
  4037. intel_clock_t *reduced_clock,
  4038. int num_connectors)
  4039. {
  4040. struct drm_device *dev = crtc->base.dev;
  4041. struct drm_i915_private *dev_priv = dev->dev_private;
  4042. u32 dpll;
  4043. bool is_sdvo;
  4044. struct dpll *clock = &crtc->config.dpll;
  4045. i9xx_update_pll_dividers(crtc, reduced_clock);
  4046. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  4047. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  4048. dpll = DPLL_VGA_MODE_DIS;
  4049. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  4050. dpll |= DPLLB_MODE_LVDS;
  4051. else
  4052. dpll |= DPLLB_MODE_DAC_SERIAL;
  4053. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4054. dpll |= (crtc->config.pixel_multiplier - 1)
  4055. << SDVO_MULTIPLIER_SHIFT_HIRES;
  4056. }
  4057. if (is_sdvo)
  4058. dpll |= DPLL_SDVO_HIGH_SPEED;
  4059. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  4060. dpll |= DPLL_SDVO_HIGH_SPEED;
  4061. /* compute bitmask from p1 value */
  4062. if (IS_PINEVIEW(dev))
  4063. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  4064. else {
  4065. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4066. if (IS_G4X(dev) && reduced_clock)
  4067. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4068. }
  4069. switch (clock->p2) {
  4070. case 5:
  4071. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4072. break;
  4073. case 7:
  4074. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4075. break;
  4076. case 10:
  4077. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4078. break;
  4079. case 14:
  4080. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4081. break;
  4082. }
  4083. if (INTEL_INFO(dev)->gen >= 4)
  4084. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  4085. if (crtc->config.sdvo_tv_clock)
  4086. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4087. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4088. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4089. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4090. else
  4091. dpll |= PLL_REF_INPUT_DREFCLK;
  4092. dpll |= DPLL_VCO_ENABLE;
  4093. crtc->config.dpll_hw_state.dpll = dpll;
  4094. if (INTEL_INFO(dev)->gen >= 4) {
  4095. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  4096. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4097. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  4098. }
  4099. if (crtc->config.has_dp_encoder)
  4100. intel_dp_set_m_n(crtc);
  4101. }
  4102. static void i8xx_update_pll(struct intel_crtc *crtc,
  4103. intel_clock_t *reduced_clock,
  4104. int num_connectors)
  4105. {
  4106. struct drm_device *dev = crtc->base.dev;
  4107. struct drm_i915_private *dev_priv = dev->dev_private;
  4108. u32 dpll;
  4109. struct dpll *clock = &crtc->config.dpll;
  4110. i9xx_update_pll_dividers(crtc, reduced_clock);
  4111. dpll = DPLL_VGA_MODE_DIS;
  4112. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  4113. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4114. } else {
  4115. if (clock->p1 == 2)
  4116. dpll |= PLL_P1_DIVIDE_BY_TWO;
  4117. else
  4118. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4119. if (clock->p2 == 4)
  4120. dpll |= PLL_P2_DIVIDE_BY_4;
  4121. }
  4122. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  4123. dpll |= DPLL_DVO_2X_MODE;
  4124. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4125. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4126. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4127. else
  4128. dpll |= PLL_REF_INPUT_DREFCLK;
  4129. dpll |= DPLL_VCO_ENABLE;
  4130. crtc->config.dpll_hw_state.dpll = dpll;
  4131. }
  4132. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  4133. {
  4134. struct drm_device *dev = intel_crtc->base.dev;
  4135. struct drm_i915_private *dev_priv = dev->dev_private;
  4136. enum pipe pipe = intel_crtc->pipe;
  4137. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4138. struct drm_display_mode *adjusted_mode =
  4139. &intel_crtc->config.adjusted_mode;
  4140. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  4141. /* We need to be careful not to changed the adjusted mode, for otherwise
  4142. * the hw state checker will get angry at the mismatch. */
  4143. crtc_vtotal = adjusted_mode->crtc_vtotal;
  4144. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  4145. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4146. /* the chip adds 2 halflines automatically */
  4147. crtc_vtotal -= 1;
  4148. crtc_vblank_end -= 1;
  4149. vsyncshift = adjusted_mode->crtc_hsync_start
  4150. - adjusted_mode->crtc_htotal / 2;
  4151. } else {
  4152. vsyncshift = 0;
  4153. }
  4154. if (INTEL_INFO(dev)->gen > 3)
  4155. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  4156. I915_WRITE(HTOTAL(cpu_transcoder),
  4157. (adjusted_mode->crtc_hdisplay - 1) |
  4158. ((adjusted_mode->crtc_htotal - 1) << 16));
  4159. I915_WRITE(HBLANK(cpu_transcoder),
  4160. (adjusted_mode->crtc_hblank_start - 1) |
  4161. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4162. I915_WRITE(HSYNC(cpu_transcoder),
  4163. (adjusted_mode->crtc_hsync_start - 1) |
  4164. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4165. I915_WRITE(VTOTAL(cpu_transcoder),
  4166. (adjusted_mode->crtc_vdisplay - 1) |
  4167. ((crtc_vtotal - 1) << 16));
  4168. I915_WRITE(VBLANK(cpu_transcoder),
  4169. (adjusted_mode->crtc_vblank_start - 1) |
  4170. ((crtc_vblank_end - 1) << 16));
  4171. I915_WRITE(VSYNC(cpu_transcoder),
  4172. (adjusted_mode->crtc_vsync_start - 1) |
  4173. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4174. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  4175. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  4176. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  4177. * bits. */
  4178. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  4179. (pipe == PIPE_B || pipe == PIPE_C))
  4180. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4181. /* pipesrc controls the size that is scaled from, which should
  4182. * always be the user's requested size.
  4183. */
  4184. I915_WRITE(PIPESRC(pipe),
  4185. ((intel_crtc->config.pipe_src_w - 1) << 16) |
  4186. (intel_crtc->config.pipe_src_h - 1));
  4187. }
  4188. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4189. struct intel_crtc_config *pipe_config)
  4190. {
  4191. struct drm_device *dev = crtc->base.dev;
  4192. struct drm_i915_private *dev_priv = dev->dev_private;
  4193. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4194. uint32_t tmp;
  4195. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4196. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4197. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4198. tmp = I915_READ(HBLANK(cpu_transcoder));
  4199. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4200. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4201. tmp = I915_READ(HSYNC(cpu_transcoder));
  4202. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4203. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4204. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4205. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4206. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4207. tmp = I915_READ(VBLANK(cpu_transcoder));
  4208. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4209. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4210. tmp = I915_READ(VSYNC(cpu_transcoder));
  4211. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4212. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4213. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4214. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4215. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4216. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4217. }
  4218. tmp = I915_READ(PIPESRC(crtc->pipe));
  4219. pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
  4220. pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
  4221. pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
  4222. pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
  4223. }
  4224. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4225. struct intel_crtc_config *pipe_config)
  4226. {
  4227. struct drm_crtc *crtc = &intel_crtc->base;
  4228. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4229. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4230. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4231. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4232. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4233. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4234. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4235. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4236. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4237. crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
  4238. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4239. }
  4240. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4241. {
  4242. struct drm_device *dev = intel_crtc->base.dev;
  4243. struct drm_i915_private *dev_priv = dev->dev_private;
  4244. uint32_t pipeconf;
  4245. pipeconf = 0;
  4246. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  4247. I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
  4248. pipeconf |= PIPECONF_ENABLE;
  4249. if (intel_crtc->config.double_wide)
  4250. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4251. /* only g4x and later have fancy bpc/dither controls */
  4252. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4253. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4254. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4255. pipeconf |= PIPECONF_DITHER_EN |
  4256. PIPECONF_DITHER_TYPE_SP;
  4257. switch (intel_crtc->config.pipe_bpp) {
  4258. case 18:
  4259. pipeconf |= PIPECONF_6BPC;
  4260. break;
  4261. case 24:
  4262. pipeconf |= PIPECONF_8BPC;
  4263. break;
  4264. case 30:
  4265. pipeconf |= PIPECONF_10BPC;
  4266. break;
  4267. default:
  4268. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4269. BUG();
  4270. }
  4271. }
  4272. if (HAS_PIPE_CXSR(dev)) {
  4273. if (intel_crtc->lowfreq_avail) {
  4274. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4275. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4276. } else {
  4277. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4278. }
  4279. }
  4280. if (!IS_GEN2(dev) &&
  4281. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4282. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4283. else
  4284. pipeconf |= PIPECONF_PROGRESSIVE;
  4285. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4286. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4287. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4288. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4289. }
  4290. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4291. int x, int y,
  4292. struct drm_framebuffer *fb)
  4293. {
  4294. struct drm_device *dev = crtc->dev;
  4295. struct drm_i915_private *dev_priv = dev->dev_private;
  4296. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4297. int pipe = intel_crtc->pipe;
  4298. int plane = intel_crtc->plane;
  4299. int refclk, num_connectors = 0;
  4300. intel_clock_t clock, reduced_clock;
  4301. u32 dspcntr;
  4302. bool ok, has_reduced_clock = false;
  4303. bool is_lvds = false, is_dsi = false;
  4304. struct intel_encoder *encoder;
  4305. const intel_limit_t *limit;
  4306. int ret;
  4307. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4308. switch (encoder->type) {
  4309. case INTEL_OUTPUT_LVDS:
  4310. is_lvds = true;
  4311. break;
  4312. case INTEL_OUTPUT_DSI:
  4313. is_dsi = true;
  4314. break;
  4315. }
  4316. num_connectors++;
  4317. }
  4318. if (is_dsi)
  4319. goto skip_dpll;
  4320. if (!intel_crtc->config.clock_set) {
  4321. refclk = i9xx_get_refclk(crtc, num_connectors);
  4322. /*
  4323. * Returns a set of divisors for the desired target clock with
  4324. * the given refclk, or FALSE. The returned values represent
  4325. * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
  4326. * 2) / p1 / p2.
  4327. */
  4328. limit = intel_limit(crtc, refclk);
  4329. ok = dev_priv->display.find_dpll(limit, crtc,
  4330. intel_crtc->config.port_clock,
  4331. refclk, NULL, &clock);
  4332. if (!ok) {
  4333. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4334. return -EINVAL;
  4335. }
  4336. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4337. /*
  4338. * Ensure we match the reduced clock's P to the target
  4339. * clock. If the clocks don't match, we can't switch
  4340. * the display clock by using the FP0/FP1. In such case
  4341. * we will disable the LVDS downclock feature.
  4342. */
  4343. has_reduced_clock =
  4344. dev_priv->display.find_dpll(limit, crtc,
  4345. dev_priv->lvds_downclock,
  4346. refclk, &clock,
  4347. &reduced_clock);
  4348. }
  4349. /* Compat-code for transition, will disappear. */
  4350. intel_crtc->config.dpll.n = clock.n;
  4351. intel_crtc->config.dpll.m1 = clock.m1;
  4352. intel_crtc->config.dpll.m2 = clock.m2;
  4353. intel_crtc->config.dpll.p1 = clock.p1;
  4354. intel_crtc->config.dpll.p2 = clock.p2;
  4355. }
  4356. if (IS_GEN2(dev)) {
  4357. i8xx_update_pll(intel_crtc,
  4358. has_reduced_clock ? &reduced_clock : NULL,
  4359. num_connectors);
  4360. } else if (IS_VALLEYVIEW(dev)) {
  4361. vlv_update_pll(intel_crtc);
  4362. } else {
  4363. i9xx_update_pll(intel_crtc,
  4364. has_reduced_clock ? &reduced_clock : NULL,
  4365. num_connectors);
  4366. }
  4367. skip_dpll:
  4368. /* Set up the display plane register */
  4369. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4370. if (!IS_VALLEYVIEW(dev)) {
  4371. if (pipe == 0)
  4372. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4373. else
  4374. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4375. }
  4376. intel_set_pipe_timings(intel_crtc);
  4377. /* pipesrc and dspsize control the size that is scaled from,
  4378. * which should always be the user's requested size.
  4379. */
  4380. I915_WRITE(DSPSIZE(plane),
  4381. ((intel_crtc->config.pipe_src_h - 1) << 16) |
  4382. (intel_crtc->config.pipe_src_w - 1));
  4383. I915_WRITE(DSPPOS(plane), 0);
  4384. i9xx_set_pipeconf(intel_crtc);
  4385. I915_WRITE(DSPCNTR(plane), dspcntr);
  4386. POSTING_READ(DSPCNTR(plane));
  4387. ret = intel_pipe_set_base(crtc, x, y, fb);
  4388. return ret;
  4389. }
  4390. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4391. struct intel_crtc_config *pipe_config)
  4392. {
  4393. struct drm_device *dev = crtc->base.dev;
  4394. struct drm_i915_private *dev_priv = dev->dev_private;
  4395. uint32_t tmp;
  4396. tmp = I915_READ(PFIT_CONTROL);
  4397. if (!(tmp & PFIT_ENABLE))
  4398. return;
  4399. /* Check whether the pfit is attached to our pipe. */
  4400. if (INTEL_INFO(dev)->gen < 4) {
  4401. if (crtc->pipe != PIPE_B)
  4402. return;
  4403. } else {
  4404. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4405. return;
  4406. }
  4407. pipe_config->gmch_pfit.control = tmp;
  4408. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4409. if (INTEL_INFO(dev)->gen < 5)
  4410. pipe_config->gmch_pfit.lvds_border_bits =
  4411. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4412. }
  4413. static void vlv_crtc_clock_get(struct intel_crtc *crtc,
  4414. struct intel_crtc_config *pipe_config)
  4415. {
  4416. struct drm_device *dev = crtc->base.dev;
  4417. struct drm_i915_private *dev_priv = dev->dev_private;
  4418. int pipe = pipe_config->cpu_transcoder;
  4419. intel_clock_t clock;
  4420. u32 mdiv;
  4421. int refclk = 100000;
  4422. mutex_lock(&dev_priv->dpio_lock);
  4423. mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
  4424. mutex_unlock(&dev_priv->dpio_lock);
  4425. clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
  4426. clock.m2 = mdiv & DPIO_M2DIV_MASK;
  4427. clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
  4428. clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
  4429. clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
  4430. vlv_clock(refclk, &clock);
  4431. /* clock.dot is the fast clock */
  4432. pipe_config->port_clock = clock.dot / 5;
  4433. }
  4434. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4435. struct intel_crtc_config *pipe_config)
  4436. {
  4437. struct drm_device *dev = crtc->base.dev;
  4438. struct drm_i915_private *dev_priv = dev->dev_private;
  4439. uint32_t tmp;
  4440. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4441. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4442. tmp = I915_READ(PIPECONF(crtc->pipe));
  4443. if (!(tmp & PIPECONF_ENABLE))
  4444. return false;
  4445. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4446. switch (tmp & PIPECONF_BPC_MASK) {
  4447. case PIPECONF_6BPC:
  4448. pipe_config->pipe_bpp = 18;
  4449. break;
  4450. case PIPECONF_8BPC:
  4451. pipe_config->pipe_bpp = 24;
  4452. break;
  4453. case PIPECONF_10BPC:
  4454. pipe_config->pipe_bpp = 30;
  4455. break;
  4456. default:
  4457. break;
  4458. }
  4459. }
  4460. if (INTEL_INFO(dev)->gen < 4)
  4461. pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
  4462. intel_get_pipe_timings(crtc, pipe_config);
  4463. i9xx_get_pfit_config(crtc, pipe_config);
  4464. if (INTEL_INFO(dev)->gen >= 4) {
  4465. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4466. pipe_config->pixel_multiplier =
  4467. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4468. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4469. pipe_config->dpll_hw_state.dpll_md = tmp;
  4470. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4471. tmp = I915_READ(DPLL(crtc->pipe));
  4472. pipe_config->pixel_multiplier =
  4473. ((tmp & SDVO_MULTIPLIER_MASK)
  4474. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4475. } else {
  4476. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4477. * port and will be fixed up in the encoder->get_config
  4478. * function. */
  4479. pipe_config->pixel_multiplier = 1;
  4480. }
  4481. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4482. if (!IS_VALLEYVIEW(dev)) {
  4483. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4484. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4485. } else {
  4486. /* Mask out read-only status bits. */
  4487. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4488. DPLL_PORTC_READY_MASK |
  4489. DPLL_PORTB_READY_MASK);
  4490. }
  4491. if (IS_VALLEYVIEW(dev))
  4492. vlv_crtc_clock_get(crtc, pipe_config);
  4493. else
  4494. i9xx_crtc_clock_get(crtc, pipe_config);
  4495. return true;
  4496. }
  4497. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4498. {
  4499. struct drm_i915_private *dev_priv = dev->dev_private;
  4500. struct drm_mode_config *mode_config = &dev->mode_config;
  4501. struct intel_encoder *encoder;
  4502. u32 val, final;
  4503. bool has_lvds = false;
  4504. bool has_cpu_edp = false;
  4505. bool has_panel = false;
  4506. bool has_ck505 = false;
  4507. bool can_ssc = false;
  4508. /* We need to take the global config into account */
  4509. list_for_each_entry(encoder, &mode_config->encoder_list,
  4510. base.head) {
  4511. switch (encoder->type) {
  4512. case INTEL_OUTPUT_LVDS:
  4513. has_panel = true;
  4514. has_lvds = true;
  4515. break;
  4516. case INTEL_OUTPUT_EDP:
  4517. has_panel = true;
  4518. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4519. has_cpu_edp = true;
  4520. break;
  4521. }
  4522. }
  4523. if (HAS_PCH_IBX(dev)) {
  4524. has_ck505 = dev_priv->vbt.display_clock_mode;
  4525. can_ssc = has_ck505;
  4526. } else {
  4527. has_ck505 = false;
  4528. can_ssc = true;
  4529. }
  4530. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4531. has_panel, has_lvds, has_ck505);
  4532. /* Ironlake: try to setup display ref clock before DPLL
  4533. * enabling. This is only under driver's control after
  4534. * PCH B stepping, previous chipset stepping should be
  4535. * ignoring this setting.
  4536. */
  4537. val = I915_READ(PCH_DREF_CONTROL);
  4538. /* As we must carefully and slowly disable/enable each source in turn,
  4539. * compute the final state we want first and check if we need to
  4540. * make any changes at all.
  4541. */
  4542. final = val;
  4543. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4544. if (has_ck505)
  4545. final |= DREF_NONSPREAD_CK505_ENABLE;
  4546. else
  4547. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4548. final &= ~DREF_SSC_SOURCE_MASK;
  4549. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4550. final &= ~DREF_SSC1_ENABLE;
  4551. if (has_panel) {
  4552. final |= DREF_SSC_SOURCE_ENABLE;
  4553. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4554. final |= DREF_SSC1_ENABLE;
  4555. if (has_cpu_edp) {
  4556. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4557. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4558. else
  4559. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4560. } else
  4561. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4562. } else {
  4563. final |= DREF_SSC_SOURCE_DISABLE;
  4564. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4565. }
  4566. if (final == val)
  4567. return;
  4568. /* Always enable nonspread source */
  4569. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4570. if (has_ck505)
  4571. val |= DREF_NONSPREAD_CK505_ENABLE;
  4572. else
  4573. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4574. if (has_panel) {
  4575. val &= ~DREF_SSC_SOURCE_MASK;
  4576. val |= DREF_SSC_SOURCE_ENABLE;
  4577. /* SSC must be turned on before enabling the CPU output */
  4578. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4579. DRM_DEBUG_KMS("Using SSC on panel\n");
  4580. val |= DREF_SSC1_ENABLE;
  4581. } else
  4582. val &= ~DREF_SSC1_ENABLE;
  4583. /* Get SSC going before enabling the outputs */
  4584. I915_WRITE(PCH_DREF_CONTROL, val);
  4585. POSTING_READ(PCH_DREF_CONTROL);
  4586. udelay(200);
  4587. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4588. /* Enable CPU source on CPU attached eDP */
  4589. if (has_cpu_edp) {
  4590. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4591. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4592. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4593. }
  4594. else
  4595. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4596. } else
  4597. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4598. I915_WRITE(PCH_DREF_CONTROL, val);
  4599. POSTING_READ(PCH_DREF_CONTROL);
  4600. udelay(200);
  4601. } else {
  4602. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4603. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4604. /* Turn off CPU output */
  4605. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4606. I915_WRITE(PCH_DREF_CONTROL, val);
  4607. POSTING_READ(PCH_DREF_CONTROL);
  4608. udelay(200);
  4609. /* Turn off the SSC source */
  4610. val &= ~DREF_SSC_SOURCE_MASK;
  4611. val |= DREF_SSC_SOURCE_DISABLE;
  4612. /* Turn off SSC1 */
  4613. val &= ~DREF_SSC1_ENABLE;
  4614. I915_WRITE(PCH_DREF_CONTROL, val);
  4615. POSTING_READ(PCH_DREF_CONTROL);
  4616. udelay(200);
  4617. }
  4618. BUG_ON(val != final);
  4619. }
  4620. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4621. {
  4622. uint32_t tmp;
  4623. tmp = I915_READ(SOUTH_CHICKEN2);
  4624. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4625. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4626. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4627. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4628. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4629. tmp = I915_READ(SOUTH_CHICKEN2);
  4630. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4631. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4632. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4633. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4634. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4635. }
  4636. /* WaMPhyProgramming:hsw */
  4637. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4638. {
  4639. uint32_t tmp;
  4640. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4641. tmp &= ~(0xFF << 24);
  4642. tmp |= (0x12 << 24);
  4643. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4644. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4645. tmp |= (1 << 11);
  4646. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4647. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4648. tmp |= (1 << 11);
  4649. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4650. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4651. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4652. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4653. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4654. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4655. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4656. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4657. tmp &= ~(7 << 13);
  4658. tmp |= (5 << 13);
  4659. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4660. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4661. tmp &= ~(7 << 13);
  4662. tmp |= (5 << 13);
  4663. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4664. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4665. tmp &= ~0xFF;
  4666. tmp |= 0x1C;
  4667. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4668. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4669. tmp &= ~0xFF;
  4670. tmp |= 0x1C;
  4671. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4672. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4673. tmp &= ~(0xFF << 16);
  4674. tmp |= (0x1C << 16);
  4675. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4676. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4677. tmp &= ~(0xFF << 16);
  4678. tmp |= (0x1C << 16);
  4679. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4680. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4681. tmp |= (1 << 27);
  4682. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4683. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4684. tmp |= (1 << 27);
  4685. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4686. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4687. tmp &= ~(0xF << 28);
  4688. tmp |= (4 << 28);
  4689. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4690. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4691. tmp &= ~(0xF << 28);
  4692. tmp |= (4 << 28);
  4693. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4694. }
  4695. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4696. * Programming" based on the parameters passed:
  4697. * - Sequence to enable CLKOUT_DP
  4698. * - Sequence to enable CLKOUT_DP without spread
  4699. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4700. */
  4701. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4702. bool with_fdi)
  4703. {
  4704. struct drm_i915_private *dev_priv = dev->dev_private;
  4705. uint32_t reg, tmp;
  4706. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4707. with_spread = true;
  4708. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4709. with_fdi, "LP PCH doesn't have FDI\n"))
  4710. with_fdi = false;
  4711. mutex_lock(&dev_priv->dpio_lock);
  4712. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4713. tmp &= ~SBI_SSCCTL_DISABLE;
  4714. tmp |= SBI_SSCCTL_PATHALT;
  4715. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4716. udelay(24);
  4717. if (with_spread) {
  4718. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4719. tmp &= ~SBI_SSCCTL_PATHALT;
  4720. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4721. if (with_fdi) {
  4722. lpt_reset_fdi_mphy(dev_priv);
  4723. lpt_program_fdi_mphy(dev_priv);
  4724. }
  4725. }
  4726. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4727. SBI_GEN0 : SBI_DBUFF0;
  4728. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4729. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4730. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4731. mutex_unlock(&dev_priv->dpio_lock);
  4732. }
  4733. /* Sequence to disable CLKOUT_DP */
  4734. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4735. {
  4736. struct drm_i915_private *dev_priv = dev->dev_private;
  4737. uint32_t reg, tmp;
  4738. mutex_lock(&dev_priv->dpio_lock);
  4739. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4740. SBI_GEN0 : SBI_DBUFF0;
  4741. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4742. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4743. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4744. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4745. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4746. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4747. tmp |= SBI_SSCCTL_PATHALT;
  4748. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4749. udelay(32);
  4750. }
  4751. tmp |= SBI_SSCCTL_DISABLE;
  4752. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4753. }
  4754. mutex_unlock(&dev_priv->dpio_lock);
  4755. }
  4756. static void lpt_init_pch_refclk(struct drm_device *dev)
  4757. {
  4758. struct drm_mode_config *mode_config = &dev->mode_config;
  4759. struct intel_encoder *encoder;
  4760. bool has_vga = false;
  4761. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4762. switch (encoder->type) {
  4763. case INTEL_OUTPUT_ANALOG:
  4764. has_vga = true;
  4765. break;
  4766. }
  4767. }
  4768. if (has_vga)
  4769. lpt_enable_clkout_dp(dev, true, true);
  4770. else
  4771. lpt_disable_clkout_dp(dev);
  4772. }
  4773. /*
  4774. * Initialize reference clocks when the driver loads
  4775. */
  4776. void intel_init_pch_refclk(struct drm_device *dev)
  4777. {
  4778. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4779. ironlake_init_pch_refclk(dev);
  4780. else if (HAS_PCH_LPT(dev))
  4781. lpt_init_pch_refclk(dev);
  4782. }
  4783. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4784. {
  4785. struct drm_device *dev = crtc->dev;
  4786. struct drm_i915_private *dev_priv = dev->dev_private;
  4787. struct intel_encoder *encoder;
  4788. int num_connectors = 0;
  4789. bool is_lvds = false;
  4790. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4791. switch (encoder->type) {
  4792. case INTEL_OUTPUT_LVDS:
  4793. is_lvds = true;
  4794. break;
  4795. }
  4796. num_connectors++;
  4797. }
  4798. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4799. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4800. dev_priv->vbt.lvds_ssc_freq);
  4801. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4802. }
  4803. return 120000;
  4804. }
  4805. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4806. {
  4807. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4808. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4809. int pipe = intel_crtc->pipe;
  4810. uint32_t val;
  4811. val = 0;
  4812. switch (intel_crtc->config.pipe_bpp) {
  4813. case 18:
  4814. val |= PIPECONF_6BPC;
  4815. break;
  4816. case 24:
  4817. val |= PIPECONF_8BPC;
  4818. break;
  4819. case 30:
  4820. val |= PIPECONF_10BPC;
  4821. break;
  4822. case 36:
  4823. val |= PIPECONF_12BPC;
  4824. break;
  4825. default:
  4826. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4827. BUG();
  4828. }
  4829. if (intel_crtc->config.dither)
  4830. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4831. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4832. val |= PIPECONF_INTERLACED_ILK;
  4833. else
  4834. val |= PIPECONF_PROGRESSIVE;
  4835. if (intel_crtc->config.limited_color_range)
  4836. val |= PIPECONF_COLOR_RANGE_SELECT;
  4837. I915_WRITE(PIPECONF(pipe), val);
  4838. POSTING_READ(PIPECONF(pipe));
  4839. }
  4840. /*
  4841. * Set up the pipe CSC unit.
  4842. *
  4843. * Currently only full range RGB to limited range RGB conversion
  4844. * is supported, but eventually this should handle various
  4845. * RGB<->YCbCr scenarios as well.
  4846. */
  4847. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4848. {
  4849. struct drm_device *dev = crtc->dev;
  4850. struct drm_i915_private *dev_priv = dev->dev_private;
  4851. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4852. int pipe = intel_crtc->pipe;
  4853. uint16_t coeff = 0x7800; /* 1.0 */
  4854. /*
  4855. * TODO: Check what kind of values actually come out of the pipe
  4856. * with these coeff/postoff values and adjust to get the best
  4857. * accuracy. Perhaps we even need to take the bpc value into
  4858. * consideration.
  4859. */
  4860. if (intel_crtc->config.limited_color_range)
  4861. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4862. /*
  4863. * GY/GU and RY/RU should be the other way around according
  4864. * to BSpec, but reality doesn't agree. Just set them up in
  4865. * a way that results in the correct picture.
  4866. */
  4867. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4868. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4869. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4870. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4871. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4872. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4873. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4874. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4875. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4876. if (INTEL_INFO(dev)->gen > 6) {
  4877. uint16_t postoff = 0;
  4878. if (intel_crtc->config.limited_color_range)
  4879. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4880. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4881. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4882. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4883. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4884. } else {
  4885. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4886. if (intel_crtc->config.limited_color_range)
  4887. mode |= CSC_BLACK_SCREEN_OFFSET;
  4888. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4889. }
  4890. }
  4891. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4892. {
  4893. struct drm_device *dev = crtc->dev;
  4894. struct drm_i915_private *dev_priv = dev->dev_private;
  4895. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4896. enum pipe pipe = intel_crtc->pipe;
  4897. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4898. uint32_t val;
  4899. val = 0;
  4900. if (IS_HASWELL(dev) && intel_crtc->config.dither)
  4901. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4902. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4903. val |= PIPECONF_INTERLACED_ILK;
  4904. else
  4905. val |= PIPECONF_PROGRESSIVE;
  4906. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4907. POSTING_READ(PIPECONF(cpu_transcoder));
  4908. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4909. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4910. if (IS_BROADWELL(dev)) {
  4911. val = 0;
  4912. switch (intel_crtc->config.pipe_bpp) {
  4913. case 18:
  4914. val |= PIPEMISC_DITHER_6_BPC;
  4915. break;
  4916. case 24:
  4917. val |= PIPEMISC_DITHER_8_BPC;
  4918. break;
  4919. case 30:
  4920. val |= PIPEMISC_DITHER_10_BPC;
  4921. break;
  4922. case 36:
  4923. val |= PIPEMISC_DITHER_12_BPC;
  4924. break;
  4925. default:
  4926. /* Case prevented by pipe_config_set_bpp. */
  4927. BUG();
  4928. }
  4929. if (intel_crtc->config.dither)
  4930. val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
  4931. I915_WRITE(PIPEMISC(pipe), val);
  4932. }
  4933. }
  4934. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4935. intel_clock_t *clock,
  4936. bool *has_reduced_clock,
  4937. intel_clock_t *reduced_clock)
  4938. {
  4939. struct drm_device *dev = crtc->dev;
  4940. struct drm_i915_private *dev_priv = dev->dev_private;
  4941. struct intel_encoder *intel_encoder;
  4942. int refclk;
  4943. const intel_limit_t *limit;
  4944. bool ret, is_lvds = false;
  4945. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4946. switch (intel_encoder->type) {
  4947. case INTEL_OUTPUT_LVDS:
  4948. is_lvds = true;
  4949. break;
  4950. }
  4951. }
  4952. refclk = ironlake_get_refclk(crtc);
  4953. /*
  4954. * Returns a set of divisors for the desired target clock with the given
  4955. * refclk, or FALSE. The returned values represent the clock equation:
  4956. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4957. */
  4958. limit = intel_limit(crtc, refclk);
  4959. ret = dev_priv->display.find_dpll(limit, crtc,
  4960. to_intel_crtc(crtc)->config.port_clock,
  4961. refclk, NULL, clock);
  4962. if (!ret)
  4963. return false;
  4964. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4965. /*
  4966. * Ensure we match the reduced clock's P to the target clock.
  4967. * If the clocks don't match, we can't switch the display clock
  4968. * by using the FP0/FP1. In such case we will disable the LVDS
  4969. * downclock feature.
  4970. */
  4971. *has_reduced_clock =
  4972. dev_priv->display.find_dpll(limit, crtc,
  4973. dev_priv->lvds_downclock,
  4974. refclk, clock,
  4975. reduced_clock);
  4976. }
  4977. return true;
  4978. }
  4979. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4980. {
  4981. /*
  4982. * Account for spread spectrum to avoid
  4983. * oversubscribing the link. Max center spread
  4984. * is 2.5%; use 5% for safety's sake.
  4985. */
  4986. u32 bps = target_clock * bpp * 21 / 20;
  4987. return bps / (link_bw * 8) + 1;
  4988. }
  4989. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4990. {
  4991. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4992. }
  4993. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4994. u32 *fp,
  4995. intel_clock_t *reduced_clock, u32 *fp2)
  4996. {
  4997. struct drm_crtc *crtc = &intel_crtc->base;
  4998. struct drm_device *dev = crtc->dev;
  4999. struct drm_i915_private *dev_priv = dev->dev_private;
  5000. struct intel_encoder *intel_encoder;
  5001. uint32_t dpll;
  5002. int factor, num_connectors = 0;
  5003. bool is_lvds = false, is_sdvo = false;
  5004. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  5005. switch (intel_encoder->type) {
  5006. case INTEL_OUTPUT_LVDS:
  5007. is_lvds = true;
  5008. break;
  5009. case INTEL_OUTPUT_SDVO:
  5010. case INTEL_OUTPUT_HDMI:
  5011. is_sdvo = true;
  5012. break;
  5013. }
  5014. num_connectors++;
  5015. }
  5016. /* Enable autotuning of the PLL clock (if permissible) */
  5017. factor = 21;
  5018. if (is_lvds) {
  5019. if ((intel_panel_use_ssc(dev_priv) &&
  5020. dev_priv->vbt.lvds_ssc_freq == 100) ||
  5021. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  5022. factor = 25;
  5023. } else if (intel_crtc->config.sdvo_tv_clock)
  5024. factor = 20;
  5025. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  5026. *fp |= FP_CB_TUNE;
  5027. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  5028. *fp2 |= FP_CB_TUNE;
  5029. dpll = 0;
  5030. if (is_lvds)
  5031. dpll |= DPLLB_MODE_LVDS;
  5032. else
  5033. dpll |= DPLLB_MODE_DAC_SERIAL;
  5034. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  5035. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  5036. if (is_sdvo)
  5037. dpll |= DPLL_SDVO_HIGH_SPEED;
  5038. if (intel_crtc->config.has_dp_encoder)
  5039. dpll |= DPLL_SDVO_HIGH_SPEED;
  5040. /* compute bitmask from p1 value */
  5041. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  5042. /* also FPA1 */
  5043. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  5044. switch (intel_crtc->config.dpll.p2) {
  5045. case 5:
  5046. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  5047. break;
  5048. case 7:
  5049. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  5050. break;
  5051. case 10:
  5052. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  5053. break;
  5054. case 14:
  5055. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  5056. break;
  5057. }
  5058. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  5059. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  5060. else
  5061. dpll |= PLL_REF_INPUT_DREFCLK;
  5062. return dpll | DPLL_VCO_ENABLE;
  5063. }
  5064. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  5065. int x, int y,
  5066. struct drm_framebuffer *fb)
  5067. {
  5068. struct drm_device *dev = crtc->dev;
  5069. struct drm_i915_private *dev_priv = dev->dev_private;
  5070. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5071. int pipe = intel_crtc->pipe;
  5072. int plane = intel_crtc->plane;
  5073. int num_connectors = 0;
  5074. intel_clock_t clock, reduced_clock;
  5075. u32 dpll = 0, fp = 0, fp2 = 0;
  5076. bool ok, has_reduced_clock = false;
  5077. bool is_lvds = false;
  5078. struct intel_encoder *encoder;
  5079. struct intel_shared_dpll *pll;
  5080. int ret;
  5081. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5082. switch (encoder->type) {
  5083. case INTEL_OUTPUT_LVDS:
  5084. is_lvds = true;
  5085. break;
  5086. }
  5087. num_connectors++;
  5088. }
  5089. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  5090. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  5091. ok = ironlake_compute_clocks(crtc, &clock,
  5092. &has_reduced_clock, &reduced_clock);
  5093. if (!ok && !intel_crtc->config.clock_set) {
  5094. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  5095. return -EINVAL;
  5096. }
  5097. /* Compat-code for transition, will disappear. */
  5098. if (!intel_crtc->config.clock_set) {
  5099. intel_crtc->config.dpll.n = clock.n;
  5100. intel_crtc->config.dpll.m1 = clock.m1;
  5101. intel_crtc->config.dpll.m2 = clock.m2;
  5102. intel_crtc->config.dpll.p1 = clock.p1;
  5103. intel_crtc->config.dpll.p2 = clock.p2;
  5104. }
  5105. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  5106. if (intel_crtc->config.has_pch_encoder) {
  5107. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  5108. if (has_reduced_clock)
  5109. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  5110. dpll = ironlake_compute_dpll(intel_crtc,
  5111. &fp, &reduced_clock,
  5112. has_reduced_clock ? &fp2 : NULL);
  5113. intel_crtc->config.dpll_hw_state.dpll = dpll;
  5114. intel_crtc->config.dpll_hw_state.fp0 = fp;
  5115. if (has_reduced_clock)
  5116. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  5117. else
  5118. intel_crtc->config.dpll_hw_state.fp1 = fp;
  5119. pll = intel_get_shared_dpll(intel_crtc);
  5120. if (pll == NULL) {
  5121. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  5122. pipe_name(pipe));
  5123. return -EINVAL;
  5124. }
  5125. } else
  5126. intel_put_shared_dpll(intel_crtc);
  5127. if (intel_crtc->config.has_dp_encoder)
  5128. intel_dp_set_m_n(intel_crtc);
  5129. if (is_lvds && has_reduced_clock && i915_powersave)
  5130. intel_crtc->lowfreq_avail = true;
  5131. else
  5132. intel_crtc->lowfreq_avail = false;
  5133. intel_set_pipe_timings(intel_crtc);
  5134. if (intel_crtc->config.has_pch_encoder) {
  5135. intel_cpu_transcoder_set_m_n(intel_crtc,
  5136. &intel_crtc->config.fdi_m_n);
  5137. }
  5138. ironlake_set_pipeconf(crtc);
  5139. /* Set up the display plane register */
  5140. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  5141. POSTING_READ(DSPCNTR(plane));
  5142. ret = intel_pipe_set_base(crtc, x, y, fb);
  5143. return ret;
  5144. }
  5145. static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
  5146. struct intel_link_m_n *m_n)
  5147. {
  5148. struct drm_device *dev = crtc->base.dev;
  5149. struct drm_i915_private *dev_priv = dev->dev_private;
  5150. enum pipe pipe = crtc->pipe;
  5151. m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
  5152. m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
  5153. m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
  5154. & ~TU_SIZE_MASK;
  5155. m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
  5156. m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
  5157. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5158. }
  5159. static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
  5160. enum transcoder transcoder,
  5161. struct intel_link_m_n *m_n)
  5162. {
  5163. struct drm_device *dev = crtc->base.dev;
  5164. struct drm_i915_private *dev_priv = dev->dev_private;
  5165. enum pipe pipe = crtc->pipe;
  5166. if (INTEL_INFO(dev)->gen >= 5) {
  5167. m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
  5168. m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
  5169. m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  5170. & ~TU_SIZE_MASK;
  5171. m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  5172. m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  5173. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5174. } else {
  5175. m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
  5176. m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
  5177. m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
  5178. & ~TU_SIZE_MASK;
  5179. m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
  5180. m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
  5181. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5182. }
  5183. }
  5184. void intel_dp_get_m_n(struct intel_crtc *crtc,
  5185. struct intel_crtc_config *pipe_config)
  5186. {
  5187. if (crtc->config.has_pch_encoder)
  5188. intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
  5189. else
  5190. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5191. &pipe_config->dp_m_n);
  5192. }
  5193. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  5194. struct intel_crtc_config *pipe_config)
  5195. {
  5196. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5197. &pipe_config->fdi_m_n);
  5198. }
  5199. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  5200. struct intel_crtc_config *pipe_config)
  5201. {
  5202. struct drm_device *dev = crtc->base.dev;
  5203. struct drm_i915_private *dev_priv = dev->dev_private;
  5204. uint32_t tmp;
  5205. tmp = I915_READ(PF_CTL(crtc->pipe));
  5206. if (tmp & PF_ENABLE) {
  5207. pipe_config->pch_pfit.enabled = true;
  5208. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  5209. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  5210. /* We currently do not free assignements of panel fitters on
  5211. * ivb/hsw (since we don't use the higher upscaling modes which
  5212. * differentiates them) so just WARN about this case for now. */
  5213. if (IS_GEN7(dev)) {
  5214. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  5215. PF_PIPE_SEL_IVB(crtc->pipe));
  5216. }
  5217. }
  5218. }
  5219. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  5220. struct intel_crtc_config *pipe_config)
  5221. {
  5222. struct drm_device *dev = crtc->base.dev;
  5223. struct drm_i915_private *dev_priv = dev->dev_private;
  5224. uint32_t tmp;
  5225. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5226. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5227. tmp = I915_READ(PIPECONF(crtc->pipe));
  5228. if (!(tmp & PIPECONF_ENABLE))
  5229. return false;
  5230. switch (tmp & PIPECONF_BPC_MASK) {
  5231. case PIPECONF_6BPC:
  5232. pipe_config->pipe_bpp = 18;
  5233. break;
  5234. case PIPECONF_8BPC:
  5235. pipe_config->pipe_bpp = 24;
  5236. break;
  5237. case PIPECONF_10BPC:
  5238. pipe_config->pipe_bpp = 30;
  5239. break;
  5240. case PIPECONF_12BPC:
  5241. pipe_config->pipe_bpp = 36;
  5242. break;
  5243. default:
  5244. break;
  5245. }
  5246. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  5247. struct intel_shared_dpll *pll;
  5248. pipe_config->has_pch_encoder = true;
  5249. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  5250. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5251. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5252. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5253. if (HAS_PCH_IBX(dev_priv->dev)) {
  5254. pipe_config->shared_dpll =
  5255. (enum intel_dpll_id) crtc->pipe;
  5256. } else {
  5257. tmp = I915_READ(PCH_DPLL_SEL);
  5258. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  5259. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  5260. else
  5261. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  5262. }
  5263. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  5264. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  5265. &pipe_config->dpll_hw_state));
  5266. tmp = pipe_config->dpll_hw_state.dpll;
  5267. pipe_config->pixel_multiplier =
  5268. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  5269. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  5270. ironlake_pch_clock_get(crtc, pipe_config);
  5271. } else {
  5272. pipe_config->pixel_multiplier = 1;
  5273. }
  5274. intel_get_pipe_timings(crtc, pipe_config);
  5275. ironlake_get_pfit_config(crtc, pipe_config);
  5276. return true;
  5277. }
  5278. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  5279. {
  5280. struct drm_device *dev = dev_priv->dev;
  5281. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  5282. struct intel_crtc *crtc;
  5283. unsigned long irqflags;
  5284. uint32_t val;
  5285. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5286. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  5287. pipe_name(crtc->pipe));
  5288. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  5289. WARN(plls->spll_refcount, "SPLL enabled\n");
  5290. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  5291. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  5292. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5293. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5294. "CPU PWM1 enabled\n");
  5295. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5296. "CPU PWM2 enabled\n");
  5297. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5298. "PCH PWM1 enabled\n");
  5299. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5300. "Utility pin enabled\n");
  5301. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5302. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5303. val = I915_READ(DEIMR);
  5304. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5305. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5306. val = I915_READ(SDEIMR);
  5307. WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
  5308. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5309. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5310. }
  5311. /*
  5312. * This function implements pieces of two sequences from BSpec:
  5313. * - Sequence for display software to disable LCPLL
  5314. * - Sequence for display software to allow package C8+
  5315. * The steps implemented here are just the steps that actually touch the LCPLL
  5316. * register. Callers should take care of disabling all the display engine
  5317. * functions, doing the mode unset, fixing interrupts, etc.
  5318. */
  5319. static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5320. bool switch_to_fclk, bool allow_power_down)
  5321. {
  5322. uint32_t val;
  5323. assert_can_disable_lcpll(dev_priv);
  5324. val = I915_READ(LCPLL_CTL);
  5325. if (switch_to_fclk) {
  5326. val |= LCPLL_CD_SOURCE_FCLK;
  5327. I915_WRITE(LCPLL_CTL, val);
  5328. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5329. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5330. DRM_ERROR("Switching to FCLK failed\n");
  5331. val = I915_READ(LCPLL_CTL);
  5332. }
  5333. val |= LCPLL_PLL_DISABLE;
  5334. I915_WRITE(LCPLL_CTL, val);
  5335. POSTING_READ(LCPLL_CTL);
  5336. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5337. DRM_ERROR("LCPLL still locked\n");
  5338. val = I915_READ(D_COMP);
  5339. val |= D_COMP_COMP_DISABLE;
  5340. mutex_lock(&dev_priv->rps.hw_lock);
  5341. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5342. DRM_ERROR("Failed to disable D_COMP\n");
  5343. mutex_unlock(&dev_priv->rps.hw_lock);
  5344. POSTING_READ(D_COMP);
  5345. ndelay(100);
  5346. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5347. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5348. if (allow_power_down) {
  5349. val = I915_READ(LCPLL_CTL);
  5350. val |= LCPLL_POWER_DOWN_ALLOW;
  5351. I915_WRITE(LCPLL_CTL, val);
  5352. POSTING_READ(LCPLL_CTL);
  5353. }
  5354. }
  5355. /*
  5356. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5357. * source.
  5358. */
  5359. static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5360. {
  5361. uint32_t val;
  5362. val = I915_READ(LCPLL_CTL);
  5363. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5364. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5365. return;
  5366. /* Make sure we're not on PC8 state before disabling PC8, otherwise
  5367. * we'll hang the machine! */
  5368. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  5369. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5370. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5371. I915_WRITE(LCPLL_CTL, val);
  5372. POSTING_READ(LCPLL_CTL);
  5373. }
  5374. val = I915_READ(D_COMP);
  5375. val |= D_COMP_COMP_FORCE;
  5376. val &= ~D_COMP_COMP_DISABLE;
  5377. mutex_lock(&dev_priv->rps.hw_lock);
  5378. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5379. DRM_ERROR("Failed to enable D_COMP\n");
  5380. mutex_unlock(&dev_priv->rps.hw_lock);
  5381. POSTING_READ(D_COMP);
  5382. val = I915_READ(LCPLL_CTL);
  5383. val &= ~LCPLL_PLL_DISABLE;
  5384. I915_WRITE(LCPLL_CTL, val);
  5385. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5386. DRM_ERROR("LCPLL not locked yet\n");
  5387. if (val & LCPLL_CD_SOURCE_FCLK) {
  5388. val = I915_READ(LCPLL_CTL);
  5389. val &= ~LCPLL_CD_SOURCE_FCLK;
  5390. I915_WRITE(LCPLL_CTL, val);
  5391. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5392. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5393. DRM_ERROR("Switching back to LCPLL failed\n");
  5394. }
  5395. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  5396. }
  5397. void hsw_enable_pc8_work(struct work_struct *__work)
  5398. {
  5399. struct drm_i915_private *dev_priv =
  5400. container_of(to_delayed_work(__work), struct drm_i915_private,
  5401. pc8.enable_work);
  5402. struct drm_device *dev = dev_priv->dev;
  5403. uint32_t val;
  5404. if (dev_priv->pc8.enabled)
  5405. return;
  5406. DRM_DEBUG_KMS("Enabling package C8+\n");
  5407. dev_priv->pc8.enabled = true;
  5408. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5409. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5410. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5411. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5412. }
  5413. lpt_disable_clkout_dp(dev);
  5414. hsw_pc8_disable_interrupts(dev);
  5415. hsw_disable_lcpll(dev_priv, true, true);
  5416. }
  5417. static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5418. {
  5419. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5420. WARN(dev_priv->pc8.disable_count < 1,
  5421. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5422. dev_priv->pc8.disable_count--;
  5423. if (dev_priv->pc8.disable_count != 0)
  5424. return;
  5425. schedule_delayed_work(&dev_priv->pc8.enable_work,
  5426. msecs_to_jiffies(i915_pc8_timeout));
  5427. }
  5428. static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5429. {
  5430. struct drm_device *dev = dev_priv->dev;
  5431. uint32_t val;
  5432. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5433. WARN(dev_priv->pc8.disable_count < 0,
  5434. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5435. dev_priv->pc8.disable_count++;
  5436. if (dev_priv->pc8.disable_count != 1)
  5437. return;
  5438. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  5439. if (!dev_priv->pc8.enabled)
  5440. return;
  5441. DRM_DEBUG_KMS("Disabling package C8+\n");
  5442. hsw_restore_lcpll(dev_priv);
  5443. hsw_pc8_restore_interrupts(dev);
  5444. lpt_init_pch_refclk(dev);
  5445. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5446. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5447. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  5448. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5449. }
  5450. intel_prepare_ddi(dev);
  5451. i915_gem_init_swizzling(dev);
  5452. mutex_lock(&dev_priv->rps.hw_lock);
  5453. gen6_update_ring_freq(dev);
  5454. mutex_unlock(&dev_priv->rps.hw_lock);
  5455. dev_priv->pc8.enabled = false;
  5456. }
  5457. void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5458. {
  5459. mutex_lock(&dev_priv->pc8.lock);
  5460. __hsw_enable_package_c8(dev_priv);
  5461. mutex_unlock(&dev_priv->pc8.lock);
  5462. }
  5463. void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5464. {
  5465. mutex_lock(&dev_priv->pc8.lock);
  5466. __hsw_disable_package_c8(dev_priv);
  5467. mutex_unlock(&dev_priv->pc8.lock);
  5468. }
  5469. static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
  5470. {
  5471. struct drm_device *dev = dev_priv->dev;
  5472. struct intel_crtc *crtc;
  5473. uint32_t val;
  5474. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5475. if (crtc->base.enabled)
  5476. return false;
  5477. /* This case is still possible since we have the i915.disable_power_well
  5478. * parameter and also the KVMr or something else might be requesting the
  5479. * power well. */
  5480. val = I915_READ(HSW_PWR_WELL_DRIVER);
  5481. if (val != 0) {
  5482. DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
  5483. return false;
  5484. }
  5485. return true;
  5486. }
  5487. /* Since we're called from modeset_global_resources there's no way to
  5488. * symmetrically increase and decrease the refcount, so we use
  5489. * dev_priv->pc8.requirements_met to track whether we already have the refcount
  5490. * or not.
  5491. */
  5492. static void hsw_update_package_c8(struct drm_device *dev)
  5493. {
  5494. struct drm_i915_private *dev_priv = dev->dev_private;
  5495. bool allow;
  5496. if (!i915_enable_pc8)
  5497. return;
  5498. mutex_lock(&dev_priv->pc8.lock);
  5499. allow = hsw_can_enable_package_c8(dev_priv);
  5500. if (allow == dev_priv->pc8.requirements_met)
  5501. goto done;
  5502. dev_priv->pc8.requirements_met = allow;
  5503. if (allow)
  5504. __hsw_enable_package_c8(dev_priv);
  5505. else
  5506. __hsw_disable_package_c8(dev_priv);
  5507. done:
  5508. mutex_unlock(&dev_priv->pc8.lock);
  5509. }
  5510. static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
  5511. {
  5512. if (!dev_priv->pc8.gpu_idle) {
  5513. dev_priv->pc8.gpu_idle = true;
  5514. hsw_enable_package_c8(dev_priv);
  5515. }
  5516. }
  5517. static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
  5518. {
  5519. if (dev_priv->pc8.gpu_idle) {
  5520. dev_priv->pc8.gpu_idle = false;
  5521. hsw_disable_package_c8(dev_priv);
  5522. }
  5523. }
  5524. #define for_each_power_domain(domain, mask) \
  5525. for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
  5526. if ((1 << (domain)) & (mask))
  5527. static unsigned long get_pipe_power_domains(struct drm_device *dev,
  5528. enum pipe pipe, bool pfit_enabled)
  5529. {
  5530. unsigned long mask;
  5531. enum transcoder transcoder;
  5532. transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
  5533. mask = BIT(POWER_DOMAIN_PIPE(pipe));
  5534. mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
  5535. if (pfit_enabled)
  5536. mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
  5537. return mask;
  5538. }
  5539. void intel_display_set_init_power(struct drm_device *dev, bool enable)
  5540. {
  5541. struct drm_i915_private *dev_priv = dev->dev_private;
  5542. if (dev_priv->power_domains.init_power_on == enable)
  5543. return;
  5544. if (enable)
  5545. intel_display_power_get(dev, POWER_DOMAIN_INIT);
  5546. else
  5547. intel_display_power_put(dev, POWER_DOMAIN_INIT);
  5548. dev_priv->power_domains.init_power_on = enable;
  5549. }
  5550. static void modeset_update_power_wells(struct drm_device *dev)
  5551. {
  5552. unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
  5553. struct intel_crtc *crtc;
  5554. /*
  5555. * First get all needed power domains, then put all unneeded, to avoid
  5556. * any unnecessary toggling of the power wells.
  5557. */
  5558. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5559. enum intel_display_power_domain domain;
  5560. if (!crtc->base.enabled)
  5561. continue;
  5562. pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
  5563. crtc->pipe,
  5564. crtc->config.pch_pfit.enabled);
  5565. for_each_power_domain(domain, pipe_domains[crtc->pipe])
  5566. intel_display_power_get(dev, domain);
  5567. }
  5568. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5569. enum intel_display_power_domain domain;
  5570. for_each_power_domain(domain, crtc->enabled_power_domains)
  5571. intel_display_power_put(dev, domain);
  5572. crtc->enabled_power_domains = pipe_domains[crtc->pipe];
  5573. }
  5574. intel_display_set_init_power(dev, false);
  5575. }
  5576. static void haswell_modeset_global_resources(struct drm_device *dev)
  5577. {
  5578. modeset_update_power_wells(dev);
  5579. hsw_update_package_c8(dev);
  5580. }
  5581. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5582. int x, int y,
  5583. struct drm_framebuffer *fb)
  5584. {
  5585. struct drm_device *dev = crtc->dev;
  5586. struct drm_i915_private *dev_priv = dev->dev_private;
  5587. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5588. int plane = intel_crtc->plane;
  5589. int ret;
  5590. if (!intel_ddi_pll_mode_set(crtc))
  5591. return -EINVAL;
  5592. if (intel_crtc->config.has_dp_encoder)
  5593. intel_dp_set_m_n(intel_crtc);
  5594. intel_crtc->lowfreq_avail = false;
  5595. intel_set_pipe_timings(intel_crtc);
  5596. if (intel_crtc->config.has_pch_encoder) {
  5597. intel_cpu_transcoder_set_m_n(intel_crtc,
  5598. &intel_crtc->config.fdi_m_n);
  5599. }
  5600. haswell_set_pipeconf(crtc);
  5601. intel_set_pipe_csc(crtc);
  5602. /* Set up the display plane register */
  5603. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5604. POSTING_READ(DSPCNTR(plane));
  5605. ret = intel_pipe_set_base(crtc, x, y, fb);
  5606. return ret;
  5607. }
  5608. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5609. struct intel_crtc_config *pipe_config)
  5610. {
  5611. struct drm_device *dev = crtc->base.dev;
  5612. struct drm_i915_private *dev_priv = dev->dev_private;
  5613. enum intel_display_power_domain pfit_domain;
  5614. uint32_t tmp;
  5615. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5616. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5617. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5618. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5619. enum pipe trans_edp_pipe;
  5620. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5621. default:
  5622. WARN(1, "unknown pipe linked to edp transcoder\n");
  5623. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5624. case TRANS_DDI_EDP_INPUT_A_ON:
  5625. trans_edp_pipe = PIPE_A;
  5626. break;
  5627. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5628. trans_edp_pipe = PIPE_B;
  5629. break;
  5630. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5631. trans_edp_pipe = PIPE_C;
  5632. break;
  5633. }
  5634. if (trans_edp_pipe == crtc->pipe)
  5635. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5636. }
  5637. if (!intel_display_power_enabled(dev,
  5638. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5639. return false;
  5640. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5641. if (!(tmp & PIPECONF_ENABLE))
  5642. return false;
  5643. /*
  5644. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5645. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5646. * the PCH transcoder is on.
  5647. */
  5648. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5649. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5650. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5651. pipe_config->has_pch_encoder = true;
  5652. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5653. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5654. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5655. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5656. }
  5657. intel_get_pipe_timings(crtc, pipe_config);
  5658. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5659. if (intel_display_power_enabled(dev, pfit_domain))
  5660. ironlake_get_pfit_config(crtc, pipe_config);
  5661. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5662. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5663. pipe_config->pixel_multiplier = 1;
  5664. return true;
  5665. }
  5666. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5667. int x, int y,
  5668. struct drm_framebuffer *fb)
  5669. {
  5670. struct drm_device *dev = crtc->dev;
  5671. struct drm_i915_private *dev_priv = dev->dev_private;
  5672. struct intel_encoder *encoder;
  5673. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5674. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5675. int pipe = intel_crtc->pipe;
  5676. int ret;
  5677. drm_vblank_pre_modeset(dev, pipe);
  5678. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5679. drm_vblank_post_modeset(dev, pipe);
  5680. if (ret != 0)
  5681. return ret;
  5682. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5683. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5684. encoder->base.base.id,
  5685. drm_get_encoder_name(&encoder->base),
  5686. mode->base.id, mode->name);
  5687. encoder->mode_set(encoder);
  5688. }
  5689. return 0;
  5690. }
  5691. static struct {
  5692. int clock;
  5693. u32 config;
  5694. } hdmi_audio_clock[] = {
  5695. { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
  5696. { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
  5697. { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
  5698. { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
  5699. { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
  5700. { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
  5701. { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
  5702. { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
  5703. { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
  5704. { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
  5705. };
  5706. /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
  5707. static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
  5708. {
  5709. int i;
  5710. for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
  5711. if (mode->clock == hdmi_audio_clock[i].clock)
  5712. break;
  5713. }
  5714. if (i == ARRAY_SIZE(hdmi_audio_clock)) {
  5715. DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
  5716. i = 1;
  5717. }
  5718. DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
  5719. hdmi_audio_clock[i].clock,
  5720. hdmi_audio_clock[i].config);
  5721. return hdmi_audio_clock[i].config;
  5722. }
  5723. static bool intel_eld_uptodate(struct drm_connector *connector,
  5724. int reg_eldv, uint32_t bits_eldv,
  5725. int reg_elda, uint32_t bits_elda,
  5726. int reg_edid)
  5727. {
  5728. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5729. uint8_t *eld = connector->eld;
  5730. uint32_t i;
  5731. i = I915_READ(reg_eldv);
  5732. i &= bits_eldv;
  5733. if (!eld[0])
  5734. return !i;
  5735. if (!i)
  5736. return false;
  5737. i = I915_READ(reg_elda);
  5738. i &= ~bits_elda;
  5739. I915_WRITE(reg_elda, i);
  5740. for (i = 0; i < eld[2]; i++)
  5741. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5742. return false;
  5743. return true;
  5744. }
  5745. static void g4x_write_eld(struct drm_connector *connector,
  5746. struct drm_crtc *crtc,
  5747. struct drm_display_mode *mode)
  5748. {
  5749. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5750. uint8_t *eld = connector->eld;
  5751. uint32_t eldv;
  5752. uint32_t len;
  5753. uint32_t i;
  5754. i = I915_READ(G4X_AUD_VID_DID);
  5755. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5756. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5757. else
  5758. eldv = G4X_ELDV_DEVCTG;
  5759. if (intel_eld_uptodate(connector,
  5760. G4X_AUD_CNTL_ST, eldv,
  5761. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5762. G4X_HDMIW_HDMIEDID))
  5763. return;
  5764. i = I915_READ(G4X_AUD_CNTL_ST);
  5765. i &= ~(eldv | G4X_ELD_ADDR);
  5766. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5767. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5768. if (!eld[0])
  5769. return;
  5770. len = min_t(uint8_t, eld[2], len);
  5771. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5772. for (i = 0; i < len; i++)
  5773. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5774. i = I915_READ(G4X_AUD_CNTL_ST);
  5775. i |= eldv;
  5776. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5777. }
  5778. static void haswell_write_eld(struct drm_connector *connector,
  5779. struct drm_crtc *crtc,
  5780. struct drm_display_mode *mode)
  5781. {
  5782. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5783. uint8_t *eld = connector->eld;
  5784. struct drm_device *dev = crtc->dev;
  5785. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5786. uint32_t eldv;
  5787. uint32_t i;
  5788. int len;
  5789. int pipe = to_intel_crtc(crtc)->pipe;
  5790. int tmp;
  5791. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5792. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5793. int aud_config = HSW_AUD_CFG(pipe);
  5794. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5795. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5796. /* Audio output enable */
  5797. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5798. tmp = I915_READ(aud_cntrl_st2);
  5799. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5800. I915_WRITE(aud_cntrl_st2, tmp);
  5801. /* Wait for 1 vertical blank */
  5802. intel_wait_for_vblank(dev, pipe);
  5803. /* Set ELD valid state */
  5804. tmp = I915_READ(aud_cntrl_st2);
  5805. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
  5806. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5807. I915_WRITE(aud_cntrl_st2, tmp);
  5808. tmp = I915_READ(aud_cntrl_st2);
  5809. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
  5810. /* Enable HDMI mode */
  5811. tmp = I915_READ(aud_config);
  5812. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
  5813. /* clear N_programing_enable and N_value_index */
  5814. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5815. I915_WRITE(aud_config, tmp);
  5816. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5817. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5818. intel_crtc->eld_vld = true;
  5819. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5820. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5821. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5822. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5823. } else {
  5824. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  5825. }
  5826. if (intel_eld_uptodate(connector,
  5827. aud_cntrl_st2, eldv,
  5828. aud_cntl_st, IBX_ELD_ADDRESS,
  5829. hdmiw_hdmiedid))
  5830. return;
  5831. i = I915_READ(aud_cntrl_st2);
  5832. i &= ~eldv;
  5833. I915_WRITE(aud_cntrl_st2, i);
  5834. if (!eld[0])
  5835. return;
  5836. i = I915_READ(aud_cntl_st);
  5837. i &= ~IBX_ELD_ADDRESS;
  5838. I915_WRITE(aud_cntl_st, i);
  5839. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5840. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5841. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5842. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5843. for (i = 0; i < len; i++)
  5844. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5845. i = I915_READ(aud_cntrl_st2);
  5846. i |= eldv;
  5847. I915_WRITE(aud_cntrl_st2, i);
  5848. }
  5849. static void ironlake_write_eld(struct drm_connector *connector,
  5850. struct drm_crtc *crtc,
  5851. struct drm_display_mode *mode)
  5852. {
  5853. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5854. uint8_t *eld = connector->eld;
  5855. uint32_t eldv;
  5856. uint32_t i;
  5857. int len;
  5858. int hdmiw_hdmiedid;
  5859. int aud_config;
  5860. int aud_cntl_st;
  5861. int aud_cntrl_st2;
  5862. int pipe = to_intel_crtc(crtc)->pipe;
  5863. if (HAS_PCH_IBX(connector->dev)) {
  5864. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5865. aud_config = IBX_AUD_CFG(pipe);
  5866. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5867. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5868. } else {
  5869. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5870. aud_config = CPT_AUD_CFG(pipe);
  5871. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5872. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5873. }
  5874. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5875. i = I915_READ(aud_cntl_st);
  5876. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5877. if (!i) {
  5878. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5879. /* operate blindly on all ports */
  5880. eldv = IBX_ELD_VALIDB;
  5881. eldv |= IBX_ELD_VALIDB << 4;
  5882. eldv |= IBX_ELD_VALIDB << 8;
  5883. } else {
  5884. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5885. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5886. }
  5887. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5888. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5889. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5890. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5891. } else {
  5892. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  5893. }
  5894. if (intel_eld_uptodate(connector,
  5895. aud_cntrl_st2, eldv,
  5896. aud_cntl_st, IBX_ELD_ADDRESS,
  5897. hdmiw_hdmiedid))
  5898. return;
  5899. i = I915_READ(aud_cntrl_st2);
  5900. i &= ~eldv;
  5901. I915_WRITE(aud_cntrl_st2, i);
  5902. if (!eld[0])
  5903. return;
  5904. i = I915_READ(aud_cntl_st);
  5905. i &= ~IBX_ELD_ADDRESS;
  5906. I915_WRITE(aud_cntl_st, i);
  5907. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5908. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5909. for (i = 0; i < len; i++)
  5910. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5911. i = I915_READ(aud_cntrl_st2);
  5912. i |= eldv;
  5913. I915_WRITE(aud_cntrl_st2, i);
  5914. }
  5915. void intel_write_eld(struct drm_encoder *encoder,
  5916. struct drm_display_mode *mode)
  5917. {
  5918. struct drm_crtc *crtc = encoder->crtc;
  5919. struct drm_connector *connector;
  5920. struct drm_device *dev = encoder->dev;
  5921. struct drm_i915_private *dev_priv = dev->dev_private;
  5922. connector = drm_select_eld(encoder, mode);
  5923. if (!connector)
  5924. return;
  5925. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5926. connector->base.id,
  5927. drm_get_connector_name(connector),
  5928. connector->encoder->base.id,
  5929. drm_get_encoder_name(connector->encoder));
  5930. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5931. if (dev_priv->display.write_eld)
  5932. dev_priv->display.write_eld(connector, crtc, mode);
  5933. }
  5934. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5935. {
  5936. struct drm_device *dev = crtc->dev;
  5937. struct drm_i915_private *dev_priv = dev->dev_private;
  5938. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5939. bool visible = base != 0;
  5940. u32 cntl;
  5941. if (intel_crtc->cursor_visible == visible)
  5942. return;
  5943. cntl = I915_READ(_CURACNTR);
  5944. if (visible) {
  5945. /* On these chipsets we can only modify the base whilst
  5946. * the cursor is disabled.
  5947. */
  5948. I915_WRITE(_CURABASE, base);
  5949. cntl &= ~(CURSOR_FORMAT_MASK);
  5950. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5951. cntl |= CURSOR_ENABLE |
  5952. CURSOR_GAMMA_ENABLE |
  5953. CURSOR_FORMAT_ARGB;
  5954. } else
  5955. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5956. I915_WRITE(_CURACNTR, cntl);
  5957. intel_crtc->cursor_visible = visible;
  5958. }
  5959. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5960. {
  5961. struct drm_device *dev = crtc->dev;
  5962. struct drm_i915_private *dev_priv = dev->dev_private;
  5963. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5964. int pipe = intel_crtc->pipe;
  5965. bool visible = base != 0;
  5966. if (intel_crtc->cursor_visible != visible) {
  5967. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5968. if (base) {
  5969. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5970. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5971. cntl |= pipe << 28; /* Connect to correct pipe */
  5972. } else {
  5973. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5974. cntl |= CURSOR_MODE_DISABLE;
  5975. }
  5976. I915_WRITE(CURCNTR(pipe), cntl);
  5977. intel_crtc->cursor_visible = visible;
  5978. }
  5979. /* and commit changes on next vblank */
  5980. I915_WRITE(CURBASE(pipe), base);
  5981. }
  5982. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5983. {
  5984. struct drm_device *dev = crtc->dev;
  5985. struct drm_i915_private *dev_priv = dev->dev_private;
  5986. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5987. int pipe = intel_crtc->pipe;
  5988. bool visible = base != 0;
  5989. if (intel_crtc->cursor_visible != visible) {
  5990. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5991. if (base) {
  5992. cntl &= ~CURSOR_MODE;
  5993. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5994. } else {
  5995. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5996. cntl |= CURSOR_MODE_DISABLE;
  5997. }
  5998. if (IS_HASWELL(dev)) {
  5999. cntl |= CURSOR_PIPE_CSC_ENABLE;
  6000. cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
  6001. }
  6002. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  6003. intel_crtc->cursor_visible = visible;
  6004. }
  6005. /* and commit changes on next vblank */
  6006. I915_WRITE(CURBASE_IVB(pipe), base);
  6007. }
  6008. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  6009. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  6010. bool on)
  6011. {
  6012. struct drm_device *dev = crtc->dev;
  6013. struct drm_i915_private *dev_priv = dev->dev_private;
  6014. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6015. int pipe = intel_crtc->pipe;
  6016. int x = intel_crtc->cursor_x;
  6017. int y = intel_crtc->cursor_y;
  6018. u32 base = 0, pos = 0;
  6019. bool visible;
  6020. if (on)
  6021. base = intel_crtc->cursor_addr;
  6022. if (x >= intel_crtc->config.pipe_src_w)
  6023. base = 0;
  6024. if (y >= intel_crtc->config.pipe_src_h)
  6025. base = 0;
  6026. if (x < 0) {
  6027. if (x + intel_crtc->cursor_width <= 0)
  6028. base = 0;
  6029. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  6030. x = -x;
  6031. }
  6032. pos |= x << CURSOR_X_SHIFT;
  6033. if (y < 0) {
  6034. if (y + intel_crtc->cursor_height <= 0)
  6035. base = 0;
  6036. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  6037. y = -y;
  6038. }
  6039. pos |= y << CURSOR_Y_SHIFT;
  6040. visible = base != 0;
  6041. if (!visible && !intel_crtc->cursor_visible)
  6042. return;
  6043. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  6044. I915_WRITE(CURPOS_IVB(pipe), pos);
  6045. ivb_update_cursor(crtc, base);
  6046. } else {
  6047. I915_WRITE(CURPOS(pipe), pos);
  6048. if (IS_845G(dev) || IS_I865G(dev))
  6049. i845_update_cursor(crtc, base);
  6050. else
  6051. i9xx_update_cursor(crtc, base);
  6052. }
  6053. }
  6054. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  6055. struct drm_file *file,
  6056. uint32_t handle,
  6057. uint32_t width, uint32_t height)
  6058. {
  6059. struct drm_device *dev = crtc->dev;
  6060. struct drm_i915_private *dev_priv = dev->dev_private;
  6061. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6062. struct drm_i915_gem_object *obj;
  6063. uint32_t addr;
  6064. int ret;
  6065. /* if we want to turn off the cursor ignore width and height */
  6066. if (!handle) {
  6067. DRM_DEBUG_KMS("cursor off\n");
  6068. addr = 0;
  6069. obj = NULL;
  6070. mutex_lock(&dev->struct_mutex);
  6071. goto finish;
  6072. }
  6073. /* Currently we only support 64x64 cursors */
  6074. if (width != 64 || height != 64) {
  6075. DRM_ERROR("we currently only support 64x64 cursors\n");
  6076. return -EINVAL;
  6077. }
  6078. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  6079. if (&obj->base == NULL)
  6080. return -ENOENT;
  6081. if (obj->base.size < width * height * 4) {
  6082. DRM_ERROR("buffer is to small\n");
  6083. ret = -ENOMEM;
  6084. goto fail;
  6085. }
  6086. /* we only need to pin inside GTT if cursor is non-phy */
  6087. mutex_lock(&dev->struct_mutex);
  6088. if (!dev_priv->info->cursor_needs_physical) {
  6089. unsigned alignment;
  6090. if (obj->tiling_mode) {
  6091. DRM_ERROR("cursor cannot be tiled\n");
  6092. ret = -EINVAL;
  6093. goto fail_locked;
  6094. }
  6095. /* Note that the w/a also requires 2 PTE of padding following
  6096. * the bo. We currently fill all unused PTE with the shadow
  6097. * page and so we should always have valid PTE following the
  6098. * cursor preventing the VT-d warning.
  6099. */
  6100. alignment = 0;
  6101. if (need_vtd_wa(dev))
  6102. alignment = 64*1024;
  6103. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  6104. if (ret) {
  6105. DRM_ERROR("failed to move cursor bo into the GTT\n");
  6106. goto fail_locked;
  6107. }
  6108. ret = i915_gem_object_put_fence(obj);
  6109. if (ret) {
  6110. DRM_ERROR("failed to release fence for cursor");
  6111. goto fail_unpin;
  6112. }
  6113. addr = i915_gem_obj_ggtt_offset(obj);
  6114. } else {
  6115. int align = IS_I830(dev) ? 16 * 1024 : 256;
  6116. ret = i915_gem_attach_phys_object(dev, obj,
  6117. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  6118. align);
  6119. if (ret) {
  6120. DRM_ERROR("failed to attach phys object\n");
  6121. goto fail_locked;
  6122. }
  6123. addr = obj->phys_obj->handle->busaddr;
  6124. }
  6125. if (IS_GEN2(dev))
  6126. I915_WRITE(CURSIZE, (height << 12) | width);
  6127. finish:
  6128. if (intel_crtc->cursor_bo) {
  6129. if (dev_priv->info->cursor_needs_physical) {
  6130. if (intel_crtc->cursor_bo != obj)
  6131. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  6132. } else
  6133. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  6134. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  6135. }
  6136. mutex_unlock(&dev->struct_mutex);
  6137. intel_crtc->cursor_addr = addr;
  6138. intel_crtc->cursor_bo = obj;
  6139. intel_crtc->cursor_width = width;
  6140. intel_crtc->cursor_height = height;
  6141. if (intel_crtc->active)
  6142. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6143. return 0;
  6144. fail_unpin:
  6145. i915_gem_object_unpin_from_display_plane(obj);
  6146. fail_locked:
  6147. mutex_unlock(&dev->struct_mutex);
  6148. fail:
  6149. drm_gem_object_unreference_unlocked(&obj->base);
  6150. return ret;
  6151. }
  6152. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  6153. {
  6154. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6155. intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
  6156. intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
  6157. if (intel_crtc->active)
  6158. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6159. return 0;
  6160. }
  6161. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  6162. u16 *blue, uint32_t start, uint32_t size)
  6163. {
  6164. int end = (start + size > 256) ? 256 : start + size, i;
  6165. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6166. for (i = start; i < end; i++) {
  6167. intel_crtc->lut_r[i] = red[i] >> 8;
  6168. intel_crtc->lut_g[i] = green[i] >> 8;
  6169. intel_crtc->lut_b[i] = blue[i] >> 8;
  6170. }
  6171. intel_crtc_load_lut(crtc);
  6172. }
  6173. /* VESA 640x480x72Hz mode to set on the pipe */
  6174. static struct drm_display_mode load_detect_mode = {
  6175. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  6176. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  6177. };
  6178. static struct drm_framebuffer *
  6179. intel_framebuffer_create(struct drm_device *dev,
  6180. struct drm_mode_fb_cmd2 *mode_cmd,
  6181. struct drm_i915_gem_object *obj)
  6182. {
  6183. struct intel_framebuffer *intel_fb;
  6184. int ret;
  6185. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  6186. if (!intel_fb) {
  6187. drm_gem_object_unreference_unlocked(&obj->base);
  6188. return ERR_PTR(-ENOMEM);
  6189. }
  6190. ret = i915_mutex_lock_interruptible(dev);
  6191. if (ret)
  6192. goto err;
  6193. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  6194. mutex_unlock(&dev->struct_mutex);
  6195. if (ret)
  6196. goto err;
  6197. return &intel_fb->base;
  6198. err:
  6199. drm_gem_object_unreference_unlocked(&obj->base);
  6200. kfree(intel_fb);
  6201. return ERR_PTR(ret);
  6202. }
  6203. static u32
  6204. intel_framebuffer_pitch_for_width(int width, int bpp)
  6205. {
  6206. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  6207. return ALIGN(pitch, 64);
  6208. }
  6209. static u32
  6210. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  6211. {
  6212. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  6213. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  6214. }
  6215. static struct drm_framebuffer *
  6216. intel_framebuffer_create_for_mode(struct drm_device *dev,
  6217. struct drm_display_mode *mode,
  6218. int depth, int bpp)
  6219. {
  6220. struct drm_i915_gem_object *obj;
  6221. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  6222. obj = i915_gem_alloc_object(dev,
  6223. intel_framebuffer_size_for_mode(mode, bpp));
  6224. if (obj == NULL)
  6225. return ERR_PTR(-ENOMEM);
  6226. mode_cmd.width = mode->hdisplay;
  6227. mode_cmd.height = mode->vdisplay;
  6228. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  6229. bpp);
  6230. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  6231. return intel_framebuffer_create(dev, &mode_cmd, obj);
  6232. }
  6233. static struct drm_framebuffer *
  6234. mode_fits_in_fbdev(struct drm_device *dev,
  6235. struct drm_display_mode *mode)
  6236. {
  6237. #ifdef CONFIG_DRM_I915_FBDEV
  6238. struct drm_i915_private *dev_priv = dev->dev_private;
  6239. struct drm_i915_gem_object *obj;
  6240. struct drm_framebuffer *fb;
  6241. if (dev_priv->fbdev == NULL)
  6242. return NULL;
  6243. obj = dev_priv->fbdev->ifb.obj;
  6244. if (obj == NULL)
  6245. return NULL;
  6246. fb = &dev_priv->fbdev->ifb.base;
  6247. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  6248. fb->bits_per_pixel))
  6249. return NULL;
  6250. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  6251. return NULL;
  6252. return fb;
  6253. #else
  6254. return NULL;
  6255. #endif
  6256. }
  6257. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  6258. struct drm_display_mode *mode,
  6259. struct intel_load_detect_pipe *old)
  6260. {
  6261. struct intel_crtc *intel_crtc;
  6262. struct intel_encoder *intel_encoder =
  6263. intel_attached_encoder(connector);
  6264. struct drm_crtc *possible_crtc;
  6265. struct drm_encoder *encoder = &intel_encoder->base;
  6266. struct drm_crtc *crtc = NULL;
  6267. struct drm_device *dev = encoder->dev;
  6268. struct drm_framebuffer *fb;
  6269. int i = -1;
  6270. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6271. connector->base.id, drm_get_connector_name(connector),
  6272. encoder->base.id, drm_get_encoder_name(encoder));
  6273. /*
  6274. * Algorithm gets a little messy:
  6275. *
  6276. * - if the connector already has an assigned crtc, use it (but make
  6277. * sure it's on first)
  6278. *
  6279. * - try to find the first unused crtc that can drive this connector,
  6280. * and use that if we find one
  6281. */
  6282. /* See if we already have a CRTC for this connector */
  6283. if (encoder->crtc) {
  6284. crtc = encoder->crtc;
  6285. mutex_lock(&crtc->mutex);
  6286. old->dpms_mode = connector->dpms;
  6287. old->load_detect_temp = false;
  6288. /* Make sure the crtc and connector are running */
  6289. if (connector->dpms != DRM_MODE_DPMS_ON)
  6290. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  6291. return true;
  6292. }
  6293. /* Find an unused one (if possible) */
  6294. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  6295. i++;
  6296. if (!(encoder->possible_crtcs & (1 << i)))
  6297. continue;
  6298. if (!possible_crtc->enabled) {
  6299. crtc = possible_crtc;
  6300. break;
  6301. }
  6302. }
  6303. /*
  6304. * If we didn't find an unused CRTC, don't use any.
  6305. */
  6306. if (!crtc) {
  6307. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  6308. return false;
  6309. }
  6310. mutex_lock(&crtc->mutex);
  6311. intel_encoder->new_crtc = to_intel_crtc(crtc);
  6312. to_intel_connector(connector)->new_encoder = intel_encoder;
  6313. intel_crtc = to_intel_crtc(crtc);
  6314. old->dpms_mode = connector->dpms;
  6315. old->load_detect_temp = true;
  6316. old->release_fb = NULL;
  6317. if (!mode)
  6318. mode = &load_detect_mode;
  6319. /* We need a framebuffer large enough to accommodate all accesses
  6320. * that the plane may generate whilst we perform load detection.
  6321. * We can not rely on the fbcon either being present (we get called
  6322. * during its initialisation to detect all boot displays, or it may
  6323. * not even exist) or that it is large enough to satisfy the
  6324. * requested mode.
  6325. */
  6326. fb = mode_fits_in_fbdev(dev, mode);
  6327. if (fb == NULL) {
  6328. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  6329. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  6330. old->release_fb = fb;
  6331. } else
  6332. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  6333. if (IS_ERR(fb)) {
  6334. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  6335. mutex_unlock(&crtc->mutex);
  6336. return false;
  6337. }
  6338. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  6339. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  6340. if (old->release_fb)
  6341. old->release_fb->funcs->destroy(old->release_fb);
  6342. mutex_unlock(&crtc->mutex);
  6343. return false;
  6344. }
  6345. /* let the connector get through one full cycle before testing */
  6346. intel_wait_for_vblank(dev, intel_crtc->pipe);
  6347. return true;
  6348. }
  6349. void intel_release_load_detect_pipe(struct drm_connector *connector,
  6350. struct intel_load_detect_pipe *old)
  6351. {
  6352. struct intel_encoder *intel_encoder =
  6353. intel_attached_encoder(connector);
  6354. struct drm_encoder *encoder = &intel_encoder->base;
  6355. struct drm_crtc *crtc = encoder->crtc;
  6356. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6357. connector->base.id, drm_get_connector_name(connector),
  6358. encoder->base.id, drm_get_encoder_name(encoder));
  6359. if (old->load_detect_temp) {
  6360. to_intel_connector(connector)->new_encoder = NULL;
  6361. intel_encoder->new_crtc = NULL;
  6362. intel_set_mode(crtc, NULL, 0, 0, NULL);
  6363. if (old->release_fb) {
  6364. drm_framebuffer_unregister_private(old->release_fb);
  6365. drm_framebuffer_unreference(old->release_fb);
  6366. }
  6367. mutex_unlock(&crtc->mutex);
  6368. return;
  6369. }
  6370. /* Switch crtc and encoder back off if necessary */
  6371. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  6372. connector->funcs->dpms(connector, old->dpms_mode);
  6373. mutex_unlock(&crtc->mutex);
  6374. }
  6375. static int i9xx_pll_refclk(struct drm_device *dev,
  6376. const struct intel_crtc_config *pipe_config)
  6377. {
  6378. struct drm_i915_private *dev_priv = dev->dev_private;
  6379. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6380. if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
  6381. return dev_priv->vbt.lvds_ssc_freq * 1000;
  6382. else if (HAS_PCH_SPLIT(dev))
  6383. return 120000;
  6384. else if (!IS_GEN2(dev))
  6385. return 96000;
  6386. else
  6387. return 48000;
  6388. }
  6389. /* Returns the clock of the currently programmed mode of the given pipe. */
  6390. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  6391. struct intel_crtc_config *pipe_config)
  6392. {
  6393. struct drm_device *dev = crtc->base.dev;
  6394. struct drm_i915_private *dev_priv = dev->dev_private;
  6395. int pipe = pipe_config->cpu_transcoder;
  6396. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6397. u32 fp;
  6398. intel_clock_t clock;
  6399. int refclk = i9xx_pll_refclk(dev, pipe_config);
  6400. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  6401. fp = pipe_config->dpll_hw_state.fp0;
  6402. else
  6403. fp = pipe_config->dpll_hw_state.fp1;
  6404. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  6405. if (IS_PINEVIEW(dev)) {
  6406. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  6407. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6408. } else {
  6409. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  6410. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6411. }
  6412. if (!IS_GEN2(dev)) {
  6413. if (IS_PINEVIEW(dev))
  6414. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  6415. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  6416. else
  6417. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  6418. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6419. switch (dpll & DPLL_MODE_MASK) {
  6420. case DPLLB_MODE_DAC_SERIAL:
  6421. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  6422. 5 : 10;
  6423. break;
  6424. case DPLLB_MODE_LVDS:
  6425. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  6426. 7 : 14;
  6427. break;
  6428. default:
  6429. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  6430. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  6431. return;
  6432. }
  6433. if (IS_PINEVIEW(dev))
  6434. pineview_clock(refclk, &clock);
  6435. else
  6436. i9xx_clock(refclk, &clock);
  6437. } else {
  6438. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  6439. if (is_lvds) {
  6440. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  6441. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6442. clock.p2 = 14;
  6443. } else {
  6444. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  6445. clock.p1 = 2;
  6446. else {
  6447. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  6448. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  6449. }
  6450. if (dpll & PLL_P2_DIVIDE_BY_4)
  6451. clock.p2 = 4;
  6452. else
  6453. clock.p2 = 2;
  6454. }
  6455. i9xx_clock(refclk, &clock);
  6456. }
  6457. /*
  6458. * This value includes pixel_multiplier. We will use
  6459. * port_clock to compute adjusted_mode.crtc_clock in the
  6460. * encoder's get_config() function.
  6461. */
  6462. pipe_config->port_clock = clock.dot;
  6463. }
  6464. int intel_dotclock_calculate(int link_freq,
  6465. const struct intel_link_m_n *m_n)
  6466. {
  6467. /*
  6468. * The calculation for the data clock is:
  6469. * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
  6470. * But we want to avoid losing precison if possible, so:
  6471. * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
  6472. *
  6473. * and the link clock is simpler:
  6474. * link_clock = (m * link_clock) / n
  6475. */
  6476. if (!m_n->link_n)
  6477. return 0;
  6478. return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
  6479. }
  6480. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  6481. struct intel_crtc_config *pipe_config)
  6482. {
  6483. struct drm_device *dev = crtc->base.dev;
  6484. /* read out port_clock from the DPLL */
  6485. i9xx_crtc_clock_get(crtc, pipe_config);
  6486. /*
  6487. * This value does not include pixel_multiplier.
  6488. * We will check that port_clock and adjusted_mode.crtc_clock
  6489. * agree once we know their relationship in the encoder's
  6490. * get_config() function.
  6491. */
  6492. pipe_config->adjusted_mode.crtc_clock =
  6493. intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
  6494. &pipe_config->fdi_m_n);
  6495. }
  6496. /** Returns the currently programmed mode of the given pipe. */
  6497. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6498. struct drm_crtc *crtc)
  6499. {
  6500. struct drm_i915_private *dev_priv = dev->dev_private;
  6501. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6502. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6503. struct drm_display_mode *mode;
  6504. struct intel_crtc_config pipe_config;
  6505. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6506. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6507. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6508. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6509. enum pipe pipe = intel_crtc->pipe;
  6510. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6511. if (!mode)
  6512. return NULL;
  6513. /*
  6514. * Construct a pipe_config sufficient for getting the clock info
  6515. * back out of crtc_clock_get.
  6516. *
  6517. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6518. * to use a real value here instead.
  6519. */
  6520. pipe_config.cpu_transcoder = (enum transcoder) pipe;
  6521. pipe_config.pixel_multiplier = 1;
  6522. pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
  6523. pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
  6524. pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
  6525. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6526. mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
  6527. mode->hdisplay = (htot & 0xffff) + 1;
  6528. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6529. mode->hsync_start = (hsync & 0xffff) + 1;
  6530. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6531. mode->vdisplay = (vtot & 0xffff) + 1;
  6532. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6533. mode->vsync_start = (vsync & 0xffff) + 1;
  6534. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6535. drm_mode_set_name(mode);
  6536. return mode;
  6537. }
  6538. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6539. {
  6540. struct drm_device *dev = crtc->dev;
  6541. drm_i915_private_t *dev_priv = dev->dev_private;
  6542. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6543. int pipe = intel_crtc->pipe;
  6544. int dpll_reg = DPLL(pipe);
  6545. int dpll;
  6546. if (HAS_PCH_SPLIT(dev))
  6547. return;
  6548. if (!dev_priv->lvds_downclock_avail)
  6549. return;
  6550. dpll = I915_READ(dpll_reg);
  6551. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6552. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6553. assert_panel_unlocked(dev_priv, pipe);
  6554. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6555. I915_WRITE(dpll_reg, dpll);
  6556. intel_wait_for_vblank(dev, pipe);
  6557. dpll = I915_READ(dpll_reg);
  6558. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6559. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6560. }
  6561. }
  6562. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6563. {
  6564. struct drm_device *dev = crtc->dev;
  6565. drm_i915_private_t *dev_priv = dev->dev_private;
  6566. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6567. if (HAS_PCH_SPLIT(dev))
  6568. return;
  6569. if (!dev_priv->lvds_downclock_avail)
  6570. return;
  6571. /*
  6572. * Since this is called by a timer, we should never get here in
  6573. * the manual case.
  6574. */
  6575. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6576. int pipe = intel_crtc->pipe;
  6577. int dpll_reg = DPLL(pipe);
  6578. int dpll;
  6579. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6580. assert_panel_unlocked(dev_priv, pipe);
  6581. dpll = I915_READ(dpll_reg);
  6582. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6583. I915_WRITE(dpll_reg, dpll);
  6584. intel_wait_for_vblank(dev, pipe);
  6585. dpll = I915_READ(dpll_reg);
  6586. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6587. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6588. }
  6589. }
  6590. void intel_mark_busy(struct drm_device *dev)
  6591. {
  6592. struct drm_i915_private *dev_priv = dev->dev_private;
  6593. hsw_package_c8_gpu_busy(dev_priv);
  6594. i915_update_gfx_val(dev_priv);
  6595. }
  6596. void intel_mark_idle(struct drm_device *dev)
  6597. {
  6598. struct drm_i915_private *dev_priv = dev->dev_private;
  6599. struct drm_crtc *crtc;
  6600. hsw_package_c8_gpu_idle(dev_priv);
  6601. if (!i915_powersave)
  6602. return;
  6603. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6604. if (!crtc->fb)
  6605. continue;
  6606. intel_decrease_pllclock(crtc);
  6607. }
  6608. if (dev_priv->info->gen >= 6)
  6609. gen6_rps_idle(dev->dev_private);
  6610. }
  6611. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6612. struct intel_ring_buffer *ring)
  6613. {
  6614. struct drm_device *dev = obj->base.dev;
  6615. struct drm_crtc *crtc;
  6616. if (!i915_powersave)
  6617. return;
  6618. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6619. if (!crtc->fb)
  6620. continue;
  6621. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6622. continue;
  6623. intel_increase_pllclock(crtc);
  6624. if (ring && intel_fbc_enabled(dev))
  6625. ring->fbc_dirty = true;
  6626. }
  6627. }
  6628. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6629. {
  6630. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6631. struct drm_device *dev = crtc->dev;
  6632. struct intel_unpin_work *work;
  6633. unsigned long flags;
  6634. spin_lock_irqsave(&dev->event_lock, flags);
  6635. work = intel_crtc->unpin_work;
  6636. intel_crtc->unpin_work = NULL;
  6637. spin_unlock_irqrestore(&dev->event_lock, flags);
  6638. if (work) {
  6639. cancel_work_sync(&work->work);
  6640. kfree(work);
  6641. }
  6642. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6643. drm_crtc_cleanup(crtc);
  6644. kfree(intel_crtc);
  6645. }
  6646. static void intel_unpin_work_fn(struct work_struct *__work)
  6647. {
  6648. struct intel_unpin_work *work =
  6649. container_of(__work, struct intel_unpin_work, work);
  6650. struct drm_device *dev = work->crtc->dev;
  6651. mutex_lock(&dev->struct_mutex);
  6652. intel_unpin_fb_obj(work->old_fb_obj);
  6653. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6654. drm_gem_object_unreference(&work->old_fb_obj->base);
  6655. intel_update_fbc(dev);
  6656. mutex_unlock(&dev->struct_mutex);
  6657. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6658. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6659. kfree(work);
  6660. }
  6661. static void do_intel_finish_page_flip(struct drm_device *dev,
  6662. struct drm_crtc *crtc)
  6663. {
  6664. drm_i915_private_t *dev_priv = dev->dev_private;
  6665. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6666. struct intel_unpin_work *work;
  6667. unsigned long flags;
  6668. /* Ignore early vblank irqs */
  6669. if (intel_crtc == NULL)
  6670. return;
  6671. spin_lock_irqsave(&dev->event_lock, flags);
  6672. work = intel_crtc->unpin_work;
  6673. /* Ensure we don't miss a work->pending update ... */
  6674. smp_rmb();
  6675. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6676. spin_unlock_irqrestore(&dev->event_lock, flags);
  6677. return;
  6678. }
  6679. /* and that the unpin work is consistent wrt ->pending. */
  6680. smp_rmb();
  6681. intel_crtc->unpin_work = NULL;
  6682. if (work->event)
  6683. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6684. drm_vblank_put(dev, intel_crtc->pipe);
  6685. spin_unlock_irqrestore(&dev->event_lock, flags);
  6686. wake_up_all(&dev_priv->pending_flip_queue);
  6687. queue_work(dev_priv->wq, &work->work);
  6688. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6689. }
  6690. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6691. {
  6692. drm_i915_private_t *dev_priv = dev->dev_private;
  6693. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6694. do_intel_finish_page_flip(dev, crtc);
  6695. }
  6696. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6697. {
  6698. drm_i915_private_t *dev_priv = dev->dev_private;
  6699. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6700. do_intel_finish_page_flip(dev, crtc);
  6701. }
  6702. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6703. {
  6704. drm_i915_private_t *dev_priv = dev->dev_private;
  6705. struct intel_crtc *intel_crtc =
  6706. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6707. unsigned long flags;
  6708. /* NB: An MMIO update of the plane base pointer will also
  6709. * generate a page-flip completion irq, i.e. every modeset
  6710. * is also accompanied by a spurious intel_prepare_page_flip().
  6711. */
  6712. spin_lock_irqsave(&dev->event_lock, flags);
  6713. if (intel_crtc->unpin_work)
  6714. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6715. spin_unlock_irqrestore(&dev->event_lock, flags);
  6716. }
  6717. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6718. {
  6719. /* Ensure that the work item is consistent when activating it ... */
  6720. smp_wmb();
  6721. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6722. /* and that it is marked active as soon as the irq could fire. */
  6723. smp_wmb();
  6724. }
  6725. static int intel_gen2_queue_flip(struct drm_device *dev,
  6726. struct drm_crtc *crtc,
  6727. struct drm_framebuffer *fb,
  6728. struct drm_i915_gem_object *obj,
  6729. uint32_t flags)
  6730. {
  6731. struct drm_i915_private *dev_priv = dev->dev_private;
  6732. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6733. u32 flip_mask;
  6734. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6735. int ret;
  6736. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6737. if (ret)
  6738. goto err;
  6739. ret = intel_ring_begin(ring, 6);
  6740. if (ret)
  6741. goto err_unpin;
  6742. /* Can't queue multiple flips, so wait for the previous
  6743. * one to finish before executing the next.
  6744. */
  6745. if (intel_crtc->plane)
  6746. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6747. else
  6748. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6749. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6750. intel_ring_emit(ring, MI_NOOP);
  6751. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6752. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6753. intel_ring_emit(ring, fb->pitches[0]);
  6754. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6755. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6756. intel_mark_page_flip_active(intel_crtc);
  6757. __intel_ring_advance(ring);
  6758. return 0;
  6759. err_unpin:
  6760. intel_unpin_fb_obj(obj);
  6761. err:
  6762. return ret;
  6763. }
  6764. static int intel_gen3_queue_flip(struct drm_device *dev,
  6765. struct drm_crtc *crtc,
  6766. struct drm_framebuffer *fb,
  6767. struct drm_i915_gem_object *obj,
  6768. uint32_t flags)
  6769. {
  6770. struct drm_i915_private *dev_priv = dev->dev_private;
  6771. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6772. u32 flip_mask;
  6773. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6774. int ret;
  6775. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6776. if (ret)
  6777. goto err;
  6778. ret = intel_ring_begin(ring, 6);
  6779. if (ret)
  6780. goto err_unpin;
  6781. if (intel_crtc->plane)
  6782. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6783. else
  6784. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6785. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6786. intel_ring_emit(ring, MI_NOOP);
  6787. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6788. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6789. intel_ring_emit(ring, fb->pitches[0]);
  6790. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6791. intel_ring_emit(ring, MI_NOOP);
  6792. intel_mark_page_flip_active(intel_crtc);
  6793. __intel_ring_advance(ring);
  6794. return 0;
  6795. err_unpin:
  6796. intel_unpin_fb_obj(obj);
  6797. err:
  6798. return ret;
  6799. }
  6800. static int intel_gen4_queue_flip(struct drm_device *dev,
  6801. struct drm_crtc *crtc,
  6802. struct drm_framebuffer *fb,
  6803. struct drm_i915_gem_object *obj,
  6804. uint32_t flags)
  6805. {
  6806. struct drm_i915_private *dev_priv = dev->dev_private;
  6807. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6808. uint32_t pf, pipesrc;
  6809. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6810. int ret;
  6811. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6812. if (ret)
  6813. goto err;
  6814. ret = intel_ring_begin(ring, 4);
  6815. if (ret)
  6816. goto err_unpin;
  6817. /* i965+ uses the linear or tiled offsets from the
  6818. * Display Registers (which do not change across a page-flip)
  6819. * so we need only reprogram the base address.
  6820. */
  6821. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6822. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6823. intel_ring_emit(ring, fb->pitches[0]);
  6824. intel_ring_emit(ring,
  6825. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6826. obj->tiling_mode);
  6827. /* XXX Enabling the panel-fitter across page-flip is so far
  6828. * untested on non-native modes, so ignore it for now.
  6829. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6830. */
  6831. pf = 0;
  6832. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6833. intel_ring_emit(ring, pf | pipesrc);
  6834. intel_mark_page_flip_active(intel_crtc);
  6835. __intel_ring_advance(ring);
  6836. return 0;
  6837. err_unpin:
  6838. intel_unpin_fb_obj(obj);
  6839. err:
  6840. return ret;
  6841. }
  6842. static int intel_gen6_queue_flip(struct drm_device *dev,
  6843. struct drm_crtc *crtc,
  6844. struct drm_framebuffer *fb,
  6845. struct drm_i915_gem_object *obj,
  6846. uint32_t flags)
  6847. {
  6848. struct drm_i915_private *dev_priv = dev->dev_private;
  6849. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6850. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6851. uint32_t pf, pipesrc;
  6852. int ret;
  6853. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6854. if (ret)
  6855. goto err;
  6856. ret = intel_ring_begin(ring, 4);
  6857. if (ret)
  6858. goto err_unpin;
  6859. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6860. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6861. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6862. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6863. /* Contrary to the suggestions in the documentation,
  6864. * "Enable Panel Fitter" does not seem to be required when page
  6865. * flipping with a non-native mode, and worse causes a normal
  6866. * modeset to fail.
  6867. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6868. */
  6869. pf = 0;
  6870. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6871. intel_ring_emit(ring, pf | pipesrc);
  6872. intel_mark_page_flip_active(intel_crtc);
  6873. __intel_ring_advance(ring);
  6874. return 0;
  6875. err_unpin:
  6876. intel_unpin_fb_obj(obj);
  6877. err:
  6878. return ret;
  6879. }
  6880. static int intel_gen7_queue_flip(struct drm_device *dev,
  6881. struct drm_crtc *crtc,
  6882. struct drm_framebuffer *fb,
  6883. struct drm_i915_gem_object *obj,
  6884. uint32_t flags)
  6885. {
  6886. struct drm_i915_private *dev_priv = dev->dev_private;
  6887. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6888. struct intel_ring_buffer *ring;
  6889. uint32_t plane_bit = 0;
  6890. int len, ret;
  6891. ring = obj->ring;
  6892. if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
  6893. ring = &dev_priv->ring[BCS];
  6894. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6895. if (ret)
  6896. goto err;
  6897. switch(intel_crtc->plane) {
  6898. case PLANE_A:
  6899. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6900. break;
  6901. case PLANE_B:
  6902. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6903. break;
  6904. case PLANE_C:
  6905. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6906. break;
  6907. default:
  6908. WARN_ONCE(1, "unknown plane in flip command\n");
  6909. ret = -ENODEV;
  6910. goto err_unpin;
  6911. }
  6912. len = 4;
  6913. if (ring->id == RCS)
  6914. len += 6;
  6915. ret = intel_ring_begin(ring, len);
  6916. if (ret)
  6917. goto err_unpin;
  6918. /* Unmask the flip-done completion message. Note that the bspec says that
  6919. * we should do this for both the BCS and RCS, and that we must not unmask
  6920. * more than one flip event at any time (or ensure that one flip message
  6921. * can be sent by waiting for flip-done prior to queueing new flips).
  6922. * Experimentation says that BCS works despite DERRMR masking all
  6923. * flip-done completion events and that unmasking all planes at once
  6924. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  6925. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  6926. */
  6927. if (ring->id == RCS) {
  6928. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  6929. intel_ring_emit(ring, DERRMR);
  6930. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  6931. DERRMR_PIPEB_PRI_FLIP_DONE |
  6932. DERRMR_PIPEC_PRI_FLIP_DONE));
  6933. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
  6934. intel_ring_emit(ring, DERRMR);
  6935. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  6936. }
  6937. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6938. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6939. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6940. intel_ring_emit(ring, (MI_NOOP));
  6941. intel_mark_page_flip_active(intel_crtc);
  6942. __intel_ring_advance(ring);
  6943. return 0;
  6944. err_unpin:
  6945. intel_unpin_fb_obj(obj);
  6946. err:
  6947. return ret;
  6948. }
  6949. static int intel_default_queue_flip(struct drm_device *dev,
  6950. struct drm_crtc *crtc,
  6951. struct drm_framebuffer *fb,
  6952. struct drm_i915_gem_object *obj,
  6953. uint32_t flags)
  6954. {
  6955. return -ENODEV;
  6956. }
  6957. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6958. struct drm_framebuffer *fb,
  6959. struct drm_pending_vblank_event *event,
  6960. uint32_t page_flip_flags)
  6961. {
  6962. struct drm_device *dev = crtc->dev;
  6963. struct drm_i915_private *dev_priv = dev->dev_private;
  6964. struct drm_framebuffer *old_fb = crtc->fb;
  6965. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6967. struct intel_unpin_work *work;
  6968. unsigned long flags;
  6969. int ret;
  6970. /* Can't change pixel format via MI display flips. */
  6971. if (fb->pixel_format != crtc->fb->pixel_format)
  6972. return -EINVAL;
  6973. /*
  6974. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6975. * Note that pitch changes could also affect these register.
  6976. */
  6977. if (INTEL_INFO(dev)->gen > 3 &&
  6978. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6979. fb->pitches[0] != crtc->fb->pitches[0]))
  6980. return -EINVAL;
  6981. work = kzalloc(sizeof(*work), GFP_KERNEL);
  6982. if (work == NULL)
  6983. return -ENOMEM;
  6984. work->event = event;
  6985. work->crtc = crtc;
  6986. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6987. INIT_WORK(&work->work, intel_unpin_work_fn);
  6988. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6989. if (ret)
  6990. goto free_work;
  6991. /* We borrow the event spin lock for protecting unpin_work */
  6992. spin_lock_irqsave(&dev->event_lock, flags);
  6993. if (intel_crtc->unpin_work) {
  6994. spin_unlock_irqrestore(&dev->event_lock, flags);
  6995. kfree(work);
  6996. drm_vblank_put(dev, intel_crtc->pipe);
  6997. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6998. return -EBUSY;
  6999. }
  7000. intel_crtc->unpin_work = work;
  7001. spin_unlock_irqrestore(&dev->event_lock, flags);
  7002. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  7003. flush_workqueue(dev_priv->wq);
  7004. ret = i915_mutex_lock_interruptible(dev);
  7005. if (ret)
  7006. goto cleanup;
  7007. /* Reference the objects for the scheduled work. */
  7008. drm_gem_object_reference(&work->old_fb_obj->base);
  7009. drm_gem_object_reference(&obj->base);
  7010. crtc->fb = fb;
  7011. work->pending_flip_obj = obj;
  7012. work->enable_stall_check = true;
  7013. atomic_inc(&intel_crtc->unpin_work_count);
  7014. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  7015. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
  7016. if (ret)
  7017. goto cleanup_pending;
  7018. intel_disable_fbc(dev);
  7019. intel_mark_fb_busy(obj, NULL);
  7020. mutex_unlock(&dev->struct_mutex);
  7021. trace_i915_flip_request(intel_crtc->plane, obj);
  7022. return 0;
  7023. cleanup_pending:
  7024. atomic_dec(&intel_crtc->unpin_work_count);
  7025. crtc->fb = old_fb;
  7026. drm_gem_object_unreference(&work->old_fb_obj->base);
  7027. drm_gem_object_unreference(&obj->base);
  7028. mutex_unlock(&dev->struct_mutex);
  7029. cleanup:
  7030. spin_lock_irqsave(&dev->event_lock, flags);
  7031. intel_crtc->unpin_work = NULL;
  7032. spin_unlock_irqrestore(&dev->event_lock, flags);
  7033. drm_vblank_put(dev, intel_crtc->pipe);
  7034. free_work:
  7035. kfree(work);
  7036. return ret;
  7037. }
  7038. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  7039. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  7040. .load_lut = intel_crtc_load_lut,
  7041. };
  7042. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  7043. struct drm_crtc *crtc)
  7044. {
  7045. struct drm_device *dev;
  7046. struct drm_crtc *tmp;
  7047. int crtc_mask = 1;
  7048. WARN(!crtc, "checking null crtc?\n");
  7049. dev = crtc->dev;
  7050. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  7051. if (tmp == crtc)
  7052. break;
  7053. crtc_mask <<= 1;
  7054. }
  7055. if (encoder->possible_crtcs & crtc_mask)
  7056. return true;
  7057. return false;
  7058. }
  7059. /**
  7060. * intel_modeset_update_staged_output_state
  7061. *
  7062. * Updates the staged output configuration state, e.g. after we've read out the
  7063. * current hw state.
  7064. */
  7065. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  7066. {
  7067. struct intel_encoder *encoder;
  7068. struct intel_connector *connector;
  7069. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7070. base.head) {
  7071. connector->new_encoder =
  7072. to_intel_encoder(connector->base.encoder);
  7073. }
  7074. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7075. base.head) {
  7076. encoder->new_crtc =
  7077. to_intel_crtc(encoder->base.crtc);
  7078. }
  7079. }
  7080. /**
  7081. * intel_modeset_commit_output_state
  7082. *
  7083. * This function copies the stage display pipe configuration to the real one.
  7084. */
  7085. static void intel_modeset_commit_output_state(struct drm_device *dev)
  7086. {
  7087. struct intel_encoder *encoder;
  7088. struct intel_connector *connector;
  7089. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7090. base.head) {
  7091. connector->base.encoder = &connector->new_encoder->base;
  7092. }
  7093. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7094. base.head) {
  7095. encoder->base.crtc = &encoder->new_crtc->base;
  7096. }
  7097. }
  7098. static void
  7099. connected_sink_compute_bpp(struct intel_connector * connector,
  7100. struct intel_crtc_config *pipe_config)
  7101. {
  7102. int bpp = pipe_config->pipe_bpp;
  7103. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  7104. connector->base.base.id,
  7105. drm_get_connector_name(&connector->base));
  7106. /* Don't use an invalid EDID bpc value */
  7107. if (connector->base.display_info.bpc &&
  7108. connector->base.display_info.bpc * 3 < bpp) {
  7109. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  7110. bpp, connector->base.display_info.bpc*3);
  7111. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  7112. }
  7113. /* Clamp bpp to 8 on screens without EDID 1.4 */
  7114. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  7115. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  7116. bpp);
  7117. pipe_config->pipe_bpp = 24;
  7118. }
  7119. }
  7120. static int
  7121. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  7122. struct drm_framebuffer *fb,
  7123. struct intel_crtc_config *pipe_config)
  7124. {
  7125. struct drm_device *dev = crtc->base.dev;
  7126. struct intel_connector *connector;
  7127. int bpp;
  7128. switch (fb->pixel_format) {
  7129. case DRM_FORMAT_C8:
  7130. bpp = 8*3; /* since we go through a colormap */
  7131. break;
  7132. case DRM_FORMAT_XRGB1555:
  7133. case DRM_FORMAT_ARGB1555:
  7134. /* checked in intel_framebuffer_init already */
  7135. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  7136. return -EINVAL;
  7137. case DRM_FORMAT_RGB565:
  7138. bpp = 6*3; /* min is 18bpp */
  7139. break;
  7140. case DRM_FORMAT_XBGR8888:
  7141. case DRM_FORMAT_ABGR8888:
  7142. /* checked in intel_framebuffer_init already */
  7143. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7144. return -EINVAL;
  7145. case DRM_FORMAT_XRGB8888:
  7146. case DRM_FORMAT_ARGB8888:
  7147. bpp = 8*3;
  7148. break;
  7149. case DRM_FORMAT_XRGB2101010:
  7150. case DRM_FORMAT_ARGB2101010:
  7151. case DRM_FORMAT_XBGR2101010:
  7152. case DRM_FORMAT_ABGR2101010:
  7153. /* checked in intel_framebuffer_init already */
  7154. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7155. return -EINVAL;
  7156. bpp = 10*3;
  7157. break;
  7158. /* TODO: gen4+ supports 16 bpc floating point, too. */
  7159. default:
  7160. DRM_DEBUG_KMS("unsupported depth\n");
  7161. return -EINVAL;
  7162. }
  7163. pipe_config->pipe_bpp = bpp;
  7164. /* Clamp display bpp to EDID value */
  7165. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7166. base.head) {
  7167. if (!connector->new_encoder ||
  7168. connector->new_encoder->new_crtc != crtc)
  7169. continue;
  7170. connected_sink_compute_bpp(connector, pipe_config);
  7171. }
  7172. return bpp;
  7173. }
  7174. static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
  7175. {
  7176. DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
  7177. "type: 0x%x flags: 0x%x\n",
  7178. mode->crtc_clock,
  7179. mode->crtc_hdisplay, mode->crtc_hsync_start,
  7180. mode->crtc_hsync_end, mode->crtc_htotal,
  7181. mode->crtc_vdisplay, mode->crtc_vsync_start,
  7182. mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
  7183. }
  7184. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  7185. struct intel_crtc_config *pipe_config,
  7186. const char *context)
  7187. {
  7188. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  7189. context, pipe_name(crtc->pipe));
  7190. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  7191. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  7192. pipe_config->pipe_bpp, pipe_config->dither);
  7193. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7194. pipe_config->has_pch_encoder,
  7195. pipe_config->fdi_lanes,
  7196. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  7197. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  7198. pipe_config->fdi_m_n.tu);
  7199. DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7200. pipe_config->has_dp_encoder,
  7201. pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
  7202. pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
  7203. pipe_config->dp_m_n.tu);
  7204. DRM_DEBUG_KMS("requested mode:\n");
  7205. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  7206. DRM_DEBUG_KMS("adjusted mode:\n");
  7207. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  7208. intel_dump_crtc_timings(&pipe_config->adjusted_mode);
  7209. DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
  7210. DRM_DEBUG_KMS("pipe src size: %dx%d\n",
  7211. pipe_config->pipe_src_w, pipe_config->pipe_src_h);
  7212. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  7213. pipe_config->gmch_pfit.control,
  7214. pipe_config->gmch_pfit.pgm_ratios,
  7215. pipe_config->gmch_pfit.lvds_border_bits);
  7216. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
  7217. pipe_config->pch_pfit.pos,
  7218. pipe_config->pch_pfit.size,
  7219. pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
  7220. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  7221. DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
  7222. }
  7223. static bool check_encoder_cloning(struct drm_crtc *crtc)
  7224. {
  7225. int num_encoders = 0;
  7226. bool uncloneable_encoders = false;
  7227. struct intel_encoder *encoder;
  7228. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  7229. base.head) {
  7230. if (&encoder->new_crtc->base != crtc)
  7231. continue;
  7232. num_encoders++;
  7233. if (!encoder->cloneable)
  7234. uncloneable_encoders = true;
  7235. }
  7236. return !(num_encoders > 1 && uncloneable_encoders);
  7237. }
  7238. static struct intel_crtc_config *
  7239. intel_modeset_pipe_config(struct drm_crtc *crtc,
  7240. struct drm_framebuffer *fb,
  7241. struct drm_display_mode *mode)
  7242. {
  7243. struct drm_device *dev = crtc->dev;
  7244. struct intel_encoder *encoder;
  7245. struct intel_crtc_config *pipe_config;
  7246. int plane_bpp, ret = -EINVAL;
  7247. bool retry = true;
  7248. if (!check_encoder_cloning(crtc)) {
  7249. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  7250. return ERR_PTR(-EINVAL);
  7251. }
  7252. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  7253. if (!pipe_config)
  7254. return ERR_PTR(-ENOMEM);
  7255. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  7256. drm_mode_copy(&pipe_config->requested_mode, mode);
  7257. pipe_config->cpu_transcoder =
  7258. (enum transcoder) to_intel_crtc(crtc)->pipe;
  7259. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  7260. /*
  7261. * Sanitize sync polarity flags based on requested ones. If neither
  7262. * positive or negative polarity is requested, treat this as meaning
  7263. * negative polarity.
  7264. */
  7265. if (!(pipe_config->adjusted_mode.flags &
  7266. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  7267. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  7268. if (!(pipe_config->adjusted_mode.flags &
  7269. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  7270. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  7271. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  7272. * plane pixel format and any sink constraints into account. Returns the
  7273. * source plane bpp so that dithering can be selected on mismatches
  7274. * after encoders and crtc also have had their say. */
  7275. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  7276. fb, pipe_config);
  7277. if (plane_bpp < 0)
  7278. goto fail;
  7279. /*
  7280. * Determine the real pipe dimensions. Note that stereo modes can
  7281. * increase the actual pipe size due to the frame doubling and
  7282. * insertion of additional space for blanks between the frame. This
  7283. * is stored in the crtc timings. We use the requested mode to do this
  7284. * computation to clearly distinguish it from the adjusted mode, which
  7285. * can be changed by the connectors in the below retry loop.
  7286. */
  7287. drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
  7288. pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
  7289. pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
  7290. encoder_retry:
  7291. /* Ensure the port clock defaults are reset when retrying. */
  7292. pipe_config->port_clock = 0;
  7293. pipe_config->pixel_multiplier = 1;
  7294. /* Fill in default crtc timings, allow encoders to overwrite them. */
  7295. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
  7296. /* Pass our mode to the connectors and the CRTC to give them a chance to
  7297. * adjust it according to limitations or connector properties, and also
  7298. * a chance to reject the mode entirely.
  7299. */
  7300. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7301. base.head) {
  7302. if (&encoder->new_crtc->base != crtc)
  7303. continue;
  7304. if (!(encoder->compute_config(encoder, pipe_config))) {
  7305. DRM_DEBUG_KMS("Encoder config failure\n");
  7306. goto fail;
  7307. }
  7308. }
  7309. /* Set default port clock if not overwritten by the encoder. Needs to be
  7310. * done afterwards in case the encoder adjusts the mode. */
  7311. if (!pipe_config->port_clock)
  7312. pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
  7313. * pipe_config->pixel_multiplier;
  7314. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  7315. if (ret < 0) {
  7316. DRM_DEBUG_KMS("CRTC fixup failed\n");
  7317. goto fail;
  7318. }
  7319. if (ret == RETRY) {
  7320. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  7321. ret = -EINVAL;
  7322. goto fail;
  7323. }
  7324. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  7325. retry = false;
  7326. goto encoder_retry;
  7327. }
  7328. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  7329. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  7330. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  7331. return pipe_config;
  7332. fail:
  7333. kfree(pipe_config);
  7334. return ERR_PTR(ret);
  7335. }
  7336. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  7337. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  7338. static void
  7339. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  7340. unsigned *prepare_pipes, unsigned *disable_pipes)
  7341. {
  7342. struct intel_crtc *intel_crtc;
  7343. struct drm_device *dev = crtc->dev;
  7344. struct intel_encoder *encoder;
  7345. struct intel_connector *connector;
  7346. struct drm_crtc *tmp_crtc;
  7347. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  7348. /* Check which crtcs have changed outputs connected to them, these need
  7349. * to be part of the prepare_pipes mask. We don't (yet) support global
  7350. * modeset across multiple crtcs, so modeset_pipes will only have one
  7351. * bit set at most. */
  7352. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7353. base.head) {
  7354. if (connector->base.encoder == &connector->new_encoder->base)
  7355. continue;
  7356. if (connector->base.encoder) {
  7357. tmp_crtc = connector->base.encoder->crtc;
  7358. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7359. }
  7360. if (connector->new_encoder)
  7361. *prepare_pipes |=
  7362. 1 << connector->new_encoder->new_crtc->pipe;
  7363. }
  7364. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7365. base.head) {
  7366. if (encoder->base.crtc == &encoder->new_crtc->base)
  7367. continue;
  7368. if (encoder->base.crtc) {
  7369. tmp_crtc = encoder->base.crtc;
  7370. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7371. }
  7372. if (encoder->new_crtc)
  7373. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  7374. }
  7375. /* Check for any pipes that will be fully disabled ... */
  7376. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7377. base.head) {
  7378. bool used = false;
  7379. /* Don't try to disable disabled crtcs. */
  7380. if (!intel_crtc->base.enabled)
  7381. continue;
  7382. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7383. base.head) {
  7384. if (encoder->new_crtc == intel_crtc)
  7385. used = true;
  7386. }
  7387. if (!used)
  7388. *disable_pipes |= 1 << intel_crtc->pipe;
  7389. }
  7390. /* set_mode is also used to update properties on life display pipes. */
  7391. intel_crtc = to_intel_crtc(crtc);
  7392. if (crtc->enabled)
  7393. *prepare_pipes |= 1 << intel_crtc->pipe;
  7394. /*
  7395. * For simplicity do a full modeset on any pipe where the output routing
  7396. * changed. We could be more clever, but that would require us to be
  7397. * more careful with calling the relevant encoder->mode_set functions.
  7398. */
  7399. if (*prepare_pipes)
  7400. *modeset_pipes = *prepare_pipes;
  7401. /* ... and mask these out. */
  7402. *modeset_pipes &= ~(*disable_pipes);
  7403. *prepare_pipes &= ~(*disable_pipes);
  7404. /*
  7405. * HACK: We don't (yet) fully support global modesets. intel_set_config
  7406. * obies this rule, but the modeset restore mode of
  7407. * intel_modeset_setup_hw_state does not.
  7408. */
  7409. *modeset_pipes &= 1 << intel_crtc->pipe;
  7410. *prepare_pipes &= 1 << intel_crtc->pipe;
  7411. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  7412. *modeset_pipes, *prepare_pipes, *disable_pipes);
  7413. }
  7414. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  7415. {
  7416. struct drm_encoder *encoder;
  7417. struct drm_device *dev = crtc->dev;
  7418. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  7419. if (encoder->crtc == crtc)
  7420. return true;
  7421. return false;
  7422. }
  7423. static void
  7424. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  7425. {
  7426. struct intel_encoder *intel_encoder;
  7427. struct intel_crtc *intel_crtc;
  7428. struct drm_connector *connector;
  7429. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  7430. base.head) {
  7431. if (!intel_encoder->base.crtc)
  7432. continue;
  7433. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  7434. if (prepare_pipes & (1 << intel_crtc->pipe))
  7435. intel_encoder->connectors_active = false;
  7436. }
  7437. intel_modeset_commit_output_state(dev);
  7438. /* Update computed state. */
  7439. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7440. base.head) {
  7441. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  7442. }
  7443. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7444. if (!connector->encoder || !connector->encoder->crtc)
  7445. continue;
  7446. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  7447. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  7448. struct drm_property *dpms_property =
  7449. dev->mode_config.dpms_property;
  7450. connector->dpms = DRM_MODE_DPMS_ON;
  7451. drm_object_property_set_value(&connector->base,
  7452. dpms_property,
  7453. DRM_MODE_DPMS_ON);
  7454. intel_encoder = to_intel_encoder(connector->encoder);
  7455. intel_encoder->connectors_active = true;
  7456. }
  7457. }
  7458. }
  7459. static bool intel_fuzzy_clock_check(int clock1, int clock2)
  7460. {
  7461. int diff;
  7462. if (clock1 == clock2)
  7463. return true;
  7464. if (!clock1 || !clock2)
  7465. return false;
  7466. diff = abs(clock1 - clock2);
  7467. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  7468. return true;
  7469. return false;
  7470. }
  7471. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  7472. list_for_each_entry((intel_crtc), \
  7473. &(dev)->mode_config.crtc_list, \
  7474. base.head) \
  7475. if (mask & (1 <<(intel_crtc)->pipe))
  7476. static bool
  7477. intel_pipe_config_compare(struct drm_device *dev,
  7478. struct intel_crtc_config *current_config,
  7479. struct intel_crtc_config *pipe_config)
  7480. {
  7481. #define PIPE_CONF_CHECK_X(name) \
  7482. if (current_config->name != pipe_config->name) { \
  7483. DRM_ERROR("mismatch in " #name " " \
  7484. "(expected 0x%08x, found 0x%08x)\n", \
  7485. current_config->name, \
  7486. pipe_config->name); \
  7487. return false; \
  7488. }
  7489. #define PIPE_CONF_CHECK_I(name) \
  7490. if (current_config->name != pipe_config->name) { \
  7491. DRM_ERROR("mismatch in " #name " " \
  7492. "(expected %i, found %i)\n", \
  7493. current_config->name, \
  7494. pipe_config->name); \
  7495. return false; \
  7496. }
  7497. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  7498. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  7499. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  7500. "(expected %i, found %i)\n", \
  7501. current_config->name & (mask), \
  7502. pipe_config->name & (mask)); \
  7503. return false; \
  7504. }
  7505. #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
  7506. if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
  7507. DRM_ERROR("mismatch in " #name " " \
  7508. "(expected %i, found %i)\n", \
  7509. current_config->name, \
  7510. pipe_config->name); \
  7511. return false; \
  7512. }
  7513. #define PIPE_CONF_QUIRK(quirk) \
  7514. ((current_config->quirks | pipe_config->quirks) & (quirk))
  7515. PIPE_CONF_CHECK_I(cpu_transcoder);
  7516. PIPE_CONF_CHECK_I(has_pch_encoder);
  7517. PIPE_CONF_CHECK_I(fdi_lanes);
  7518. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  7519. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  7520. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  7521. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  7522. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  7523. PIPE_CONF_CHECK_I(has_dp_encoder);
  7524. PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
  7525. PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
  7526. PIPE_CONF_CHECK_I(dp_m_n.link_m);
  7527. PIPE_CONF_CHECK_I(dp_m_n.link_n);
  7528. PIPE_CONF_CHECK_I(dp_m_n.tu);
  7529. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  7530. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  7531. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  7532. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  7533. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  7534. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  7535. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  7536. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  7537. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  7538. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  7539. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  7540. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  7541. PIPE_CONF_CHECK_I(pixel_multiplier);
  7542. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7543. DRM_MODE_FLAG_INTERLACE);
  7544. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  7545. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7546. DRM_MODE_FLAG_PHSYNC);
  7547. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7548. DRM_MODE_FLAG_NHSYNC);
  7549. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7550. DRM_MODE_FLAG_PVSYNC);
  7551. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7552. DRM_MODE_FLAG_NVSYNC);
  7553. }
  7554. PIPE_CONF_CHECK_I(pipe_src_w);
  7555. PIPE_CONF_CHECK_I(pipe_src_h);
  7556. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7557. /* pfit ratios are autocomputed by the hw on gen4+ */
  7558. if (INTEL_INFO(dev)->gen < 4)
  7559. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7560. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7561. PIPE_CONF_CHECK_I(pch_pfit.enabled);
  7562. if (current_config->pch_pfit.enabled) {
  7563. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7564. PIPE_CONF_CHECK_I(pch_pfit.size);
  7565. }
  7566. PIPE_CONF_CHECK_I(ips_enabled);
  7567. PIPE_CONF_CHECK_I(double_wide);
  7568. PIPE_CONF_CHECK_I(shared_dpll);
  7569. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7570. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7571. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7572. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7573. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
  7574. PIPE_CONF_CHECK_I(pipe_bpp);
  7575. if (!IS_HASWELL(dev)) {
  7576. PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
  7577. PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
  7578. }
  7579. #undef PIPE_CONF_CHECK_X
  7580. #undef PIPE_CONF_CHECK_I
  7581. #undef PIPE_CONF_CHECK_FLAGS
  7582. #undef PIPE_CONF_CHECK_CLOCK_FUZZY
  7583. #undef PIPE_CONF_QUIRK
  7584. return true;
  7585. }
  7586. static void
  7587. check_connector_state(struct drm_device *dev)
  7588. {
  7589. struct intel_connector *connector;
  7590. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7591. base.head) {
  7592. /* This also checks the encoder/connector hw state with the
  7593. * ->get_hw_state callbacks. */
  7594. intel_connector_check_state(connector);
  7595. WARN(&connector->new_encoder->base != connector->base.encoder,
  7596. "connector's staged encoder doesn't match current encoder\n");
  7597. }
  7598. }
  7599. static void
  7600. check_encoder_state(struct drm_device *dev)
  7601. {
  7602. struct intel_encoder *encoder;
  7603. struct intel_connector *connector;
  7604. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7605. base.head) {
  7606. bool enabled = false;
  7607. bool active = false;
  7608. enum pipe pipe, tracked_pipe;
  7609. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7610. encoder->base.base.id,
  7611. drm_get_encoder_name(&encoder->base));
  7612. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7613. "encoder's stage crtc doesn't match current crtc\n");
  7614. WARN(encoder->connectors_active && !encoder->base.crtc,
  7615. "encoder's active_connectors set, but no crtc\n");
  7616. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7617. base.head) {
  7618. if (connector->base.encoder != &encoder->base)
  7619. continue;
  7620. enabled = true;
  7621. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7622. active = true;
  7623. }
  7624. WARN(!!encoder->base.crtc != enabled,
  7625. "encoder's enabled state mismatch "
  7626. "(expected %i, found %i)\n",
  7627. !!encoder->base.crtc, enabled);
  7628. WARN(active && !encoder->base.crtc,
  7629. "active encoder with no crtc\n");
  7630. WARN(encoder->connectors_active != active,
  7631. "encoder's computed active state doesn't match tracked active state "
  7632. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7633. active = encoder->get_hw_state(encoder, &pipe);
  7634. WARN(active != encoder->connectors_active,
  7635. "encoder's hw state doesn't match sw tracking "
  7636. "(expected %i, found %i)\n",
  7637. encoder->connectors_active, active);
  7638. if (!encoder->base.crtc)
  7639. continue;
  7640. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7641. WARN(active && pipe != tracked_pipe,
  7642. "active encoder's pipe doesn't match"
  7643. "(expected %i, found %i)\n",
  7644. tracked_pipe, pipe);
  7645. }
  7646. }
  7647. static void
  7648. check_crtc_state(struct drm_device *dev)
  7649. {
  7650. drm_i915_private_t *dev_priv = dev->dev_private;
  7651. struct intel_crtc *crtc;
  7652. struct intel_encoder *encoder;
  7653. struct intel_crtc_config pipe_config;
  7654. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7655. base.head) {
  7656. bool enabled = false;
  7657. bool active = false;
  7658. memset(&pipe_config, 0, sizeof(pipe_config));
  7659. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7660. crtc->base.base.id);
  7661. WARN(crtc->active && !crtc->base.enabled,
  7662. "active crtc, but not enabled in sw tracking\n");
  7663. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7664. base.head) {
  7665. if (encoder->base.crtc != &crtc->base)
  7666. continue;
  7667. enabled = true;
  7668. if (encoder->connectors_active)
  7669. active = true;
  7670. }
  7671. WARN(active != crtc->active,
  7672. "crtc's computed active state doesn't match tracked active state "
  7673. "(expected %i, found %i)\n", active, crtc->active);
  7674. WARN(enabled != crtc->base.enabled,
  7675. "crtc's computed enabled state doesn't match tracked enabled state "
  7676. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7677. active = dev_priv->display.get_pipe_config(crtc,
  7678. &pipe_config);
  7679. /* hw state is inconsistent with the pipe A quirk */
  7680. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7681. active = crtc->active;
  7682. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7683. base.head) {
  7684. enum pipe pipe;
  7685. if (encoder->base.crtc != &crtc->base)
  7686. continue;
  7687. if (encoder->get_config &&
  7688. encoder->get_hw_state(encoder, &pipe))
  7689. encoder->get_config(encoder, &pipe_config);
  7690. }
  7691. WARN(crtc->active != active,
  7692. "crtc active state doesn't match with hw state "
  7693. "(expected %i, found %i)\n", crtc->active, active);
  7694. if (active &&
  7695. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7696. WARN(1, "pipe state doesn't match!\n");
  7697. intel_dump_pipe_config(crtc, &pipe_config,
  7698. "[hw state]");
  7699. intel_dump_pipe_config(crtc, &crtc->config,
  7700. "[sw state]");
  7701. }
  7702. }
  7703. }
  7704. static void
  7705. check_shared_dpll_state(struct drm_device *dev)
  7706. {
  7707. drm_i915_private_t *dev_priv = dev->dev_private;
  7708. struct intel_crtc *crtc;
  7709. struct intel_dpll_hw_state dpll_hw_state;
  7710. int i;
  7711. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7712. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7713. int enabled_crtcs = 0, active_crtcs = 0;
  7714. bool active;
  7715. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7716. DRM_DEBUG_KMS("%s\n", pll->name);
  7717. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7718. WARN(pll->active > pll->refcount,
  7719. "more active pll users than references: %i vs %i\n",
  7720. pll->active, pll->refcount);
  7721. WARN(pll->active && !pll->on,
  7722. "pll in active use but not on in sw tracking\n");
  7723. WARN(pll->on && !pll->active,
  7724. "pll in on but not on in use in sw tracking\n");
  7725. WARN(pll->on != active,
  7726. "pll on state mismatch (expected %i, found %i)\n",
  7727. pll->on, active);
  7728. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7729. base.head) {
  7730. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7731. enabled_crtcs++;
  7732. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7733. active_crtcs++;
  7734. }
  7735. WARN(pll->active != active_crtcs,
  7736. "pll active crtcs mismatch (expected %i, found %i)\n",
  7737. pll->active, active_crtcs);
  7738. WARN(pll->refcount != enabled_crtcs,
  7739. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7740. pll->refcount, enabled_crtcs);
  7741. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7742. sizeof(dpll_hw_state)),
  7743. "pll hw state mismatch\n");
  7744. }
  7745. }
  7746. void
  7747. intel_modeset_check_state(struct drm_device *dev)
  7748. {
  7749. check_connector_state(dev);
  7750. check_encoder_state(dev);
  7751. check_crtc_state(dev);
  7752. check_shared_dpll_state(dev);
  7753. }
  7754. void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  7755. int dotclock)
  7756. {
  7757. /*
  7758. * FDI already provided one idea for the dotclock.
  7759. * Yell if the encoder disagrees.
  7760. */
  7761. WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
  7762. "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
  7763. pipe_config->adjusted_mode.crtc_clock, dotclock);
  7764. }
  7765. static int __intel_set_mode(struct drm_crtc *crtc,
  7766. struct drm_display_mode *mode,
  7767. int x, int y, struct drm_framebuffer *fb)
  7768. {
  7769. struct drm_device *dev = crtc->dev;
  7770. drm_i915_private_t *dev_priv = dev->dev_private;
  7771. struct drm_display_mode *saved_mode, *saved_hwmode;
  7772. struct intel_crtc_config *pipe_config = NULL;
  7773. struct intel_crtc *intel_crtc;
  7774. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7775. int ret = 0;
  7776. saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
  7777. if (!saved_mode)
  7778. return -ENOMEM;
  7779. saved_hwmode = saved_mode + 1;
  7780. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7781. &prepare_pipes, &disable_pipes);
  7782. *saved_hwmode = crtc->hwmode;
  7783. *saved_mode = crtc->mode;
  7784. /* Hack: Because we don't (yet) support global modeset on multiple
  7785. * crtcs, we don't keep track of the new mode for more than one crtc.
  7786. * Hence simply check whether any bit is set in modeset_pipes in all the
  7787. * pieces of code that are not yet converted to deal with mutliple crtcs
  7788. * changing their mode at the same time. */
  7789. if (modeset_pipes) {
  7790. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7791. if (IS_ERR(pipe_config)) {
  7792. ret = PTR_ERR(pipe_config);
  7793. pipe_config = NULL;
  7794. goto out;
  7795. }
  7796. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7797. "[modeset]");
  7798. }
  7799. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7800. intel_crtc_disable(&intel_crtc->base);
  7801. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7802. if (intel_crtc->base.enabled)
  7803. dev_priv->display.crtc_disable(&intel_crtc->base);
  7804. }
  7805. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7806. * to set it here already despite that we pass it down the callchain.
  7807. */
  7808. if (modeset_pipes) {
  7809. crtc->mode = *mode;
  7810. /* mode_set/enable/disable functions rely on a correct pipe
  7811. * config. */
  7812. to_intel_crtc(crtc)->config = *pipe_config;
  7813. }
  7814. /* Only after disabling all output pipelines that will be changed can we
  7815. * update the the output configuration. */
  7816. intel_modeset_update_state(dev, prepare_pipes);
  7817. if (dev_priv->display.modeset_global_resources)
  7818. dev_priv->display.modeset_global_resources(dev);
  7819. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7820. * on the DPLL.
  7821. */
  7822. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7823. ret = intel_crtc_mode_set(&intel_crtc->base,
  7824. x, y, fb);
  7825. if (ret)
  7826. goto done;
  7827. }
  7828. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7829. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7830. dev_priv->display.crtc_enable(&intel_crtc->base);
  7831. if (modeset_pipes) {
  7832. /* Store real post-adjustment hardware mode. */
  7833. crtc->hwmode = pipe_config->adjusted_mode;
  7834. /* Calculate and store various constants which
  7835. * are later needed by vblank and swap-completion
  7836. * timestamping. They are derived from true hwmode.
  7837. */
  7838. drm_calc_timestamping_constants(crtc);
  7839. }
  7840. /* FIXME: add subpixel order */
  7841. done:
  7842. if (ret && crtc->enabled) {
  7843. crtc->hwmode = *saved_hwmode;
  7844. crtc->mode = *saved_mode;
  7845. }
  7846. out:
  7847. kfree(pipe_config);
  7848. kfree(saved_mode);
  7849. return ret;
  7850. }
  7851. static int intel_set_mode(struct drm_crtc *crtc,
  7852. struct drm_display_mode *mode,
  7853. int x, int y, struct drm_framebuffer *fb)
  7854. {
  7855. int ret;
  7856. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7857. if (ret == 0)
  7858. intel_modeset_check_state(crtc->dev);
  7859. return ret;
  7860. }
  7861. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7862. {
  7863. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7864. }
  7865. #undef for_each_intel_crtc_masked
  7866. static void intel_set_config_free(struct intel_set_config *config)
  7867. {
  7868. if (!config)
  7869. return;
  7870. kfree(config->save_connector_encoders);
  7871. kfree(config->save_encoder_crtcs);
  7872. kfree(config);
  7873. }
  7874. static int intel_set_config_save_state(struct drm_device *dev,
  7875. struct intel_set_config *config)
  7876. {
  7877. struct drm_encoder *encoder;
  7878. struct drm_connector *connector;
  7879. int count;
  7880. config->save_encoder_crtcs =
  7881. kcalloc(dev->mode_config.num_encoder,
  7882. sizeof(struct drm_crtc *), GFP_KERNEL);
  7883. if (!config->save_encoder_crtcs)
  7884. return -ENOMEM;
  7885. config->save_connector_encoders =
  7886. kcalloc(dev->mode_config.num_connector,
  7887. sizeof(struct drm_encoder *), GFP_KERNEL);
  7888. if (!config->save_connector_encoders)
  7889. return -ENOMEM;
  7890. /* Copy data. Note that driver private data is not affected.
  7891. * Should anything bad happen only the expected state is
  7892. * restored, not the drivers personal bookkeeping.
  7893. */
  7894. count = 0;
  7895. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7896. config->save_encoder_crtcs[count++] = encoder->crtc;
  7897. }
  7898. count = 0;
  7899. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7900. config->save_connector_encoders[count++] = connector->encoder;
  7901. }
  7902. return 0;
  7903. }
  7904. static void intel_set_config_restore_state(struct drm_device *dev,
  7905. struct intel_set_config *config)
  7906. {
  7907. struct intel_encoder *encoder;
  7908. struct intel_connector *connector;
  7909. int count;
  7910. count = 0;
  7911. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7912. encoder->new_crtc =
  7913. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7914. }
  7915. count = 0;
  7916. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7917. connector->new_encoder =
  7918. to_intel_encoder(config->save_connector_encoders[count++]);
  7919. }
  7920. }
  7921. static bool
  7922. is_crtc_connector_off(struct drm_mode_set *set)
  7923. {
  7924. int i;
  7925. if (set->num_connectors == 0)
  7926. return false;
  7927. if (WARN_ON(set->connectors == NULL))
  7928. return false;
  7929. for (i = 0; i < set->num_connectors; i++)
  7930. if (set->connectors[i]->encoder &&
  7931. set->connectors[i]->encoder->crtc == set->crtc &&
  7932. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7933. return true;
  7934. return false;
  7935. }
  7936. static void
  7937. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7938. struct intel_set_config *config)
  7939. {
  7940. /* We should be able to check here if the fb has the same properties
  7941. * and then just flip_or_move it */
  7942. if (is_crtc_connector_off(set)) {
  7943. config->mode_changed = true;
  7944. } else if (set->crtc->fb != set->fb) {
  7945. /* If we have no fb then treat it as a full mode set */
  7946. if (set->crtc->fb == NULL) {
  7947. struct intel_crtc *intel_crtc =
  7948. to_intel_crtc(set->crtc);
  7949. if (intel_crtc->active && i915_fastboot) {
  7950. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7951. config->fb_changed = true;
  7952. } else {
  7953. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7954. config->mode_changed = true;
  7955. }
  7956. } else if (set->fb == NULL) {
  7957. config->mode_changed = true;
  7958. } else if (set->fb->pixel_format !=
  7959. set->crtc->fb->pixel_format) {
  7960. config->mode_changed = true;
  7961. } else {
  7962. config->fb_changed = true;
  7963. }
  7964. }
  7965. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7966. config->fb_changed = true;
  7967. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7968. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7969. drm_mode_debug_printmodeline(&set->crtc->mode);
  7970. drm_mode_debug_printmodeline(set->mode);
  7971. config->mode_changed = true;
  7972. }
  7973. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7974. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7975. }
  7976. static int
  7977. intel_modeset_stage_output_state(struct drm_device *dev,
  7978. struct drm_mode_set *set,
  7979. struct intel_set_config *config)
  7980. {
  7981. struct drm_crtc *new_crtc;
  7982. struct intel_connector *connector;
  7983. struct intel_encoder *encoder;
  7984. int ro;
  7985. /* The upper layers ensure that we either disable a crtc or have a list
  7986. * of connectors. For paranoia, double-check this. */
  7987. WARN_ON(!set->fb && (set->num_connectors != 0));
  7988. WARN_ON(set->fb && (set->num_connectors == 0));
  7989. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7990. base.head) {
  7991. /* Otherwise traverse passed in connector list and get encoders
  7992. * for them. */
  7993. for (ro = 0; ro < set->num_connectors; ro++) {
  7994. if (set->connectors[ro] == &connector->base) {
  7995. connector->new_encoder = connector->encoder;
  7996. break;
  7997. }
  7998. }
  7999. /* If we disable the crtc, disable all its connectors. Also, if
  8000. * the connector is on the changing crtc but not on the new
  8001. * connector list, disable it. */
  8002. if ((!set->fb || ro == set->num_connectors) &&
  8003. connector->base.encoder &&
  8004. connector->base.encoder->crtc == set->crtc) {
  8005. connector->new_encoder = NULL;
  8006. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  8007. connector->base.base.id,
  8008. drm_get_connector_name(&connector->base));
  8009. }
  8010. if (&connector->new_encoder->base != connector->base.encoder) {
  8011. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  8012. config->mode_changed = true;
  8013. }
  8014. }
  8015. /* connector->new_encoder is now updated for all connectors. */
  8016. /* Update crtc of enabled connectors. */
  8017. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8018. base.head) {
  8019. if (!connector->new_encoder)
  8020. continue;
  8021. new_crtc = connector->new_encoder->base.crtc;
  8022. for (ro = 0; ro < set->num_connectors; ro++) {
  8023. if (set->connectors[ro] == &connector->base)
  8024. new_crtc = set->crtc;
  8025. }
  8026. /* Make sure the new CRTC will work with the encoder */
  8027. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  8028. new_crtc)) {
  8029. return -EINVAL;
  8030. }
  8031. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  8032. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  8033. connector->base.base.id,
  8034. drm_get_connector_name(&connector->base),
  8035. new_crtc->base.id);
  8036. }
  8037. /* Check for any encoders that needs to be disabled. */
  8038. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8039. base.head) {
  8040. list_for_each_entry(connector,
  8041. &dev->mode_config.connector_list,
  8042. base.head) {
  8043. if (connector->new_encoder == encoder) {
  8044. WARN_ON(!connector->new_encoder->new_crtc);
  8045. goto next_encoder;
  8046. }
  8047. }
  8048. encoder->new_crtc = NULL;
  8049. next_encoder:
  8050. /* Only now check for crtc changes so we don't miss encoders
  8051. * that will be disabled. */
  8052. if (&encoder->new_crtc->base != encoder->base.crtc) {
  8053. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  8054. config->mode_changed = true;
  8055. }
  8056. }
  8057. /* Now we've also updated encoder->new_crtc for all encoders. */
  8058. return 0;
  8059. }
  8060. static int intel_crtc_set_config(struct drm_mode_set *set)
  8061. {
  8062. struct drm_device *dev;
  8063. struct drm_mode_set save_set;
  8064. struct intel_set_config *config;
  8065. int ret;
  8066. BUG_ON(!set);
  8067. BUG_ON(!set->crtc);
  8068. BUG_ON(!set->crtc->helper_private);
  8069. /* Enforce sane interface api - has been abused by the fb helper. */
  8070. BUG_ON(!set->mode && set->fb);
  8071. BUG_ON(set->fb && set->num_connectors == 0);
  8072. if (set->fb) {
  8073. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  8074. set->crtc->base.id, set->fb->base.id,
  8075. (int)set->num_connectors, set->x, set->y);
  8076. } else {
  8077. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  8078. }
  8079. dev = set->crtc->dev;
  8080. ret = -ENOMEM;
  8081. config = kzalloc(sizeof(*config), GFP_KERNEL);
  8082. if (!config)
  8083. goto out_config;
  8084. ret = intel_set_config_save_state(dev, config);
  8085. if (ret)
  8086. goto out_config;
  8087. save_set.crtc = set->crtc;
  8088. save_set.mode = &set->crtc->mode;
  8089. save_set.x = set->crtc->x;
  8090. save_set.y = set->crtc->y;
  8091. save_set.fb = set->crtc->fb;
  8092. /* Compute whether we need a full modeset, only an fb base update or no
  8093. * change at all. In the future we might also check whether only the
  8094. * mode changed, e.g. for LVDS where we only change the panel fitter in
  8095. * such cases. */
  8096. intel_set_config_compute_mode_changes(set, config);
  8097. ret = intel_modeset_stage_output_state(dev, set, config);
  8098. if (ret)
  8099. goto fail;
  8100. if (config->mode_changed) {
  8101. ret = intel_set_mode(set->crtc, set->mode,
  8102. set->x, set->y, set->fb);
  8103. } else if (config->fb_changed) {
  8104. intel_crtc_wait_for_pending_flips(set->crtc);
  8105. ret = intel_pipe_set_base(set->crtc,
  8106. set->x, set->y, set->fb);
  8107. }
  8108. if (ret) {
  8109. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  8110. set->crtc->base.id, ret);
  8111. fail:
  8112. intel_set_config_restore_state(dev, config);
  8113. /* Try to restore the config */
  8114. if (config->mode_changed &&
  8115. intel_set_mode(save_set.crtc, save_set.mode,
  8116. save_set.x, save_set.y, save_set.fb))
  8117. DRM_ERROR("failed to restore config after modeset failure\n");
  8118. }
  8119. out_config:
  8120. intel_set_config_free(config);
  8121. return ret;
  8122. }
  8123. static const struct drm_crtc_funcs intel_crtc_funcs = {
  8124. .cursor_set = intel_crtc_cursor_set,
  8125. .cursor_move = intel_crtc_cursor_move,
  8126. .gamma_set = intel_crtc_gamma_set,
  8127. .set_config = intel_crtc_set_config,
  8128. .destroy = intel_crtc_destroy,
  8129. .page_flip = intel_crtc_page_flip,
  8130. };
  8131. static void intel_cpu_pll_init(struct drm_device *dev)
  8132. {
  8133. if (HAS_DDI(dev))
  8134. intel_ddi_pll_init(dev);
  8135. }
  8136. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  8137. struct intel_shared_dpll *pll,
  8138. struct intel_dpll_hw_state *hw_state)
  8139. {
  8140. uint32_t val;
  8141. val = I915_READ(PCH_DPLL(pll->id));
  8142. hw_state->dpll = val;
  8143. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  8144. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  8145. return val & DPLL_VCO_ENABLE;
  8146. }
  8147. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  8148. struct intel_shared_dpll *pll)
  8149. {
  8150. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  8151. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  8152. }
  8153. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  8154. struct intel_shared_dpll *pll)
  8155. {
  8156. /* PCH refclock must be enabled first */
  8157. assert_pch_refclk_enabled(dev_priv);
  8158. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8159. /* Wait for the clocks to stabilize. */
  8160. POSTING_READ(PCH_DPLL(pll->id));
  8161. udelay(150);
  8162. /* The pixel multiplier can only be updated once the
  8163. * DPLL is enabled and the clocks are stable.
  8164. *
  8165. * So write it again.
  8166. */
  8167. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8168. POSTING_READ(PCH_DPLL(pll->id));
  8169. udelay(200);
  8170. }
  8171. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  8172. struct intel_shared_dpll *pll)
  8173. {
  8174. struct drm_device *dev = dev_priv->dev;
  8175. struct intel_crtc *crtc;
  8176. /* Make sure no transcoder isn't still depending on us. */
  8177. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  8178. if (intel_crtc_to_shared_dpll(crtc) == pll)
  8179. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  8180. }
  8181. I915_WRITE(PCH_DPLL(pll->id), 0);
  8182. POSTING_READ(PCH_DPLL(pll->id));
  8183. udelay(200);
  8184. }
  8185. static char *ibx_pch_dpll_names[] = {
  8186. "PCH DPLL A",
  8187. "PCH DPLL B",
  8188. };
  8189. static void ibx_pch_dpll_init(struct drm_device *dev)
  8190. {
  8191. struct drm_i915_private *dev_priv = dev->dev_private;
  8192. int i;
  8193. dev_priv->num_shared_dpll = 2;
  8194. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8195. dev_priv->shared_dplls[i].id = i;
  8196. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  8197. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  8198. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  8199. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  8200. dev_priv->shared_dplls[i].get_hw_state =
  8201. ibx_pch_dpll_get_hw_state;
  8202. }
  8203. }
  8204. static void intel_shared_dpll_init(struct drm_device *dev)
  8205. {
  8206. struct drm_i915_private *dev_priv = dev->dev_private;
  8207. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  8208. ibx_pch_dpll_init(dev);
  8209. else
  8210. dev_priv->num_shared_dpll = 0;
  8211. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  8212. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  8213. dev_priv->num_shared_dpll);
  8214. }
  8215. static void intel_crtc_init(struct drm_device *dev, int pipe)
  8216. {
  8217. drm_i915_private_t *dev_priv = dev->dev_private;
  8218. struct intel_crtc *intel_crtc;
  8219. int i;
  8220. intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
  8221. if (intel_crtc == NULL)
  8222. return;
  8223. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  8224. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  8225. for (i = 0; i < 256; i++) {
  8226. intel_crtc->lut_r[i] = i;
  8227. intel_crtc->lut_g[i] = i;
  8228. intel_crtc->lut_b[i] = i;
  8229. }
  8230. /* Swap pipes & planes for FBC on pre-965 */
  8231. intel_crtc->pipe = pipe;
  8232. intel_crtc->plane = pipe;
  8233. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  8234. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  8235. intel_crtc->plane = !pipe;
  8236. }
  8237. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  8238. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  8239. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  8240. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  8241. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  8242. }
  8243. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  8244. struct drm_file *file)
  8245. {
  8246. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  8247. struct drm_mode_object *drmmode_obj;
  8248. struct intel_crtc *crtc;
  8249. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  8250. return -ENODEV;
  8251. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  8252. DRM_MODE_OBJECT_CRTC);
  8253. if (!drmmode_obj) {
  8254. DRM_ERROR("no such CRTC id\n");
  8255. return -EINVAL;
  8256. }
  8257. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  8258. pipe_from_crtc_id->pipe = crtc->pipe;
  8259. return 0;
  8260. }
  8261. static int intel_encoder_clones(struct intel_encoder *encoder)
  8262. {
  8263. struct drm_device *dev = encoder->base.dev;
  8264. struct intel_encoder *source_encoder;
  8265. int index_mask = 0;
  8266. int entry = 0;
  8267. list_for_each_entry(source_encoder,
  8268. &dev->mode_config.encoder_list, base.head) {
  8269. if (encoder == source_encoder)
  8270. index_mask |= (1 << entry);
  8271. /* Intel hw has only one MUX where enocoders could be cloned. */
  8272. if (encoder->cloneable && source_encoder->cloneable)
  8273. index_mask |= (1 << entry);
  8274. entry++;
  8275. }
  8276. return index_mask;
  8277. }
  8278. static bool has_edp_a(struct drm_device *dev)
  8279. {
  8280. struct drm_i915_private *dev_priv = dev->dev_private;
  8281. if (!IS_MOBILE(dev))
  8282. return false;
  8283. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  8284. return false;
  8285. if (IS_GEN5(dev) &&
  8286. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  8287. return false;
  8288. return true;
  8289. }
  8290. static void intel_setup_outputs(struct drm_device *dev)
  8291. {
  8292. struct drm_i915_private *dev_priv = dev->dev_private;
  8293. struct intel_encoder *encoder;
  8294. bool dpd_is_edp = false;
  8295. intel_lvds_init(dev);
  8296. if (!IS_ULT(dev))
  8297. intel_crt_init(dev);
  8298. if (HAS_DDI(dev)) {
  8299. int found;
  8300. /* Haswell uses DDI functions to detect digital outputs */
  8301. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  8302. /* DDI A only supports eDP */
  8303. if (found)
  8304. intel_ddi_init(dev, PORT_A);
  8305. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  8306. * register */
  8307. found = I915_READ(SFUSE_STRAP);
  8308. if (found & SFUSE_STRAP_DDIB_DETECTED)
  8309. intel_ddi_init(dev, PORT_B);
  8310. if (found & SFUSE_STRAP_DDIC_DETECTED)
  8311. intel_ddi_init(dev, PORT_C);
  8312. if (found & SFUSE_STRAP_DDID_DETECTED)
  8313. intel_ddi_init(dev, PORT_D);
  8314. } else if (HAS_PCH_SPLIT(dev)) {
  8315. int found;
  8316. dpd_is_edp = intel_dpd_is_edp(dev);
  8317. if (has_edp_a(dev))
  8318. intel_dp_init(dev, DP_A, PORT_A);
  8319. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  8320. /* PCH SDVOB multiplex with HDMIB */
  8321. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  8322. if (!found)
  8323. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  8324. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  8325. intel_dp_init(dev, PCH_DP_B, PORT_B);
  8326. }
  8327. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  8328. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  8329. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  8330. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  8331. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  8332. intel_dp_init(dev, PCH_DP_C, PORT_C);
  8333. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  8334. intel_dp_init(dev, PCH_DP_D, PORT_D);
  8335. } else if (IS_VALLEYVIEW(dev)) {
  8336. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  8337. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  8338. PORT_B);
  8339. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  8340. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  8341. }
  8342. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  8343. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  8344. PORT_C);
  8345. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  8346. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  8347. PORT_C);
  8348. }
  8349. intel_dsi_init(dev);
  8350. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  8351. bool found = false;
  8352. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8353. DRM_DEBUG_KMS("probing SDVOB\n");
  8354. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  8355. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  8356. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  8357. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  8358. }
  8359. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  8360. intel_dp_init(dev, DP_B, PORT_B);
  8361. }
  8362. /* Before G4X SDVOC doesn't have its own detect register */
  8363. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8364. DRM_DEBUG_KMS("probing SDVOC\n");
  8365. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  8366. }
  8367. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  8368. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  8369. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  8370. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  8371. }
  8372. if (SUPPORTS_INTEGRATED_DP(dev))
  8373. intel_dp_init(dev, DP_C, PORT_C);
  8374. }
  8375. if (SUPPORTS_INTEGRATED_DP(dev) &&
  8376. (I915_READ(DP_D) & DP_DETECTED))
  8377. intel_dp_init(dev, DP_D, PORT_D);
  8378. } else if (IS_GEN2(dev))
  8379. intel_dvo_init(dev);
  8380. if (SUPPORTS_TV(dev))
  8381. intel_tv_init(dev);
  8382. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  8383. encoder->base.possible_crtcs = encoder->crtc_mask;
  8384. encoder->base.possible_clones =
  8385. intel_encoder_clones(encoder);
  8386. }
  8387. intel_init_pch_refclk(dev);
  8388. drm_helper_move_panel_connectors_to_head(dev);
  8389. }
  8390. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  8391. {
  8392. drm_framebuffer_cleanup(&fb->base);
  8393. WARN_ON(!fb->obj->framebuffer_references--);
  8394. drm_gem_object_unreference_unlocked(&fb->obj->base);
  8395. }
  8396. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  8397. {
  8398. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8399. intel_framebuffer_fini(intel_fb);
  8400. kfree(intel_fb);
  8401. }
  8402. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  8403. struct drm_file *file,
  8404. unsigned int *handle)
  8405. {
  8406. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8407. struct drm_i915_gem_object *obj = intel_fb->obj;
  8408. return drm_gem_handle_create(file, &obj->base, handle);
  8409. }
  8410. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  8411. .destroy = intel_user_framebuffer_destroy,
  8412. .create_handle = intel_user_framebuffer_create_handle,
  8413. };
  8414. int intel_framebuffer_init(struct drm_device *dev,
  8415. struct intel_framebuffer *intel_fb,
  8416. struct drm_mode_fb_cmd2 *mode_cmd,
  8417. struct drm_i915_gem_object *obj)
  8418. {
  8419. int aligned_height, tile_height;
  8420. int pitch_limit;
  8421. int ret;
  8422. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  8423. if (obj->tiling_mode == I915_TILING_Y) {
  8424. DRM_DEBUG("hardware does not support tiling Y\n");
  8425. return -EINVAL;
  8426. }
  8427. if (mode_cmd->pitches[0] & 63) {
  8428. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  8429. mode_cmd->pitches[0]);
  8430. return -EINVAL;
  8431. }
  8432. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  8433. pitch_limit = 32*1024;
  8434. } else if (INTEL_INFO(dev)->gen >= 4) {
  8435. if (obj->tiling_mode)
  8436. pitch_limit = 16*1024;
  8437. else
  8438. pitch_limit = 32*1024;
  8439. } else if (INTEL_INFO(dev)->gen >= 3) {
  8440. if (obj->tiling_mode)
  8441. pitch_limit = 8*1024;
  8442. else
  8443. pitch_limit = 16*1024;
  8444. } else
  8445. /* XXX DSPC is limited to 4k tiled */
  8446. pitch_limit = 8*1024;
  8447. if (mode_cmd->pitches[0] > pitch_limit) {
  8448. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  8449. obj->tiling_mode ? "tiled" : "linear",
  8450. mode_cmd->pitches[0], pitch_limit);
  8451. return -EINVAL;
  8452. }
  8453. if (obj->tiling_mode != I915_TILING_NONE &&
  8454. mode_cmd->pitches[0] != obj->stride) {
  8455. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  8456. mode_cmd->pitches[0], obj->stride);
  8457. return -EINVAL;
  8458. }
  8459. /* Reject formats not supported by any plane early. */
  8460. switch (mode_cmd->pixel_format) {
  8461. case DRM_FORMAT_C8:
  8462. case DRM_FORMAT_RGB565:
  8463. case DRM_FORMAT_XRGB8888:
  8464. case DRM_FORMAT_ARGB8888:
  8465. break;
  8466. case DRM_FORMAT_XRGB1555:
  8467. case DRM_FORMAT_ARGB1555:
  8468. if (INTEL_INFO(dev)->gen > 3) {
  8469. DRM_DEBUG("unsupported pixel format: %s\n",
  8470. drm_get_format_name(mode_cmd->pixel_format));
  8471. return -EINVAL;
  8472. }
  8473. break;
  8474. case DRM_FORMAT_XBGR8888:
  8475. case DRM_FORMAT_ABGR8888:
  8476. case DRM_FORMAT_XRGB2101010:
  8477. case DRM_FORMAT_ARGB2101010:
  8478. case DRM_FORMAT_XBGR2101010:
  8479. case DRM_FORMAT_ABGR2101010:
  8480. if (INTEL_INFO(dev)->gen < 4) {
  8481. DRM_DEBUG("unsupported pixel format: %s\n",
  8482. drm_get_format_name(mode_cmd->pixel_format));
  8483. return -EINVAL;
  8484. }
  8485. break;
  8486. case DRM_FORMAT_YUYV:
  8487. case DRM_FORMAT_UYVY:
  8488. case DRM_FORMAT_YVYU:
  8489. case DRM_FORMAT_VYUY:
  8490. if (INTEL_INFO(dev)->gen < 5) {
  8491. DRM_DEBUG("unsupported pixel format: %s\n",
  8492. drm_get_format_name(mode_cmd->pixel_format));
  8493. return -EINVAL;
  8494. }
  8495. break;
  8496. default:
  8497. DRM_DEBUG("unsupported pixel format: %s\n",
  8498. drm_get_format_name(mode_cmd->pixel_format));
  8499. return -EINVAL;
  8500. }
  8501. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  8502. if (mode_cmd->offsets[0] != 0)
  8503. return -EINVAL;
  8504. tile_height = IS_GEN2(dev) ? 16 : 8;
  8505. aligned_height = ALIGN(mode_cmd->height,
  8506. obj->tiling_mode ? tile_height : 1);
  8507. /* FIXME drm helper for size checks (especially planar formats)? */
  8508. if (obj->base.size < aligned_height * mode_cmd->pitches[0])
  8509. return -EINVAL;
  8510. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  8511. intel_fb->obj = obj;
  8512. intel_fb->obj->framebuffer_references++;
  8513. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  8514. if (ret) {
  8515. DRM_ERROR("framebuffer init failed %d\n", ret);
  8516. return ret;
  8517. }
  8518. return 0;
  8519. }
  8520. static struct drm_framebuffer *
  8521. intel_user_framebuffer_create(struct drm_device *dev,
  8522. struct drm_file *filp,
  8523. struct drm_mode_fb_cmd2 *mode_cmd)
  8524. {
  8525. struct drm_i915_gem_object *obj;
  8526. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  8527. mode_cmd->handles[0]));
  8528. if (&obj->base == NULL)
  8529. return ERR_PTR(-ENOENT);
  8530. return intel_framebuffer_create(dev, mode_cmd, obj);
  8531. }
  8532. #ifndef CONFIG_DRM_I915_FBDEV
  8533. static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
  8534. {
  8535. }
  8536. #endif
  8537. static const struct drm_mode_config_funcs intel_mode_funcs = {
  8538. .fb_create = intel_user_framebuffer_create,
  8539. .output_poll_changed = intel_fbdev_output_poll_changed,
  8540. };
  8541. /* Set up chip specific display functions */
  8542. static void intel_init_display(struct drm_device *dev)
  8543. {
  8544. struct drm_i915_private *dev_priv = dev->dev_private;
  8545. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  8546. dev_priv->display.find_dpll = g4x_find_best_dpll;
  8547. else if (IS_VALLEYVIEW(dev))
  8548. dev_priv->display.find_dpll = vlv_find_best_dpll;
  8549. else if (IS_PINEVIEW(dev))
  8550. dev_priv->display.find_dpll = pnv_find_best_dpll;
  8551. else
  8552. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  8553. if (HAS_DDI(dev)) {
  8554. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  8555. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  8556. dev_priv->display.crtc_enable = haswell_crtc_enable;
  8557. dev_priv->display.crtc_disable = haswell_crtc_disable;
  8558. dev_priv->display.off = haswell_crtc_off;
  8559. dev_priv->display.update_plane = ironlake_update_plane;
  8560. } else if (HAS_PCH_SPLIT(dev)) {
  8561. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  8562. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  8563. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  8564. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  8565. dev_priv->display.off = ironlake_crtc_off;
  8566. dev_priv->display.update_plane = ironlake_update_plane;
  8567. } else if (IS_VALLEYVIEW(dev)) {
  8568. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8569. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8570. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  8571. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8572. dev_priv->display.off = i9xx_crtc_off;
  8573. dev_priv->display.update_plane = i9xx_update_plane;
  8574. } else {
  8575. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8576. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8577. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8578. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8579. dev_priv->display.off = i9xx_crtc_off;
  8580. dev_priv->display.update_plane = i9xx_update_plane;
  8581. }
  8582. /* Returns the core display clock speed */
  8583. if (IS_VALLEYVIEW(dev))
  8584. dev_priv->display.get_display_clock_speed =
  8585. valleyview_get_display_clock_speed;
  8586. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8587. dev_priv->display.get_display_clock_speed =
  8588. i945_get_display_clock_speed;
  8589. else if (IS_I915G(dev))
  8590. dev_priv->display.get_display_clock_speed =
  8591. i915_get_display_clock_speed;
  8592. else if (IS_I945GM(dev) || IS_845G(dev))
  8593. dev_priv->display.get_display_clock_speed =
  8594. i9xx_misc_get_display_clock_speed;
  8595. else if (IS_PINEVIEW(dev))
  8596. dev_priv->display.get_display_clock_speed =
  8597. pnv_get_display_clock_speed;
  8598. else if (IS_I915GM(dev))
  8599. dev_priv->display.get_display_clock_speed =
  8600. i915gm_get_display_clock_speed;
  8601. else if (IS_I865G(dev))
  8602. dev_priv->display.get_display_clock_speed =
  8603. i865_get_display_clock_speed;
  8604. else if (IS_I85X(dev))
  8605. dev_priv->display.get_display_clock_speed =
  8606. i855_get_display_clock_speed;
  8607. else /* 852, 830 */
  8608. dev_priv->display.get_display_clock_speed =
  8609. i830_get_display_clock_speed;
  8610. if (HAS_PCH_SPLIT(dev)) {
  8611. if (IS_GEN5(dev)) {
  8612. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8613. dev_priv->display.write_eld = ironlake_write_eld;
  8614. } else if (IS_GEN6(dev)) {
  8615. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8616. dev_priv->display.write_eld = ironlake_write_eld;
  8617. } else if (IS_IVYBRIDGE(dev)) {
  8618. /* FIXME: detect B0+ stepping and use auto training */
  8619. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8620. dev_priv->display.write_eld = ironlake_write_eld;
  8621. dev_priv->display.modeset_global_resources =
  8622. ivb_modeset_global_resources;
  8623. } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
  8624. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8625. dev_priv->display.write_eld = haswell_write_eld;
  8626. dev_priv->display.modeset_global_resources =
  8627. haswell_modeset_global_resources;
  8628. }
  8629. } else if (IS_G4X(dev)) {
  8630. dev_priv->display.write_eld = g4x_write_eld;
  8631. }
  8632. /* Default just returns -ENODEV to indicate unsupported */
  8633. dev_priv->display.queue_flip = intel_default_queue_flip;
  8634. switch (INTEL_INFO(dev)->gen) {
  8635. case 2:
  8636. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8637. break;
  8638. case 3:
  8639. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8640. break;
  8641. case 4:
  8642. case 5:
  8643. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8644. break;
  8645. case 6:
  8646. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8647. break;
  8648. case 7:
  8649. case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
  8650. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8651. break;
  8652. }
  8653. }
  8654. /*
  8655. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8656. * resume, or other times. This quirk makes sure that's the case for
  8657. * affected systems.
  8658. */
  8659. static void quirk_pipea_force(struct drm_device *dev)
  8660. {
  8661. struct drm_i915_private *dev_priv = dev->dev_private;
  8662. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8663. DRM_INFO("applying pipe a force quirk\n");
  8664. }
  8665. /*
  8666. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8667. */
  8668. static void quirk_ssc_force_disable(struct drm_device *dev)
  8669. {
  8670. struct drm_i915_private *dev_priv = dev->dev_private;
  8671. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8672. DRM_INFO("applying lvds SSC disable quirk\n");
  8673. }
  8674. /*
  8675. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8676. * brightness value
  8677. */
  8678. static void quirk_invert_brightness(struct drm_device *dev)
  8679. {
  8680. struct drm_i915_private *dev_priv = dev->dev_private;
  8681. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8682. DRM_INFO("applying inverted panel brightness quirk\n");
  8683. }
  8684. /*
  8685. * Some machines (Dell XPS13) suffer broken backlight controls if
  8686. * BLM_PCH_PWM_ENABLE is set.
  8687. */
  8688. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8689. {
  8690. struct drm_i915_private *dev_priv = dev->dev_private;
  8691. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8692. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8693. }
  8694. struct intel_quirk {
  8695. int device;
  8696. int subsystem_vendor;
  8697. int subsystem_device;
  8698. void (*hook)(struct drm_device *dev);
  8699. };
  8700. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8701. struct intel_dmi_quirk {
  8702. void (*hook)(struct drm_device *dev);
  8703. const struct dmi_system_id (*dmi_id_list)[];
  8704. };
  8705. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8706. {
  8707. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8708. return 1;
  8709. }
  8710. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8711. {
  8712. .dmi_id_list = &(const struct dmi_system_id[]) {
  8713. {
  8714. .callback = intel_dmi_reverse_brightness,
  8715. .ident = "NCR Corporation",
  8716. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8717. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8718. },
  8719. },
  8720. { } /* terminating entry */
  8721. },
  8722. .hook = quirk_invert_brightness,
  8723. },
  8724. };
  8725. static struct intel_quirk intel_quirks[] = {
  8726. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8727. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8728. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8729. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8730. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8731. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8732. /* 830 needs to leave pipe A & dpll A up */
  8733. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8734. /* Lenovo U160 cannot use SSC on LVDS */
  8735. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8736. /* Sony Vaio Y cannot use SSC on LVDS */
  8737. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8738. /*
  8739. * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
  8740. * seem to use inverted backlight PWM.
  8741. */
  8742. { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
  8743. /* Dell XPS13 HD Sandy Bridge */
  8744. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8745. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8746. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8747. };
  8748. static void intel_init_quirks(struct drm_device *dev)
  8749. {
  8750. struct pci_dev *d = dev->pdev;
  8751. int i;
  8752. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8753. struct intel_quirk *q = &intel_quirks[i];
  8754. if (d->device == q->device &&
  8755. (d->subsystem_vendor == q->subsystem_vendor ||
  8756. q->subsystem_vendor == PCI_ANY_ID) &&
  8757. (d->subsystem_device == q->subsystem_device ||
  8758. q->subsystem_device == PCI_ANY_ID))
  8759. q->hook(dev);
  8760. }
  8761. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8762. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8763. intel_dmi_quirks[i].hook(dev);
  8764. }
  8765. }
  8766. /* Disable the VGA plane that we never use */
  8767. static void i915_disable_vga(struct drm_device *dev)
  8768. {
  8769. struct drm_i915_private *dev_priv = dev->dev_private;
  8770. u8 sr1;
  8771. u32 vga_reg = i915_vgacntrl_reg(dev);
  8772. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8773. outb(SR01, VGA_SR_INDEX);
  8774. sr1 = inb(VGA_SR_DATA);
  8775. outb(sr1 | 1<<5, VGA_SR_DATA);
  8776. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8777. udelay(300);
  8778. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8779. POSTING_READ(vga_reg);
  8780. }
  8781. void intel_modeset_init_hw(struct drm_device *dev)
  8782. {
  8783. struct drm_i915_private *dev_priv = dev->dev_private;
  8784. intel_prepare_ddi(dev);
  8785. intel_init_clock_gating(dev);
  8786. /* Enable the CRI clock source so we can get at the display */
  8787. if (IS_VALLEYVIEW(dev))
  8788. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  8789. DPLL_INTEGRATED_CRI_CLK_VLV);
  8790. intel_init_dpio(dev);
  8791. mutex_lock(&dev->struct_mutex);
  8792. intel_enable_gt_powersave(dev);
  8793. mutex_unlock(&dev->struct_mutex);
  8794. }
  8795. void intel_modeset_suspend_hw(struct drm_device *dev)
  8796. {
  8797. intel_suspend_hw(dev);
  8798. }
  8799. void intel_modeset_init(struct drm_device *dev)
  8800. {
  8801. struct drm_i915_private *dev_priv = dev->dev_private;
  8802. int i, j, ret;
  8803. drm_mode_config_init(dev);
  8804. dev->mode_config.min_width = 0;
  8805. dev->mode_config.min_height = 0;
  8806. dev->mode_config.preferred_depth = 24;
  8807. dev->mode_config.prefer_shadow = 1;
  8808. dev->mode_config.funcs = &intel_mode_funcs;
  8809. intel_init_quirks(dev);
  8810. intel_init_pm(dev);
  8811. if (INTEL_INFO(dev)->num_pipes == 0)
  8812. return;
  8813. intel_init_display(dev);
  8814. if (IS_GEN2(dev)) {
  8815. dev->mode_config.max_width = 2048;
  8816. dev->mode_config.max_height = 2048;
  8817. } else if (IS_GEN3(dev)) {
  8818. dev->mode_config.max_width = 4096;
  8819. dev->mode_config.max_height = 4096;
  8820. } else {
  8821. dev->mode_config.max_width = 8192;
  8822. dev->mode_config.max_height = 8192;
  8823. }
  8824. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8825. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8826. INTEL_INFO(dev)->num_pipes,
  8827. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8828. for_each_pipe(i) {
  8829. intel_crtc_init(dev, i);
  8830. for (j = 0; j < dev_priv->num_plane; j++) {
  8831. ret = intel_plane_init(dev, i, j);
  8832. if (ret)
  8833. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8834. pipe_name(i), sprite_name(i, j), ret);
  8835. }
  8836. }
  8837. intel_cpu_pll_init(dev);
  8838. intel_shared_dpll_init(dev);
  8839. /* Just disable it once at startup */
  8840. i915_disable_vga(dev);
  8841. intel_setup_outputs(dev);
  8842. /* Just in case the BIOS is doing something questionable. */
  8843. intel_disable_fbc(dev);
  8844. }
  8845. static void
  8846. intel_connector_break_all_links(struct intel_connector *connector)
  8847. {
  8848. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8849. connector->base.encoder = NULL;
  8850. connector->encoder->connectors_active = false;
  8851. connector->encoder->base.crtc = NULL;
  8852. }
  8853. static void intel_enable_pipe_a(struct drm_device *dev)
  8854. {
  8855. struct intel_connector *connector;
  8856. struct drm_connector *crt = NULL;
  8857. struct intel_load_detect_pipe load_detect_temp;
  8858. /* We can't just switch on the pipe A, we need to set things up with a
  8859. * proper mode and output configuration. As a gross hack, enable pipe A
  8860. * by enabling the load detect pipe once. */
  8861. list_for_each_entry(connector,
  8862. &dev->mode_config.connector_list,
  8863. base.head) {
  8864. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8865. crt = &connector->base;
  8866. break;
  8867. }
  8868. }
  8869. if (!crt)
  8870. return;
  8871. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8872. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8873. }
  8874. static bool
  8875. intel_check_plane_mapping(struct intel_crtc *crtc)
  8876. {
  8877. struct drm_device *dev = crtc->base.dev;
  8878. struct drm_i915_private *dev_priv = dev->dev_private;
  8879. u32 reg, val;
  8880. if (INTEL_INFO(dev)->num_pipes == 1)
  8881. return true;
  8882. reg = DSPCNTR(!crtc->plane);
  8883. val = I915_READ(reg);
  8884. if ((val & DISPLAY_PLANE_ENABLE) &&
  8885. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8886. return false;
  8887. return true;
  8888. }
  8889. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8890. {
  8891. struct drm_device *dev = crtc->base.dev;
  8892. struct drm_i915_private *dev_priv = dev->dev_private;
  8893. u32 reg;
  8894. /* Clear any frame start delays used for debugging left by the BIOS */
  8895. reg = PIPECONF(crtc->config.cpu_transcoder);
  8896. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8897. /* We need to sanitize the plane -> pipe mapping first because this will
  8898. * disable the crtc (and hence change the state) if it is wrong. Note
  8899. * that gen4+ has a fixed plane -> pipe mapping. */
  8900. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8901. struct intel_connector *connector;
  8902. bool plane;
  8903. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8904. crtc->base.base.id);
  8905. /* Pipe has the wrong plane attached and the plane is active.
  8906. * Temporarily change the plane mapping and disable everything
  8907. * ... */
  8908. plane = crtc->plane;
  8909. crtc->plane = !plane;
  8910. dev_priv->display.crtc_disable(&crtc->base);
  8911. crtc->plane = plane;
  8912. /* ... and break all links. */
  8913. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8914. base.head) {
  8915. if (connector->encoder->base.crtc != &crtc->base)
  8916. continue;
  8917. intel_connector_break_all_links(connector);
  8918. }
  8919. WARN_ON(crtc->active);
  8920. crtc->base.enabled = false;
  8921. }
  8922. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8923. crtc->pipe == PIPE_A && !crtc->active) {
  8924. /* BIOS forgot to enable pipe A, this mostly happens after
  8925. * resume. Force-enable the pipe to fix this, the update_dpms
  8926. * call below we restore the pipe to the right state, but leave
  8927. * the required bits on. */
  8928. intel_enable_pipe_a(dev);
  8929. }
  8930. /* Adjust the state of the output pipe according to whether we
  8931. * have active connectors/encoders. */
  8932. intel_crtc_update_dpms(&crtc->base);
  8933. if (crtc->active != crtc->base.enabled) {
  8934. struct intel_encoder *encoder;
  8935. /* This can happen either due to bugs in the get_hw_state
  8936. * functions or because the pipe is force-enabled due to the
  8937. * pipe A quirk. */
  8938. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8939. crtc->base.base.id,
  8940. crtc->base.enabled ? "enabled" : "disabled",
  8941. crtc->active ? "enabled" : "disabled");
  8942. crtc->base.enabled = crtc->active;
  8943. /* Because we only establish the connector -> encoder ->
  8944. * crtc links if something is active, this means the
  8945. * crtc is now deactivated. Break the links. connector
  8946. * -> encoder links are only establish when things are
  8947. * actually up, hence no need to break them. */
  8948. WARN_ON(crtc->active);
  8949. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8950. WARN_ON(encoder->connectors_active);
  8951. encoder->base.crtc = NULL;
  8952. }
  8953. }
  8954. }
  8955. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8956. {
  8957. struct intel_connector *connector;
  8958. struct drm_device *dev = encoder->base.dev;
  8959. /* We need to check both for a crtc link (meaning that the
  8960. * encoder is active and trying to read from a pipe) and the
  8961. * pipe itself being active. */
  8962. bool has_active_crtc = encoder->base.crtc &&
  8963. to_intel_crtc(encoder->base.crtc)->active;
  8964. if (encoder->connectors_active && !has_active_crtc) {
  8965. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8966. encoder->base.base.id,
  8967. drm_get_encoder_name(&encoder->base));
  8968. /* Connector is active, but has no active pipe. This is
  8969. * fallout from our resume register restoring. Disable
  8970. * the encoder manually again. */
  8971. if (encoder->base.crtc) {
  8972. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8973. encoder->base.base.id,
  8974. drm_get_encoder_name(&encoder->base));
  8975. encoder->disable(encoder);
  8976. }
  8977. /* Inconsistent output/port/pipe state happens presumably due to
  8978. * a bug in one of the get_hw_state functions. Or someplace else
  8979. * in our code, like the register restore mess on resume. Clamp
  8980. * things to off as a safer default. */
  8981. list_for_each_entry(connector,
  8982. &dev->mode_config.connector_list,
  8983. base.head) {
  8984. if (connector->encoder != encoder)
  8985. continue;
  8986. intel_connector_break_all_links(connector);
  8987. }
  8988. }
  8989. /* Enabled encoders without active connectors will be fixed in
  8990. * the crtc fixup. */
  8991. }
  8992. void i915_redisable_vga(struct drm_device *dev)
  8993. {
  8994. struct drm_i915_private *dev_priv = dev->dev_private;
  8995. u32 vga_reg = i915_vgacntrl_reg(dev);
  8996. /* This function can be called both from intel_modeset_setup_hw_state or
  8997. * at a very early point in our resume sequence, where the power well
  8998. * structures are not yet restored. Since this function is at a very
  8999. * paranoid "someone might have enabled VGA while we were not looking"
  9000. * level, just check if the power well is enabled instead of trying to
  9001. * follow the "don't touch the power well if we don't need it" policy
  9002. * the rest of the driver uses. */
  9003. if (HAS_POWER_WELL(dev) &&
  9004. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
  9005. return;
  9006. if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
  9007. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  9008. i915_disable_vga(dev);
  9009. }
  9010. }
  9011. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  9012. {
  9013. struct drm_i915_private *dev_priv = dev->dev_private;
  9014. enum pipe pipe;
  9015. struct intel_crtc *crtc;
  9016. struct intel_encoder *encoder;
  9017. struct intel_connector *connector;
  9018. int i;
  9019. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9020. base.head) {
  9021. memset(&crtc->config, 0, sizeof(crtc->config));
  9022. crtc->active = dev_priv->display.get_pipe_config(crtc,
  9023. &crtc->config);
  9024. crtc->base.enabled = crtc->active;
  9025. crtc->primary_enabled = crtc->active;
  9026. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  9027. crtc->base.base.id,
  9028. crtc->active ? "enabled" : "disabled");
  9029. }
  9030. /* FIXME: Smash this into the new shared dpll infrastructure. */
  9031. if (HAS_DDI(dev))
  9032. intel_ddi_setup_hw_pll_state(dev);
  9033. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  9034. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  9035. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  9036. pll->active = 0;
  9037. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9038. base.head) {
  9039. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  9040. pll->active++;
  9041. }
  9042. pll->refcount = pll->active;
  9043. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  9044. pll->name, pll->refcount, pll->on);
  9045. }
  9046. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  9047. base.head) {
  9048. pipe = 0;
  9049. if (encoder->get_hw_state(encoder, &pipe)) {
  9050. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  9051. encoder->base.crtc = &crtc->base;
  9052. if (encoder->get_config)
  9053. encoder->get_config(encoder, &crtc->config);
  9054. } else {
  9055. encoder->base.crtc = NULL;
  9056. }
  9057. encoder->connectors_active = false;
  9058. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
  9059. encoder->base.base.id,
  9060. drm_get_encoder_name(&encoder->base),
  9061. encoder->base.crtc ? "enabled" : "disabled",
  9062. pipe_name(pipe));
  9063. }
  9064. list_for_each_entry(connector, &dev->mode_config.connector_list,
  9065. base.head) {
  9066. if (connector->get_hw_state(connector)) {
  9067. connector->base.dpms = DRM_MODE_DPMS_ON;
  9068. connector->encoder->connectors_active = true;
  9069. connector->base.encoder = &connector->encoder->base;
  9070. } else {
  9071. connector->base.dpms = DRM_MODE_DPMS_OFF;
  9072. connector->base.encoder = NULL;
  9073. }
  9074. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  9075. connector->base.base.id,
  9076. drm_get_connector_name(&connector->base),
  9077. connector->base.encoder ? "enabled" : "disabled");
  9078. }
  9079. }
  9080. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  9081. * and i915 state tracking structures. */
  9082. void intel_modeset_setup_hw_state(struct drm_device *dev,
  9083. bool force_restore)
  9084. {
  9085. struct drm_i915_private *dev_priv = dev->dev_private;
  9086. enum pipe pipe;
  9087. struct intel_crtc *crtc;
  9088. struct intel_encoder *encoder;
  9089. int i;
  9090. intel_modeset_readout_hw_state(dev);
  9091. /*
  9092. * Now that we have the config, copy it to each CRTC struct
  9093. * Note that this could go away if we move to using crtc_config
  9094. * checking everywhere.
  9095. */
  9096. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9097. base.head) {
  9098. if (crtc->active && i915_fastboot) {
  9099. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  9100. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  9101. crtc->base.base.id);
  9102. drm_mode_debug_printmodeline(&crtc->base.mode);
  9103. }
  9104. }
  9105. /* HW state is read out, now we need to sanitize this mess. */
  9106. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  9107. base.head) {
  9108. intel_sanitize_encoder(encoder);
  9109. }
  9110. for_each_pipe(pipe) {
  9111. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  9112. intel_sanitize_crtc(crtc);
  9113. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  9114. }
  9115. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  9116. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  9117. if (!pll->on || pll->active)
  9118. continue;
  9119. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  9120. pll->disable(dev_priv, pll);
  9121. pll->on = false;
  9122. }
  9123. if (IS_HASWELL(dev))
  9124. ilk_wm_get_hw_state(dev);
  9125. if (force_restore) {
  9126. i915_redisable_vga(dev);
  9127. /*
  9128. * We need to use raw interfaces for restoring state to avoid
  9129. * checking (bogus) intermediate states.
  9130. */
  9131. for_each_pipe(pipe) {
  9132. struct drm_crtc *crtc =
  9133. dev_priv->pipe_to_crtc_mapping[pipe];
  9134. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  9135. crtc->fb);
  9136. }
  9137. } else {
  9138. intel_modeset_update_staged_output_state(dev);
  9139. }
  9140. intel_modeset_check_state(dev);
  9141. drm_mode_config_reset(dev);
  9142. }
  9143. void intel_modeset_gem_init(struct drm_device *dev)
  9144. {
  9145. intel_modeset_init_hw(dev);
  9146. intel_setup_overlay(dev);
  9147. intel_modeset_setup_hw_state(dev, false);
  9148. }
  9149. void intel_modeset_cleanup(struct drm_device *dev)
  9150. {
  9151. struct drm_i915_private *dev_priv = dev->dev_private;
  9152. struct drm_crtc *crtc;
  9153. struct drm_connector *connector;
  9154. /*
  9155. * Interrupts and polling as the first thing to avoid creating havoc.
  9156. * Too much stuff here (turning of rps, connectors, ...) would
  9157. * experience fancy races otherwise.
  9158. */
  9159. drm_irq_uninstall(dev);
  9160. cancel_work_sync(&dev_priv->hotplug_work);
  9161. /*
  9162. * Due to the hpd irq storm handling the hotplug work can re-arm the
  9163. * poll handlers. Hence disable polling after hpd handling is shut down.
  9164. */
  9165. drm_kms_helper_poll_fini(dev);
  9166. mutex_lock(&dev->struct_mutex);
  9167. intel_unregister_dsm_handler();
  9168. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  9169. /* Skip inactive CRTCs */
  9170. if (!crtc->fb)
  9171. continue;
  9172. intel_increase_pllclock(crtc);
  9173. }
  9174. intel_disable_fbc(dev);
  9175. intel_disable_gt_powersave(dev);
  9176. ironlake_teardown_rc6(dev);
  9177. mutex_unlock(&dev->struct_mutex);
  9178. /* flush any delayed tasks or pending work */
  9179. flush_scheduled_work();
  9180. /* destroy backlight, if any, before the connectors */
  9181. intel_panel_destroy_backlight(dev);
  9182. /* destroy the sysfs files before encoders/connectors */
  9183. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  9184. drm_sysfs_connector_remove(connector);
  9185. drm_mode_config_cleanup(dev);
  9186. intel_cleanup_overlay(dev);
  9187. }
  9188. /*
  9189. * Return which encoder is currently attached for connector.
  9190. */
  9191. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  9192. {
  9193. return &intel_attached_encoder(connector)->base;
  9194. }
  9195. void intel_connector_attach_encoder(struct intel_connector *connector,
  9196. struct intel_encoder *encoder)
  9197. {
  9198. connector->encoder = encoder;
  9199. drm_mode_connector_attach_encoder(&connector->base,
  9200. &encoder->base);
  9201. }
  9202. /*
  9203. * set vga decode state - true == enable VGA decode
  9204. */
  9205. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  9206. {
  9207. struct drm_i915_private *dev_priv = dev->dev_private;
  9208. u16 gmch_ctrl;
  9209. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  9210. if (state)
  9211. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  9212. else
  9213. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  9214. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  9215. return 0;
  9216. }
  9217. struct intel_display_error_state {
  9218. u32 power_well_driver;
  9219. int num_transcoders;
  9220. struct intel_cursor_error_state {
  9221. u32 control;
  9222. u32 position;
  9223. u32 base;
  9224. u32 size;
  9225. } cursor[I915_MAX_PIPES];
  9226. struct intel_pipe_error_state {
  9227. u32 source;
  9228. } pipe[I915_MAX_PIPES];
  9229. struct intel_plane_error_state {
  9230. u32 control;
  9231. u32 stride;
  9232. u32 size;
  9233. u32 pos;
  9234. u32 addr;
  9235. u32 surface;
  9236. u32 tile_offset;
  9237. } plane[I915_MAX_PIPES];
  9238. struct intel_transcoder_error_state {
  9239. enum transcoder cpu_transcoder;
  9240. u32 conf;
  9241. u32 htotal;
  9242. u32 hblank;
  9243. u32 hsync;
  9244. u32 vtotal;
  9245. u32 vblank;
  9246. u32 vsync;
  9247. } transcoder[4];
  9248. };
  9249. struct intel_display_error_state *
  9250. intel_display_capture_error_state(struct drm_device *dev)
  9251. {
  9252. drm_i915_private_t *dev_priv = dev->dev_private;
  9253. struct intel_display_error_state *error;
  9254. int transcoders[] = {
  9255. TRANSCODER_A,
  9256. TRANSCODER_B,
  9257. TRANSCODER_C,
  9258. TRANSCODER_EDP,
  9259. };
  9260. int i;
  9261. if (INTEL_INFO(dev)->num_pipes == 0)
  9262. return NULL;
  9263. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  9264. if (error == NULL)
  9265. return NULL;
  9266. if (HAS_POWER_WELL(dev))
  9267. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  9268. for_each_pipe(i) {
  9269. if (!intel_display_power_enabled(dev, POWER_DOMAIN_PIPE(i)))
  9270. continue;
  9271. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  9272. error->cursor[i].control = I915_READ(CURCNTR(i));
  9273. error->cursor[i].position = I915_READ(CURPOS(i));
  9274. error->cursor[i].base = I915_READ(CURBASE(i));
  9275. } else {
  9276. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  9277. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  9278. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  9279. }
  9280. error->plane[i].control = I915_READ(DSPCNTR(i));
  9281. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  9282. if (INTEL_INFO(dev)->gen <= 3) {
  9283. error->plane[i].size = I915_READ(DSPSIZE(i));
  9284. error->plane[i].pos = I915_READ(DSPPOS(i));
  9285. }
  9286. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9287. error->plane[i].addr = I915_READ(DSPADDR(i));
  9288. if (INTEL_INFO(dev)->gen >= 4) {
  9289. error->plane[i].surface = I915_READ(DSPSURF(i));
  9290. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  9291. }
  9292. error->pipe[i].source = I915_READ(PIPESRC(i));
  9293. }
  9294. error->num_transcoders = INTEL_INFO(dev)->num_pipes;
  9295. if (HAS_DDI(dev_priv->dev))
  9296. error->num_transcoders++; /* Account for eDP. */
  9297. for (i = 0; i < error->num_transcoders; i++) {
  9298. enum transcoder cpu_transcoder = transcoders[i];
  9299. if (!intel_display_power_enabled(dev,
  9300. POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
  9301. continue;
  9302. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  9303. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  9304. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  9305. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  9306. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  9307. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  9308. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  9309. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  9310. }
  9311. return error;
  9312. }
  9313. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  9314. void
  9315. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  9316. struct drm_device *dev,
  9317. struct intel_display_error_state *error)
  9318. {
  9319. int i;
  9320. if (!error)
  9321. return;
  9322. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  9323. if (HAS_POWER_WELL(dev))
  9324. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  9325. error->power_well_driver);
  9326. for_each_pipe(i) {
  9327. err_printf(m, "Pipe [%d]:\n", i);
  9328. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  9329. err_printf(m, "Plane [%d]:\n", i);
  9330. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  9331. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  9332. if (INTEL_INFO(dev)->gen <= 3) {
  9333. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  9334. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  9335. }
  9336. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9337. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  9338. if (INTEL_INFO(dev)->gen >= 4) {
  9339. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  9340. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  9341. }
  9342. err_printf(m, "Cursor [%d]:\n", i);
  9343. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  9344. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  9345. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  9346. }
  9347. for (i = 0; i < error->num_transcoders; i++) {
  9348. err_printf(m, "CPU transcoder: %c\n",
  9349. transcoder_name(error->transcoder[i].cpu_transcoder));
  9350. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  9351. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  9352. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  9353. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  9354. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  9355. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  9356. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  9357. }
  9358. }