scc_pata.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/hdreg.h>
  29. #include <linux/ide.h>
  30. #include <linux/init.h>
  31. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  32. #define SCC_PATA_NAME "scc IDE"
  33. #define TDVHSEL_MASTER 0x00000001
  34. #define TDVHSEL_SLAVE 0x00000004
  35. #define MODE_JCUSFEN 0x00000080
  36. #define CCKCTRL_ATARESET 0x00040000
  37. #define CCKCTRL_BUFCNT 0x00020000
  38. #define CCKCTRL_CRST 0x00010000
  39. #define CCKCTRL_OCLKEN 0x00000100
  40. #define CCKCTRL_ATACLKOEN 0x00000002
  41. #define CCKCTRL_LCLKEN 0x00000001
  42. #define QCHCD_IOS_SS 0x00000001
  43. #define QCHSD_STPDIAG 0x00020000
  44. #define INTMASK_MSK 0xD1000012
  45. #define INTSTS_SERROR 0x80000000
  46. #define INTSTS_PRERR 0x40000000
  47. #define INTSTS_RERR 0x10000000
  48. #define INTSTS_ICERR 0x01000000
  49. #define INTSTS_BMSINT 0x00000010
  50. #define INTSTS_BMHE 0x00000008
  51. #define INTSTS_IOIRQS 0x00000004
  52. #define INTSTS_INTRQ 0x00000002
  53. #define INTSTS_ACTEINT 0x00000001
  54. #define ECMODE_VALUE 0x01
  55. static struct scc_ports {
  56. unsigned long ctl, dma;
  57. unsigned char hwif_id; /* for removing hwif from system */
  58. } scc_ports[MAX_HWIFS];
  59. /* PIO transfer mode table */
  60. /* JCHST */
  61. static unsigned long JCHSTtbl[2][7] = {
  62. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  63. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  64. };
  65. /* JCHHT */
  66. static unsigned long JCHHTtbl[2][7] = {
  67. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  68. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  69. };
  70. /* JCHCT */
  71. static unsigned long JCHCTtbl[2][7] = {
  72. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  73. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  74. };
  75. /* DMA transfer mode table */
  76. /* JCHDCTM/JCHDCTS */
  77. static unsigned long JCHDCTxtbl[2][7] = {
  78. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  79. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  80. };
  81. /* JCSTWTM/JCSTWTS */
  82. static unsigned long JCSTWTxtbl[2][7] = {
  83. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  84. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  85. };
  86. /* JCTSS */
  87. static unsigned long JCTSStbl[2][7] = {
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  89. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  90. };
  91. /* JCENVT */
  92. static unsigned long JCENVTtbl[2][7] = {
  93. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  94. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  95. };
  96. /* JCACTSELS/JCACTSELM */
  97. static unsigned long JCACTSELtbl[2][7] = {
  98. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  99. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  100. };
  101. static u8 scc_ide_inb(unsigned long port)
  102. {
  103. u32 data = in_be32((void*)port);
  104. return (u8)data;
  105. }
  106. static u16 scc_ide_inw(unsigned long port)
  107. {
  108. u32 data = in_be32((void*)port);
  109. return (u16)data;
  110. }
  111. static u32 scc_ide_inl(unsigned long port)
  112. {
  113. u32 data = in_be32((void*)port);
  114. return data;
  115. }
  116. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  117. {
  118. u16 *ptr = (u16 *)addr;
  119. while (count--) {
  120. *ptr++ = le16_to_cpu(in_be32((void*)port));
  121. }
  122. }
  123. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  124. {
  125. u16 *ptr = (u16 *)addr;
  126. while (count--) {
  127. *ptr++ = le16_to_cpu(in_be32((void*)port));
  128. *ptr++ = le16_to_cpu(in_be32((void*)port));
  129. }
  130. }
  131. static void scc_ide_outb(u8 addr, unsigned long port)
  132. {
  133. out_be32((void*)port, addr);
  134. }
  135. static void scc_ide_outw(u16 addr, unsigned long port)
  136. {
  137. out_be32((void*)port, addr);
  138. }
  139. static void scc_ide_outl(u32 addr, unsigned long port)
  140. {
  141. out_be32((void*)port, addr);
  142. }
  143. static void
  144. scc_ide_outbsync(ide_drive_t * drive, u8 addr, unsigned long port)
  145. {
  146. ide_hwif_t *hwif = HWIF(drive);
  147. out_be32((void*)port, addr);
  148. __asm__ __volatile__("eieio":::"memory");
  149. in_be32((void*)(hwif->dma_base + 0x01c));
  150. __asm__ __volatile__("eieio":::"memory");
  151. }
  152. static void
  153. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  154. {
  155. u16 *ptr = (u16 *)addr;
  156. while (count--) {
  157. out_be32((void*)port, cpu_to_le16(*ptr++));
  158. }
  159. }
  160. static void
  161. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  162. {
  163. u16 *ptr = (u16 *)addr;
  164. while (count--) {
  165. out_be32((void*)port, cpu_to_le16(*ptr++));
  166. out_be32((void*)port, cpu_to_le16(*ptr++));
  167. }
  168. }
  169. /**
  170. * scc_ratemask - Compute available modes
  171. * @drive: IDE drive
  172. *
  173. * Compute the available speeds for the devices on the interface.
  174. * Enforce UDMA33 as a limit if there is no 80pin cable present.
  175. */
  176. static u8 scc_ratemask(ide_drive_t *drive)
  177. {
  178. u8 mode = 4;
  179. if (!eighty_ninty_three(drive))
  180. mode = min(mode, (u8)1);
  181. return mode;
  182. }
  183. /**
  184. * scc_tuneproc - tune a drive PIO mode
  185. * @drive: drive to tune
  186. * @mode_wanted: the target operating mode
  187. *
  188. * Load the timing settings for this device mode into the
  189. * controller.
  190. */
  191. static void scc_tuneproc(ide_drive_t *drive, byte mode_wanted)
  192. {
  193. ide_hwif_t *hwif = HWIF(drive);
  194. struct scc_ports *ports = ide_get_hwifdata(hwif);
  195. unsigned long ctl_base = ports->ctl;
  196. unsigned long cckctrl_port = ctl_base + 0xff0;
  197. unsigned long piosht_port = ctl_base + 0x000;
  198. unsigned long pioct_port = ctl_base + 0x004;
  199. unsigned long reg;
  200. unsigned char speed = XFER_PIO_0;
  201. int offset;
  202. mode_wanted = ide_get_best_pio_mode(drive, mode_wanted, 4, NULL);
  203. switch (mode_wanted) {
  204. case 4:
  205. speed = XFER_PIO_4;
  206. break;
  207. case 3:
  208. speed = XFER_PIO_3;
  209. break;
  210. case 2:
  211. speed = XFER_PIO_2;
  212. break;
  213. case 1:
  214. speed = XFER_PIO_1;
  215. break;
  216. case 0:
  217. default:
  218. speed = XFER_PIO_0;
  219. break;
  220. }
  221. reg = hwif->INL(cckctrl_port);
  222. if (reg & CCKCTRL_ATACLKOEN) {
  223. offset = 1; /* 133MHz */
  224. } else {
  225. offset = 0; /* 100MHz */
  226. }
  227. reg = JCHSTtbl[offset][mode_wanted] << 16 | JCHHTtbl[offset][mode_wanted];
  228. hwif->OUTL(reg, piosht_port);
  229. reg = JCHCTtbl[offset][mode_wanted];
  230. hwif->OUTL(reg, pioct_port);
  231. ide_config_drive_speed(drive, speed);
  232. }
  233. /**
  234. * scc_tune_chipset - tune a drive DMA mode
  235. * @drive: Drive to set up
  236. * @xferspeed: speed we want to achieve
  237. *
  238. * Load the timing settings for this device mode into the
  239. * controller.
  240. */
  241. static int scc_tune_chipset(ide_drive_t *drive, byte xferspeed)
  242. {
  243. ide_hwif_t *hwif = HWIF(drive);
  244. u8 speed = ide_rate_filter(scc_ratemask(drive), xferspeed);
  245. struct scc_ports *ports = ide_get_hwifdata(hwif);
  246. unsigned long ctl_base = ports->ctl;
  247. unsigned long cckctrl_port = ctl_base + 0xff0;
  248. unsigned long mdmact_port = ctl_base + 0x008;
  249. unsigned long mcrcst_port = ctl_base + 0x00c;
  250. unsigned long sdmact_port = ctl_base + 0x010;
  251. unsigned long scrcst_port = ctl_base + 0x014;
  252. unsigned long udenvt_port = ctl_base + 0x018;
  253. unsigned long tdvhsel_port = ctl_base + 0x020;
  254. int is_slave = (&hwif->drives[1] == drive);
  255. int offset, idx;
  256. unsigned long reg;
  257. unsigned long jcactsel;
  258. reg = hwif->INL(cckctrl_port);
  259. if (reg & CCKCTRL_ATACLKOEN) {
  260. offset = 1; /* 133MHz */
  261. } else {
  262. offset = 0; /* 100MHz */
  263. }
  264. switch (speed) {
  265. case XFER_UDMA_6:
  266. idx = 6;
  267. break;
  268. case XFER_UDMA_5:
  269. idx = 5;
  270. break;
  271. case XFER_UDMA_4:
  272. idx = 4;
  273. break;
  274. case XFER_UDMA_3:
  275. idx = 3;
  276. break;
  277. case XFER_UDMA_2:
  278. idx = 2;
  279. break;
  280. case XFER_UDMA_1:
  281. idx = 1;
  282. break;
  283. case XFER_UDMA_0:
  284. idx = 0;
  285. break;
  286. default:
  287. return 1;
  288. }
  289. jcactsel = JCACTSELtbl[offset][idx];
  290. if (is_slave) {
  291. hwif->OUTL(JCHDCTxtbl[offset][idx], sdmact_port);
  292. hwif->OUTL(JCSTWTxtbl[offset][idx], scrcst_port);
  293. jcactsel = jcactsel << 2 ;
  294. hwif->OUTL( (hwif->INL( tdvhsel_port ) & ~TDVHSEL_SLAVE) | jcactsel, tdvhsel_port );
  295. } else {
  296. hwif->OUTL(JCHDCTxtbl[offset][idx], mdmact_port);
  297. hwif->OUTL(JCSTWTxtbl[offset][idx], mcrcst_port);
  298. hwif->OUTL( (hwif->INL( tdvhsel_port ) & ~TDVHSEL_MASTER) | jcactsel, tdvhsel_port );
  299. }
  300. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  301. hwif->OUTL(reg, udenvt_port);
  302. return ide_config_drive_speed(drive, speed);
  303. }
  304. /**
  305. * scc_config_chipset_for_dma - configure for DMA
  306. * @drive: drive to configure
  307. *
  308. * Called by scc_config_drive_for_dma().
  309. */
  310. static int scc_config_chipset_for_dma(ide_drive_t *drive)
  311. {
  312. u8 speed = ide_dma_speed(drive, scc_ratemask(drive));
  313. if (!speed)
  314. return 0;
  315. if (scc_tune_chipset(drive, speed))
  316. return 0;
  317. return ide_dma_enable(drive);
  318. }
  319. /**
  320. * scc_configure_drive_for_dma - set up for DMA transfers
  321. * @drive: drive we are going to set up
  322. *
  323. * Set up the drive for DMA, tune the controller and drive as
  324. * required.
  325. * If the drive isn't suitable for DMA or we hit other problems
  326. * then we will drop down to PIO and set up PIO appropriately.
  327. * (return 1)
  328. */
  329. static int scc_config_drive_for_dma(ide_drive_t *drive)
  330. {
  331. ide_hwif_t *hwif = HWIF(drive);
  332. if (ide_use_dma(drive) && scc_config_chipset_for_dma(drive))
  333. return hwif->ide_dma_on(drive);
  334. if (ide_use_fast_pio(drive)) {
  335. hwif->tuneproc(drive, 4);
  336. hwif->ide_dma_off_quietly(drive);
  337. }
  338. return 1; /* DMA is not supported */
  339. }
  340. /**
  341. * scc_ide_dma_end - Stop DMA
  342. * @drive: IDE drive
  343. *
  344. * Check and clear INT Status register.
  345. * Then call __ide_dma_end().
  346. */
  347. static int scc_ide_dma_end(ide_drive_t * drive)
  348. {
  349. ide_hwif_t *hwif = HWIF(drive);
  350. unsigned long intsts_port = hwif->dma_base + 0x014;
  351. u32 reg;
  352. while (1) {
  353. reg = hwif->INL(intsts_port);
  354. if (reg & INTSTS_SERROR) {
  355. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  356. hwif->OUTL(INTSTS_SERROR|INTSTS_BMSINT, intsts_port);
  357. hwif->OUTB(hwif->INB(hwif->dma_command) & ~QCHCD_IOS_SS,
  358. hwif->dma_command);
  359. continue;
  360. }
  361. if (reg & INTSTS_PRERR) {
  362. u32 maea0, maec0;
  363. unsigned long ctl_base = hwif->config_data;
  364. maea0 = hwif->INL(ctl_base + 0xF50);
  365. maec0 = hwif->INL(ctl_base + 0xF54);
  366. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  367. hwif->OUTL(INTSTS_PRERR|INTSTS_BMSINT, intsts_port);
  368. hwif->OUTB(hwif->INB(hwif->dma_command) & ~QCHCD_IOS_SS,
  369. hwif->dma_command);
  370. continue;
  371. }
  372. if (reg & INTSTS_RERR) {
  373. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  374. hwif->OUTL(INTSTS_RERR|INTSTS_BMSINT, intsts_port);
  375. hwif->OUTB(hwif->INB(hwif->dma_command) & ~QCHCD_IOS_SS,
  376. hwif->dma_command);
  377. continue;
  378. }
  379. if (reg & INTSTS_ICERR) {
  380. hwif->OUTB(hwif->INB(hwif->dma_command) & ~QCHCD_IOS_SS,
  381. hwif->dma_command);
  382. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  383. hwif->OUTL(INTSTS_ICERR|INTSTS_BMSINT, intsts_port);
  384. continue;
  385. }
  386. if (reg & INTSTS_BMSINT) {
  387. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  388. hwif->OUTL(INTSTS_BMSINT, intsts_port);
  389. ide_do_reset(drive);
  390. continue;
  391. }
  392. if (reg & INTSTS_BMHE) {
  393. hwif->OUTL(INTSTS_BMHE, intsts_port);
  394. continue;
  395. }
  396. if (reg & INTSTS_ACTEINT) {
  397. hwif->OUTL(INTSTS_ACTEINT, intsts_port);
  398. continue;
  399. }
  400. if (reg & INTSTS_IOIRQS) {
  401. hwif->OUTL(INTSTS_IOIRQS, intsts_port);
  402. continue;
  403. }
  404. break;
  405. }
  406. return __ide_dma_end(drive);
  407. }
  408. /**
  409. * setup_mmio_scc - map CTRL/BMID region
  410. * @dev: PCI device we are configuring
  411. * @name: device name
  412. *
  413. */
  414. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  415. {
  416. unsigned long ctl_base = pci_resource_start(dev, 0);
  417. unsigned long dma_base = pci_resource_start(dev, 1);
  418. unsigned long ctl_size = pci_resource_len(dev, 0);
  419. unsigned long dma_size = pci_resource_len(dev, 1);
  420. void *ctl_addr;
  421. void *dma_addr;
  422. int i;
  423. for (i = 0; i < MAX_HWIFS; i++) {
  424. if (scc_ports[i].ctl == 0)
  425. break;
  426. }
  427. if (i >= MAX_HWIFS)
  428. return -ENOMEM;
  429. if (!request_mem_region(ctl_base, ctl_size, name)) {
  430. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  431. goto fail_0;
  432. }
  433. if (!request_mem_region(dma_base, dma_size, name)) {
  434. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  435. goto fail_1;
  436. }
  437. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  438. goto fail_2;
  439. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  440. goto fail_3;
  441. pci_set_master(dev);
  442. scc_ports[i].ctl = (unsigned long)ctl_addr;
  443. scc_ports[i].dma = (unsigned long)dma_addr;
  444. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  445. return 1;
  446. fail_3:
  447. iounmap(ctl_addr);
  448. fail_2:
  449. release_mem_region(dma_base, dma_size);
  450. fail_1:
  451. release_mem_region(ctl_base, ctl_size);
  452. fail_0:
  453. return -ENOMEM;
  454. }
  455. /**
  456. * init_setup_scc - set up an SCC PATA Controller
  457. * @dev: PCI device
  458. * @d: IDE PCI device
  459. *
  460. * Perform the initial set up for this device.
  461. */
  462. static int __devinit init_setup_scc(struct pci_dev *dev, ide_pci_device_t *d)
  463. {
  464. unsigned long ctl_base;
  465. unsigned long dma_base;
  466. unsigned long cckctrl_port;
  467. unsigned long intmask_port;
  468. unsigned long mode_port;
  469. unsigned long ecmode_port;
  470. unsigned long dma_status_port;
  471. u32 reg = 0;
  472. struct scc_ports *ports;
  473. int rc;
  474. rc = setup_mmio_scc(dev, d->name);
  475. if (rc < 0) {
  476. return rc;
  477. }
  478. ports = pci_get_drvdata(dev);
  479. ctl_base = ports->ctl;
  480. dma_base = ports->dma;
  481. cckctrl_port = ctl_base + 0xff0;
  482. intmask_port = dma_base + 0x010;
  483. mode_port = ctl_base + 0x024;
  484. ecmode_port = ctl_base + 0xf00;
  485. dma_status_port = dma_base + 0x004;
  486. /* controller initialization */
  487. reg = 0;
  488. out_be32((void*)cckctrl_port, reg);
  489. reg |= CCKCTRL_ATACLKOEN;
  490. out_be32((void*)cckctrl_port, reg);
  491. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  492. out_be32((void*)cckctrl_port, reg);
  493. reg |= CCKCTRL_CRST;
  494. out_be32((void*)cckctrl_port, reg);
  495. for (;;) {
  496. reg = in_be32((void*)cckctrl_port);
  497. if (reg & CCKCTRL_CRST)
  498. break;
  499. udelay(5000);
  500. }
  501. reg |= CCKCTRL_ATARESET;
  502. out_be32((void*)cckctrl_port, reg);
  503. out_be32((void*)ecmode_port, ECMODE_VALUE);
  504. out_be32((void*)mode_port, MODE_JCUSFEN);
  505. out_be32((void*)intmask_port, INTMASK_MSK);
  506. return ide_setup_pci_device(dev, d);
  507. }
  508. /**
  509. * init_mmio_iops_scc - set up the iops for MMIO
  510. * @hwif: interface to set up
  511. *
  512. */
  513. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  514. {
  515. struct pci_dev *dev = hwif->pci_dev;
  516. struct scc_ports *ports = pci_get_drvdata(dev);
  517. unsigned long dma_base = ports->dma;
  518. ide_set_hwifdata(hwif, ports);
  519. hwif->INB = scc_ide_inb;
  520. hwif->INW = scc_ide_inw;
  521. hwif->INL = scc_ide_inl;
  522. hwif->INSW = scc_ide_insw;
  523. hwif->INSL = scc_ide_insl;
  524. hwif->OUTB = scc_ide_outb;
  525. hwif->OUTBSYNC = scc_ide_outbsync;
  526. hwif->OUTW = scc_ide_outw;
  527. hwif->OUTL = scc_ide_outl;
  528. hwif->OUTSW = scc_ide_outsw;
  529. hwif->OUTSL = scc_ide_outsl;
  530. hwif->io_ports[IDE_DATA_OFFSET] = dma_base + 0x20;
  531. hwif->io_ports[IDE_ERROR_OFFSET] = dma_base + 0x24;
  532. hwif->io_ports[IDE_NSECTOR_OFFSET] = dma_base + 0x28;
  533. hwif->io_ports[IDE_SECTOR_OFFSET] = dma_base + 0x2c;
  534. hwif->io_ports[IDE_LCYL_OFFSET] = dma_base + 0x30;
  535. hwif->io_ports[IDE_HCYL_OFFSET] = dma_base + 0x34;
  536. hwif->io_ports[IDE_SELECT_OFFSET] = dma_base + 0x38;
  537. hwif->io_ports[IDE_STATUS_OFFSET] = dma_base + 0x3c;
  538. hwif->io_ports[IDE_CONTROL_OFFSET] = dma_base + 0x40;
  539. hwif->irq = hwif->pci_dev->irq;
  540. hwif->dma_base = dma_base;
  541. hwif->config_data = ports->ctl;
  542. hwif->mmio = 2;
  543. }
  544. /**
  545. * init_iops_scc - set up iops
  546. * @hwif: interface to set up
  547. *
  548. * Do the basic setup for the SCC hardware interface
  549. * and then do the MMIO setup.
  550. */
  551. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  552. {
  553. struct pci_dev *dev = hwif->pci_dev;
  554. hwif->hwif_data = NULL;
  555. if (pci_get_drvdata(dev) == NULL)
  556. return;
  557. init_mmio_iops_scc(hwif);
  558. }
  559. /**
  560. * init_hwif_scc - set up hwif
  561. * @hwif: interface to set up
  562. *
  563. * We do the basic set up of the interface structure. The SCC
  564. * requires several custom handlers so we override the default
  565. * ide DMA handlers appropriately.
  566. */
  567. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  568. {
  569. struct scc_ports *ports = ide_get_hwifdata(hwif);
  570. ports->hwif_id = hwif->index;
  571. hwif->dma_command = hwif->dma_base;
  572. hwif->dma_status = hwif->dma_base + 0x04;
  573. hwif->dma_prdtable = hwif->dma_base + 0x08;
  574. hwif->OUTL(hwif->dmatable_dma, (hwif->dma_base + 0x018)); /* PTERADD */
  575. hwif->ide_dma_end = scc_ide_dma_end;
  576. hwif->speedproc = scc_tune_chipset;
  577. hwif->tuneproc = scc_tuneproc;
  578. hwif->ide_dma_check = scc_config_drive_for_dma;
  579. hwif->drives[0].autotune = IDE_TUNE_AUTO;
  580. hwif->drives[1].autotune = IDE_TUNE_AUTO;
  581. if (hwif->INL(hwif->config_data + 0xff0) & CCKCTRL_ATACLKOEN) {
  582. hwif->ultra_mask = 0x7f; /* 133MHz */
  583. } else {
  584. hwif->ultra_mask = 0x3f; /* 100MHz */
  585. }
  586. hwif->mwdma_mask = 0x00;
  587. hwif->swdma_mask = 0x00;
  588. hwif->atapi_dma = 1;
  589. /* we support 80c cable only. */
  590. hwif->udma_four = 1;
  591. hwif->autodma = 0;
  592. if (!noautodma)
  593. hwif->autodma = 1;
  594. hwif->drives[0].autodma = hwif->autodma;
  595. hwif->drives[1].autodma = hwif->autodma;
  596. }
  597. #define DECLARE_SCC_DEV(name_str) \
  598. { \
  599. .name = name_str, \
  600. .init_setup = init_setup_scc, \
  601. .init_iops = init_iops_scc, \
  602. .init_hwif = init_hwif_scc, \
  603. .channels = 1, \
  604. .autodma = AUTODMA, \
  605. .bootable = ON_BOARD, \
  606. }
  607. static ide_pci_device_t scc_chipsets[] __devinitdata = {
  608. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  609. };
  610. /**
  611. * scc_init_one - pci layer discovery entry
  612. * @dev: PCI device
  613. * @id: ident table entry
  614. *
  615. * Called by the PCI code when it finds an SCC PATA controller.
  616. * We then use the IDE PCI generic helper to do most of the work.
  617. */
  618. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  619. {
  620. ide_pci_device_t *d = &scc_chipsets[id->driver_data];
  621. return d->init_setup(dev, d);
  622. }
  623. /**
  624. * scc_remove - pci layer remove entry
  625. * @dev: PCI device
  626. *
  627. * Called by the PCI code when it removes an SCC PATA controller.
  628. */
  629. static void __devexit scc_remove(struct pci_dev *dev)
  630. {
  631. struct scc_ports *ports = pci_get_drvdata(dev);
  632. ide_hwif_t *hwif = &ide_hwifs[ports->hwif_id];
  633. unsigned long ctl_base = pci_resource_start(dev, 0);
  634. unsigned long dma_base = pci_resource_start(dev, 1);
  635. unsigned long ctl_size = pci_resource_len(dev, 0);
  636. unsigned long dma_size = pci_resource_len(dev, 1);
  637. if (hwif->dmatable_cpu) {
  638. pci_free_consistent(hwif->pci_dev,
  639. PRD_ENTRIES * PRD_BYTES,
  640. hwif->dmatable_cpu,
  641. hwif->dmatable_dma);
  642. hwif->dmatable_cpu = NULL;
  643. }
  644. ide_unregister(hwif->index);
  645. hwif->chipset = ide_unknown;
  646. iounmap((void*)ports->dma);
  647. iounmap((void*)ports->ctl);
  648. release_mem_region(dma_base, dma_size);
  649. release_mem_region(ctl_base, ctl_size);
  650. memset(ports, 0, sizeof(*ports));
  651. }
  652. static struct pci_device_id scc_pci_tbl[] = {
  653. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  654. { 0, },
  655. };
  656. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  657. static struct pci_driver driver = {
  658. .name = "SCC IDE",
  659. .id_table = scc_pci_tbl,
  660. .probe = scc_init_one,
  661. .remove = scc_remove,
  662. };
  663. static int scc_ide_init(void)
  664. {
  665. return ide_pci_register_driver(&driver);
  666. }
  667. module_init(scc_ide_init);
  668. /* -- No exit code?
  669. static void scc_ide_exit(void)
  670. {
  671. ide_pci_unregister_driver(&driver);
  672. }
  673. module_exit(scc_ide_exit);
  674. */
  675. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  676. MODULE_LICENSE("GPL");