qla_mbx.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval;
  34. unsigned long flags = 0;
  35. device_reg_t __iomem *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. unsigned long wait_time;
  44. struct qla_hw_data *ha = vha->hw;
  45. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  46. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  47. if (ha->pdev->error_state > pci_channel_io_frozen) {
  48. ql_log(ql_log_warn, vha, 0x1001,
  49. "error_state is greater than pci_channel_io_frozen, "
  50. "exiting.\n");
  51. return QLA_FUNCTION_TIMEOUT;
  52. }
  53. if (vha->device_flags & DFLG_DEV_FAILED) {
  54. ql_log(ql_log_warn, vha, 0x1002,
  55. "Device in failed state, exiting.\n");
  56. return QLA_FUNCTION_TIMEOUT;
  57. }
  58. reg = ha->iobase;
  59. io_lock_on = base_vha->flags.init_done;
  60. rval = QLA_SUCCESS;
  61. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  62. if (ha->flags.pci_channel_io_perm_failure) {
  63. ql_log(ql_log_warn, vha, 0x1003,
  64. "Perm failure on EEH timeout MBX, exiting.\n");
  65. return QLA_FUNCTION_TIMEOUT;
  66. }
  67. if (IS_QLA82XX(ha) && ha->flags.isp82xx_fw_hung) {
  68. /* Setting Link-Down error */
  69. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  70. ql_log(ql_log_warn, vha, 0x1004,
  71. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  72. return QLA_FUNCTION_TIMEOUT;
  73. }
  74. /*
  75. * Wait for active mailbox commands to finish by waiting at most tov
  76. * seconds. This is to serialize actual issuing of mailbox cmds during
  77. * non ISP abort time.
  78. */
  79. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  80. /* Timeout occurred. Return error. */
  81. ql_log(ql_log_warn, vha, 0x1005,
  82. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  83. mcp->mb[0]);
  84. return QLA_FUNCTION_TIMEOUT;
  85. }
  86. ha->flags.mbox_busy = 1;
  87. /* Save mailbox command for debug */
  88. ha->mcp = mcp;
  89. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  90. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  91. spin_lock_irqsave(&ha->hardware_lock, flags);
  92. /* Load mailbox registers. */
  93. if (IS_QLA82XX(ha))
  94. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  95. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  96. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  97. else
  98. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  99. iptr = mcp->mb;
  100. command = mcp->mb[0];
  101. mboxes = mcp->out_mb;
  102. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  103. if (IS_QLA2200(ha) && cnt == 8)
  104. optr =
  105. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  106. if (mboxes & BIT_0)
  107. WRT_REG_WORD(optr, *iptr);
  108. mboxes >>= 1;
  109. optr++;
  110. iptr++;
  111. }
  112. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
  113. "Loaded MBX registers (displayed in bytes) =.\n");
  114. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1112,
  115. (uint8_t *)mcp->mb, 16);
  116. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1113,
  117. ".\n");
  118. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1114,
  119. ((uint8_t *)mcp->mb + 0x10), 16);
  120. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1115,
  121. ".\n");
  122. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1116,
  123. ((uint8_t *)mcp->mb + 0x20), 8);
  124. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  125. "I/O Address = %p.\n", optr);
  126. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x100e);
  127. /* Issue set host interrupt command to send cmd out. */
  128. ha->flags.mbox_int = 0;
  129. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  130. /* Unlock mbx registers and wait for interrupt */
  131. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  132. "Going to unlock irq & waiting for interrupts. "
  133. "jiffies=%lx.\n", jiffies);
  134. /* Wait for mbx cmd completion until timeout */
  135. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  136. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  137. if (IS_QLA82XX(ha)) {
  138. if (RD_REG_DWORD(&reg->isp82.hint) &
  139. HINT_MBX_INT_PENDING) {
  140. spin_unlock_irqrestore(&ha->hardware_lock,
  141. flags);
  142. ha->flags.mbox_busy = 0;
  143. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  144. "Pending mailbox timeout, exiting.\n");
  145. rval = QLA_FUNCTION_TIMEOUT;
  146. goto premature_exit;
  147. }
  148. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  149. } else if (IS_FWI2_CAPABLE(ha))
  150. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  151. else
  152. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  153. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  154. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  155. mcp->tov * HZ)) {
  156. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  157. "cmd=%x Timeout.\n", command);
  158. spin_lock_irqsave(&ha->hardware_lock, flags);
  159. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  160. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  161. }
  162. } else {
  163. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  164. "Cmd=%x Polling Mode.\n", command);
  165. if (IS_QLA82XX(ha)) {
  166. if (RD_REG_DWORD(&reg->isp82.hint) &
  167. HINT_MBX_INT_PENDING) {
  168. spin_unlock_irqrestore(&ha->hardware_lock,
  169. flags);
  170. ha->flags.mbox_busy = 0;
  171. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  172. "Pending mailbox timeout, exiting.\n");
  173. rval = QLA_FUNCTION_TIMEOUT;
  174. goto premature_exit;
  175. }
  176. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  177. } else if (IS_FWI2_CAPABLE(ha))
  178. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  179. else
  180. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  181. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  182. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  183. while (!ha->flags.mbox_int) {
  184. if (time_after(jiffies, wait_time))
  185. break;
  186. /* Check for pending interrupts. */
  187. qla2x00_poll(ha->rsp_q_map[0]);
  188. if (!ha->flags.mbox_int &&
  189. !(IS_QLA2200(ha) &&
  190. command == MBC_LOAD_RISC_RAM_EXTENDED))
  191. msleep(10);
  192. } /* while */
  193. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  194. "Waited %d sec.\n",
  195. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  196. }
  197. /* Check whether we timed out */
  198. if (ha->flags.mbox_int) {
  199. uint16_t *iptr2;
  200. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  201. "Cmd=%x completed.\n", command);
  202. /* Got interrupt. Clear the flag. */
  203. ha->flags.mbox_int = 0;
  204. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  205. if ((IS_QLA82XX(ha) && ha->flags.isp82xx_fw_hung)) {
  206. ha->flags.mbox_busy = 0;
  207. /* Setting Link-Down error */
  208. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  209. ha->mcp = NULL;
  210. rval = QLA_FUNCTION_FAILED;
  211. ql_log(ql_log_warn, vha, 0x1015,
  212. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  213. goto premature_exit;
  214. }
  215. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  216. rval = QLA_FUNCTION_FAILED;
  217. /* Load return mailbox registers. */
  218. iptr2 = mcp->mb;
  219. iptr = (uint16_t *)&ha->mailbox_out[0];
  220. mboxes = mcp->in_mb;
  221. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  222. if (mboxes & BIT_0)
  223. *iptr2 = *iptr;
  224. mboxes >>= 1;
  225. iptr2++;
  226. iptr++;
  227. }
  228. } else {
  229. uint16_t mb0;
  230. uint32_t ictrl;
  231. if (IS_FWI2_CAPABLE(ha)) {
  232. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  233. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  234. } else {
  235. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  236. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  237. }
  238. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  239. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  240. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  241. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  242. /*
  243. * Attempt to capture a firmware dump for further analysis
  244. * of the current firmware state
  245. */
  246. ha->isp_ops->fw_dump(vha, 0);
  247. rval = QLA_FUNCTION_TIMEOUT;
  248. }
  249. ha->flags.mbox_busy = 0;
  250. /* Clean up */
  251. ha->mcp = NULL;
  252. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  253. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  254. "Checking for additional resp interrupt.\n");
  255. /* polling mode for non isp_abort commands. */
  256. qla2x00_poll(ha->rsp_q_map[0]);
  257. }
  258. if (rval == QLA_FUNCTION_TIMEOUT &&
  259. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  260. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  261. ha->flags.eeh_busy) {
  262. /* not in dpc. schedule it for dpc to take over. */
  263. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  264. "Timeout, schedule isp_abort_needed.\n");
  265. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  266. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  267. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  268. if (IS_QLA82XX(ha)) {
  269. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  270. "disabling pause transmit on port "
  271. "0 & 1.\n");
  272. qla82xx_wr_32(ha,
  273. QLA82XX_CRB_NIU + 0x98,
  274. CRB_NIU_XG_PAUSE_CTL_P0|
  275. CRB_NIU_XG_PAUSE_CTL_P1);
  276. }
  277. ql_log(ql_log_info, base_vha, 0x101c,
  278. "Mailbox cmd timeout occurred, cmd=0x%x, "
  279. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  280. "abort.\n", command, mcp->mb[0],
  281. ha->flags.eeh_busy);
  282. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  283. qla2xxx_wake_dpc(vha);
  284. }
  285. } else if (!abort_active) {
  286. /* call abort directly since we are in the DPC thread */
  287. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  288. "Timeout, calling abort_isp.\n");
  289. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  290. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  291. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  292. if (IS_QLA82XX(ha)) {
  293. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  294. "disabling pause transmit on port "
  295. "0 & 1.\n");
  296. qla82xx_wr_32(ha,
  297. QLA82XX_CRB_NIU + 0x98,
  298. CRB_NIU_XG_PAUSE_CTL_P0|
  299. CRB_NIU_XG_PAUSE_CTL_P1);
  300. }
  301. ql_log(ql_log_info, base_vha, 0x101e,
  302. "Mailbox cmd timeout occurred, cmd=0x%x, "
  303. "mb[0]=0x%x. Scheduling ISP abort ",
  304. command, mcp->mb[0]);
  305. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  306. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  307. /* Allow next mbx cmd to come in. */
  308. complete(&ha->mbx_cmd_comp);
  309. if (ha->isp_ops->abort_isp(vha)) {
  310. /* Failed. retry later. */
  311. set_bit(ISP_ABORT_NEEDED,
  312. &vha->dpc_flags);
  313. }
  314. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  315. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  316. "Finished abort_isp.\n");
  317. goto mbx_done;
  318. }
  319. }
  320. }
  321. premature_exit:
  322. /* Allow next mbx cmd to come in. */
  323. complete(&ha->mbx_cmd_comp);
  324. mbx_done:
  325. if (rval) {
  326. ql_log(ql_log_warn, base_vha, 0x1020,
  327. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  328. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  329. } else {
  330. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  331. }
  332. return rval;
  333. }
  334. int
  335. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  336. uint32_t risc_code_size)
  337. {
  338. int rval;
  339. struct qla_hw_data *ha = vha->hw;
  340. mbx_cmd_t mc;
  341. mbx_cmd_t *mcp = &mc;
  342. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  343. "Entered %s.\n", __func__);
  344. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  345. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  346. mcp->mb[8] = MSW(risc_addr);
  347. mcp->out_mb = MBX_8|MBX_0;
  348. } else {
  349. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  350. mcp->out_mb = MBX_0;
  351. }
  352. mcp->mb[1] = LSW(risc_addr);
  353. mcp->mb[2] = MSW(req_dma);
  354. mcp->mb[3] = LSW(req_dma);
  355. mcp->mb[6] = MSW(MSD(req_dma));
  356. mcp->mb[7] = LSW(MSD(req_dma));
  357. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  358. if (IS_FWI2_CAPABLE(ha)) {
  359. mcp->mb[4] = MSW(risc_code_size);
  360. mcp->mb[5] = LSW(risc_code_size);
  361. mcp->out_mb |= MBX_5|MBX_4;
  362. } else {
  363. mcp->mb[4] = LSW(risc_code_size);
  364. mcp->out_mb |= MBX_4;
  365. }
  366. mcp->in_mb = MBX_0;
  367. mcp->tov = MBX_TOV_SECONDS;
  368. mcp->flags = 0;
  369. rval = qla2x00_mailbox_command(vha, mcp);
  370. if (rval != QLA_SUCCESS) {
  371. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  372. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  373. } else {
  374. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  375. "Done %s.\n", __func__);
  376. }
  377. return rval;
  378. }
  379. #define EXTENDED_BB_CREDITS BIT_0
  380. /*
  381. * qla2x00_execute_fw
  382. * Start adapter firmware.
  383. *
  384. * Input:
  385. * ha = adapter block pointer.
  386. * TARGET_QUEUE_LOCK must be released.
  387. * ADAPTER_STATE_LOCK must be released.
  388. *
  389. * Returns:
  390. * qla2x00 local function return status code.
  391. *
  392. * Context:
  393. * Kernel context.
  394. */
  395. int
  396. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  397. {
  398. int rval;
  399. struct qla_hw_data *ha = vha->hw;
  400. mbx_cmd_t mc;
  401. mbx_cmd_t *mcp = &mc;
  402. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  403. "Entered %s.\n", __func__);
  404. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  405. mcp->out_mb = MBX_0;
  406. mcp->in_mb = MBX_0;
  407. if (IS_FWI2_CAPABLE(ha)) {
  408. mcp->mb[1] = MSW(risc_addr);
  409. mcp->mb[2] = LSW(risc_addr);
  410. mcp->mb[3] = 0;
  411. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  412. struct nvram_81xx *nv = ha->nvram;
  413. mcp->mb[4] = (nv->enhanced_features &
  414. EXTENDED_BB_CREDITS);
  415. } else
  416. mcp->mb[4] = 0;
  417. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  418. mcp->in_mb |= MBX_1;
  419. } else {
  420. mcp->mb[1] = LSW(risc_addr);
  421. mcp->out_mb |= MBX_1;
  422. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  423. mcp->mb[2] = 0;
  424. mcp->out_mb |= MBX_2;
  425. }
  426. }
  427. mcp->tov = MBX_TOV_SECONDS;
  428. mcp->flags = 0;
  429. rval = qla2x00_mailbox_command(vha, mcp);
  430. if (rval != QLA_SUCCESS) {
  431. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  432. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  433. } else {
  434. if (IS_FWI2_CAPABLE(ha)) {
  435. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  436. "Done exchanges=%x.\n", mcp->mb[1]);
  437. } else {
  438. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  439. "Done %s.\n", __func__);
  440. }
  441. }
  442. return rval;
  443. }
  444. /*
  445. * qla2x00_get_fw_version
  446. * Get firmware version.
  447. *
  448. * Input:
  449. * ha: adapter state pointer.
  450. * major: pointer for major number.
  451. * minor: pointer for minor number.
  452. * subminor: pointer for subminor number.
  453. *
  454. * Returns:
  455. * qla2x00 local function return status code.
  456. *
  457. * Context:
  458. * Kernel context.
  459. */
  460. int
  461. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  462. {
  463. int rval;
  464. mbx_cmd_t mc;
  465. mbx_cmd_t *mcp = &mc;
  466. struct qla_hw_data *ha = vha->hw;
  467. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  468. "Entered %s.\n", __func__);
  469. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  470. mcp->out_mb = MBX_0;
  471. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  472. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha))
  473. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  474. if (IS_FWI2_CAPABLE(ha))
  475. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  476. mcp->flags = 0;
  477. mcp->tov = MBX_TOV_SECONDS;
  478. rval = qla2x00_mailbox_command(vha, mcp);
  479. if (rval != QLA_SUCCESS)
  480. goto failed;
  481. /* Return mailbox data. */
  482. ha->fw_major_version = mcp->mb[1];
  483. ha->fw_minor_version = mcp->mb[2];
  484. ha->fw_subminor_version = mcp->mb[3];
  485. ha->fw_attributes = mcp->mb[6];
  486. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  487. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  488. else
  489. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  490. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw)) {
  491. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  492. ha->mpi_version[1] = mcp->mb[11] >> 8;
  493. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  494. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  495. ha->phy_version[0] = mcp->mb[8] & 0xff;
  496. ha->phy_version[1] = mcp->mb[9] >> 8;
  497. ha->phy_version[2] = mcp->mb[9] & 0xff;
  498. }
  499. if (IS_FWI2_CAPABLE(ha)) {
  500. ha->fw_attributes_h = mcp->mb[15];
  501. ha->fw_attributes_ext[0] = mcp->mb[16];
  502. ha->fw_attributes_ext[1] = mcp->mb[17];
  503. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  504. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  505. __func__, mcp->mb[15], mcp->mb[6]);
  506. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  507. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  508. __func__, mcp->mb[17], mcp->mb[16]);
  509. }
  510. failed:
  511. if (rval != QLA_SUCCESS) {
  512. /*EMPTY*/
  513. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  514. } else {
  515. /*EMPTY*/
  516. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  517. "Done %s.\n", __func__);
  518. }
  519. return rval;
  520. }
  521. /*
  522. * qla2x00_get_fw_options
  523. * Set firmware options.
  524. *
  525. * Input:
  526. * ha = adapter block pointer.
  527. * fwopt = pointer for firmware options.
  528. *
  529. * Returns:
  530. * qla2x00 local function return status code.
  531. *
  532. * Context:
  533. * Kernel context.
  534. */
  535. int
  536. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  537. {
  538. int rval;
  539. mbx_cmd_t mc;
  540. mbx_cmd_t *mcp = &mc;
  541. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  542. "Entered %s.\n", __func__);
  543. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  544. mcp->out_mb = MBX_0;
  545. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  546. mcp->tov = MBX_TOV_SECONDS;
  547. mcp->flags = 0;
  548. rval = qla2x00_mailbox_command(vha, mcp);
  549. if (rval != QLA_SUCCESS) {
  550. /*EMPTY*/
  551. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  552. } else {
  553. fwopts[0] = mcp->mb[0];
  554. fwopts[1] = mcp->mb[1];
  555. fwopts[2] = mcp->mb[2];
  556. fwopts[3] = mcp->mb[3];
  557. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  558. "Done %s.\n", __func__);
  559. }
  560. return rval;
  561. }
  562. /*
  563. * qla2x00_set_fw_options
  564. * Set firmware options.
  565. *
  566. * Input:
  567. * ha = adapter block pointer.
  568. * fwopt = pointer for firmware options.
  569. *
  570. * Returns:
  571. * qla2x00 local function return status code.
  572. *
  573. * Context:
  574. * Kernel context.
  575. */
  576. int
  577. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  578. {
  579. int rval;
  580. mbx_cmd_t mc;
  581. mbx_cmd_t *mcp = &mc;
  582. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  583. "Entered %s.\n", __func__);
  584. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  585. mcp->mb[1] = fwopts[1];
  586. mcp->mb[2] = fwopts[2];
  587. mcp->mb[3] = fwopts[3];
  588. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  589. mcp->in_mb = MBX_0;
  590. if (IS_FWI2_CAPABLE(vha->hw)) {
  591. mcp->in_mb |= MBX_1;
  592. } else {
  593. mcp->mb[10] = fwopts[10];
  594. mcp->mb[11] = fwopts[11];
  595. mcp->mb[12] = 0; /* Undocumented, but used */
  596. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  597. }
  598. mcp->tov = MBX_TOV_SECONDS;
  599. mcp->flags = 0;
  600. rval = qla2x00_mailbox_command(vha, mcp);
  601. fwopts[0] = mcp->mb[0];
  602. if (rval != QLA_SUCCESS) {
  603. /*EMPTY*/
  604. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  605. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  606. } else {
  607. /*EMPTY*/
  608. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  609. "Done %s.\n", __func__);
  610. }
  611. return rval;
  612. }
  613. /*
  614. * qla2x00_mbx_reg_test
  615. * Mailbox register wrap test.
  616. *
  617. * Input:
  618. * ha = adapter block pointer.
  619. * TARGET_QUEUE_LOCK must be released.
  620. * ADAPTER_STATE_LOCK must be released.
  621. *
  622. * Returns:
  623. * qla2x00 local function return status code.
  624. *
  625. * Context:
  626. * Kernel context.
  627. */
  628. int
  629. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  630. {
  631. int rval;
  632. mbx_cmd_t mc;
  633. mbx_cmd_t *mcp = &mc;
  634. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  635. "Entered %s.\n", __func__);
  636. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  637. mcp->mb[1] = 0xAAAA;
  638. mcp->mb[2] = 0x5555;
  639. mcp->mb[3] = 0xAA55;
  640. mcp->mb[4] = 0x55AA;
  641. mcp->mb[5] = 0xA5A5;
  642. mcp->mb[6] = 0x5A5A;
  643. mcp->mb[7] = 0x2525;
  644. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  645. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  646. mcp->tov = MBX_TOV_SECONDS;
  647. mcp->flags = 0;
  648. rval = qla2x00_mailbox_command(vha, mcp);
  649. if (rval == QLA_SUCCESS) {
  650. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  651. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  652. rval = QLA_FUNCTION_FAILED;
  653. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  654. mcp->mb[7] != 0x2525)
  655. rval = QLA_FUNCTION_FAILED;
  656. }
  657. if (rval != QLA_SUCCESS) {
  658. /*EMPTY*/
  659. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  660. } else {
  661. /*EMPTY*/
  662. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  663. "Done %s.\n", __func__);
  664. }
  665. return rval;
  666. }
  667. /*
  668. * qla2x00_verify_checksum
  669. * Verify firmware checksum.
  670. *
  671. * Input:
  672. * ha = adapter block pointer.
  673. * TARGET_QUEUE_LOCK must be released.
  674. * ADAPTER_STATE_LOCK must be released.
  675. *
  676. * Returns:
  677. * qla2x00 local function return status code.
  678. *
  679. * Context:
  680. * Kernel context.
  681. */
  682. int
  683. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  684. {
  685. int rval;
  686. mbx_cmd_t mc;
  687. mbx_cmd_t *mcp = &mc;
  688. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  689. "Entered %s.\n", __func__);
  690. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  691. mcp->out_mb = MBX_0;
  692. mcp->in_mb = MBX_0;
  693. if (IS_FWI2_CAPABLE(vha->hw)) {
  694. mcp->mb[1] = MSW(risc_addr);
  695. mcp->mb[2] = LSW(risc_addr);
  696. mcp->out_mb |= MBX_2|MBX_1;
  697. mcp->in_mb |= MBX_2|MBX_1;
  698. } else {
  699. mcp->mb[1] = LSW(risc_addr);
  700. mcp->out_mb |= MBX_1;
  701. mcp->in_mb |= MBX_1;
  702. }
  703. mcp->tov = MBX_TOV_SECONDS;
  704. mcp->flags = 0;
  705. rval = qla2x00_mailbox_command(vha, mcp);
  706. if (rval != QLA_SUCCESS) {
  707. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  708. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  709. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  710. } else {
  711. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  712. "Done %s.\n", __func__);
  713. }
  714. return rval;
  715. }
  716. /*
  717. * qla2x00_issue_iocb
  718. * Issue IOCB using mailbox command
  719. *
  720. * Input:
  721. * ha = adapter state pointer.
  722. * buffer = buffer pointer.
  723. * phys_addr = physical address of buffer.
  724. * size = size of buffer.
  725. * TARGET_QUEUE_LOCK must be released.
  726. * ADAPTER_STATE_LOCK must be released.
  727. *
  728. * Returns:
  729. * qla2x00 local function return status code.
  730. *
  731. * Context:
  732. * Kernel context.
  733. */
  734. int
  735. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  736. dma_addr_t phys_addr, size_t size, uint32_t tov)
  737. {
  738. int rval;
  739. mbx_cmd_t mc;
  740. mbx_cmd_t *mcp = &mc;
  741. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  742. "Entered %s.\n", __func__);
  743. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  744. mcp->mb[1] = 0;
  745. mcp->mb[2] = MSW(phys_addr);
  746. mcp->mb[3] = LSW(phys_addr);
  747. mcp->mb[6] = MSW(MSD(phys_addr));
  748. mcp->mb[7] = LSW(MSD(phys_addr));
  749. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  750. mcp->in_mb = MBX_2|MBX_0;
  751. mcp->tov = tov;
  752. mcp->flags = 0;
  753. rval = qla2x00_mailbox_command(vha, mcp);
  754. if (rval != QLA_SUCCESS) {
  755. /*EMPTY*/
  756. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  757. } else {
  758. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  759. /* Mask reserved bits. */
  760. sts_entry->entry_status &=
  761. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  762. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  763. "Done %s.\n", __func__);
  764. }
  765. return rval;
  766. }
  767. int
  768. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  769. size_t size)
  770. {
  771. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  772. MBX_TOV_SECONDS);
  773. }
  774. /*
  775. * qla2x00_abort_command
  776. * Abort command aborts a specified IOCB.
  777. *
  778. * Input:
  779. * ha = adapter block pointer.
  780. * sp = SB structure pointer.
  781. *
  782. * Returns:
  783. * qla2x00 local function return status code.
  784. *
  785. * Context:
  786. * Kernel context.
  787. */
  788. int
  789. qla2x00_abort_command(srb_t *sp)
  790. {
  791. unsigned long flags = 0;
  792. int rval;
  793. uint32_t handle = 0;
  794. mbx_cmd_t mc;
  795. mbx_cmd_t *mcp = &mc;
  796. fc_port_t *fcport = sp->fcport;
  797. scsi_qla_host_t *vha = fcport->vha;
  798. struct qla_hw_data *ha = vha->hw;
  799. struct req_que *req = vha->req;
  800. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  801. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  802. "Entered %s.\n", __func__);
  803. spin_lock_irqsave(&ha->hardware_lock, flags);
  804. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  805. if (req->outstanding_cmds[handle] == sp)
  806. break;
  807. }
  808. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  809. if (handle == req->num_outstanding_cmds) {
  810. /* command not found */
  811. return QLA_FUNCTION_FAILED;
  812. }
  813. mcp->mb[0] = MBC_ABORT_COMMAND;
  814. if (HAS_EXTENDED_IDS(ha))
  815. mcp->mb[1] = fcport->loop_id;
  816. else
  817. mcp->mb[1] = fcport->loop_id << 8;
  818. mcp->mb[2] = (uint16_t)handle;
  819. mcp->mb[3] = (uint16_t)(handle >> 16);
  820. mcp->mb[6] = (uint16_t)cmd->device->lun;
  821. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  822. mcp->in_mb = MBX_0;
  823. mcp->tov = MBX_TOV_SECONDS;
  824. mcp->flags = 0;
  825. rval = qla2x00_mailbox_command(vha, mcp);
  826. if (rval != QLA_SUCCESS) {
  827. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  828. } else {
  829. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  830. "Done %s.\n", __func__);
  831. }
  832. return rval;
  833. }
  834. int
  835. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  836. {
  837. int rval, rval2;
  838. mbx_cmd_t mc;
  839. mbx_cmd_t *mcp = &mc;
  840. scsi_qla_host_t *vha;
  841. struct req_que *req;
  842. struct rsp_que *rsp;
  843. l = l;
  844. vha = fcport->vha;
  845. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  846. "Entered %s.\n", __func__);
  847. req = vha->hw->req_q_map[0];
  848. rsp = req->rsp;
  849. mcp->mb[0] = MBC_ABORT_TARGET;
  850. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  851. if (HAS_EXTENDED_IDS(vha->hw)) {
  852. mcp->mb[1] = fcport->loop_id;
  853. mcp->mb[10] = 0;
  854. mcp->out_mb |= MBX_10;
  855. } else {
  856. mcp->mb[1] = fcport->loop_id << 8;
  857. }
  858. mcp->mb[2] = vha->hw->loop_reset_delay;
  859. mcp->mb[9] = vha->vp_idx;
  860. mcp->in_mb = MBX_0;
  861. mcp->tov = MBX_TOV_SECONDS;
  862. mcp->flags = 0;
  863. rval = qla2x00_mailbox_command(vha, mcp);
  864. if (rval != QLA_SUCCESS) {
  865. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  866. "Failed=%x.\n", rval);
  867. }
  868. /* Issue marker IOCB. */
  869. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  870. MK_SYNC_ID);
  871. if (rval2 != QLA_SUCCESS) {
  872. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  873. "Failed to issue marker IOCB (%x).\n", rval2);
  874. } else {
  875. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  876. "Done %s.\n", __func__);
  877. }
  878. return rval;
  879. }
  880. int
  881. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  882. {
  883. int rval, rval2;
  884. mbx_cmd_t mc;
  885. mbx_cmd_t *mcp = &mc;
  886. scsi_qla_host_t *vha;
  887. struct req_que *req;
  888. struct rsp_que *rsp;
  889. vha = fcport->vha;
  890. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  891. "Entered %s.\n", __func__);
  892. req = vha->hw->req_q_map[0];
  893. rsp = req->rsp;
  894. mcp->mb[0] = MBC_LUN_RESET;
  895. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  896. if (HAS_EXTENDED_IDS(vha->hw))
  897. mcp->mb[1] = fcport->loop_id;
  898. else
  899. mcp->mb[1] = fcport->loop_id << 8;
  900. mcp->mb[2] = l;
  901. mcp->mb[3] = 0;
  902. mcp->mb[9] = vha->vp_idx;
  903. mcp->in_mb = MBX_0;
  904. mcp->tov = MBX_TOV_SECONDS;
  905. mcp->flags = 0;
  906. rval = qla2x00_mailbox_command(vha, mcp);
  907. if (rval != QLA_SUCCESS) {
  908. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  909. }
  910. /* Issue marker IOCB. */
  911. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  912. MK_SYNC_ID_LUN);
  913. if (rval2 != QLA_SUCCESS) {
  914. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  915. "Failed to issue marker IOCB (%x).\n", rval2);
  916. } else {
  917. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  918. "Done %s.\n", __func__);
  919. }
  920. return rval;
  921. }
  922. /*
  923. * qla2x00_get_adapter_id
  924. * Get adapter ID and topology.
  925. *
  926. * Input:
  927. * ha = adapter block pointer.
  928. * id = pointer for loop ID.
  929. * al_pa = pointer for AL_PA.
  930. * area = pointer for area.
  931. * domain = pointer for domain.
  932. * top = pointer for topology.
  933. * TARGET_QUEUE_LOCK must be released.
  934. * ADAPTER_STATE_LOCK must be released.
  935. *
  936. * Returns:
  937. * qla2x00 local function return status code.
  938. *
  939. * Context:
  940. * Kernel context.
  941. */
  942. int
  943. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  944. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  945. {
  946. int rval;
  947. mbx_cmd_t mc;
  948. mbx_cmd_t *mcp = &mc;
  949. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  950. "Entered %s.\n", __func__);
  951. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  952. mcp->mb[9] = vha->vp_idx;
  953. mcp->out_mb = MBX_9|MBX_0;
  954. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  955. if (IS_CNA_CAPABLE(vha->hw))
  956. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  957. mcp->tov = MBX_TOV_SECONDS;
  958. mcp->flags = 0;
  959. rval = qla2x00_mailbox_command(vha, mcp);
  960. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  961. rval = QLA_COMMAND_ERROR;
  962. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  963. rval = QLA_INVALID_COMMAND;
  964. /* Return data. */
  965. *id = mcp->mb[1];
  966. *al_pa = LSB(mcp->mb[2]);
  967. *area = MSB(mcp->mb[2]);
  968. *domain = LSB(mcp->mb[3]);
  969. *top = mcp->mb[6];
  970. *sw_cap = mcp->mb[7];
  971. if (rval != QLA_SUCCESS) {
  972. /*EMPTY*/
  973. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  974. } else {
  975. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  976. "Done %s.\n", __func__);
  977. if (IS_CNA_CAPABLE(vha->hw)) {
  978. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  979. vha->fcoe_fcf_idx = mcp->mb[10];
  980. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  981. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  982. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  983. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  984. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  985. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  986. }
  987. }
  988. return rval;
  989. }
  990. /*
  991. * qla2x00_get_retry_cnt
  992. * Get current firmware login retry count and delay.
  993. *
  994. * Input:
  995. * ha = adapter block pointer.
  996. * retry_cnt = pointer to login retry count.
  997. * tov = pointer to login timeout value.
  998. *
  999. * Returns:
  1000. * qla2x00 local function return status code.
  1001. *
  1002. * Context:
  1003. * Kernel context.
  1004. */
  1005. int
  1006. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1007. uint16_t *r_a_tov)
  1008. {
  1009. int rval;
  1010. uint16_t ratov;
  1011. mbx_cmd_t mc;
  1012. mbx_cmd_t *mcp = &mc;
  1013. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1014. "Entered %s.\n", __func__);
  1015. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1016. mcp->out_mb = MBX_0;
  1017. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1018. mcp->tov = MBX_TOV_SECONDS;
  1019. mcp->flags = 0;
  1020. rval = qla2x00_mailbox_command(vha, mcp);
  1021. if (rval != QLA_SUCCESS) {
  1022. /*EMPTY*/
  1023. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1024. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1025. } else {
  1026. /* Convert returned data and check our values. */
  1027. *r_a_tov = mcp->mb[3] / 2;
  1028. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1029. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1030. /* Update to the larger values */
  1031. *retry_cnt = (uint8_t)mcp->mb[1];
  1032. *tov = ratov;
  1033. }
  1034. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1035. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1036. }
  1037. return rval;
  1038. }
  1039. /*
  1040. * qla2x00_init_firmware
  1041. * Initialize adapter firmware.
  1042. *
  1043. * Input:
  1044. * ha = adapter block pointer.
  1045. * dptr = Initialization control block pointer.
  1046. * size = size of initialization control block.
  1047. * TARGET_QUEUE_LOCK must be released.
  1048. * ADAPTER_STATE_LOCK must be released.
  1049. *
  1050. * Returns:
  1051. * qla2x00 local function return status code.
  1052. *
  1053. * Context:
  1054. * Kernel context.
  1055. */
  1056. int
  1057. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1058. {
  1059. int rval;
  1060. mbx_cmd_t mc;
  1061. mbx_cmd_t *mcp = &mc;
  1062. struct qla_hw_data *ha = vha->hw;
  1063. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1064. "Entered %s.\n", __func__);
  1065. if (IS_QLA82XX(ha) && ql2xdbwr)
  1066. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1067. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1068. if (ha->flags.npiv_supported)
  1069. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1070. else
  1071. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1072. mcp->mb[1] = 0;
  1073. mcp->mb[2] = MSW(ha->init_cb_dma);
  1074. mcp->mb[3] = LSW(ha->init_cb_dma);
  1075. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1076. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1077. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1078. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1079. mcp->mb[1] = BIT_0;
  1080. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1081. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1082. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1083. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1084. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1085. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1086. }
  1087. /* 1 and 2 should normally be captured. */
  1088. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1089. if (IS_QLA83XX(ha))
  1090. /* mb3 is additional info about the installed SFP. */
  1091. mcp->in_mb |= MBX_3;
  1092. mcp->buf_size = size;
  1093. mcp->flags = MBX_DMA_OUT;
  1094. mcp->tov = MBX_TOV_SECONDS;
  1095. rval = qla2x00_mailbox_command(vha, mcp);
  1096. if (rval != QLA_SUCCESS) {
  1097. /*EMPTY*/
  1098. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1099. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1100. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1101. } else {
  1102. /*EMPTY*/
  1103. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1104. "Done %s.\n", __func__);
  1105. }
  1106. return rval;
  1107. }
  1108. /*
  1109. * qla2x00_get_node_name_list
  1110. * Issue get node name list mailbox command, kmalloc()
  1111. * and return the resulting list. Caller must kfree() it!
  1112. *
  1113. * Input:
  1114. * ha = adapter state pointer.
  1115. * out_data = resulting list
  1116. * out_len = length of the resulting list
  1117. *
  1118. * Returns:
  1119. * qla2x00 local function return status code.
  1120. *
  1121. * Context:
  1122. * Kernel context.
  1123. */
  1124. int
  1125. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1126. {
  1127. struct qla_hw_data *ha = vha->hw;
  1128. struct qla_port_24xx_data *list = NULL;
  1129. void *pmap;
  1130. mbx_cmd_t mc;
  1131. dma_addr_t pmap_dma;
  1132. ulong dma_size;
  1133. int rval, left;
  1134. left = 1;
  1135. while (left > 0) {
  1136. dma_size = left * sizeof(*list);
  1137. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1138. &pmap_dma, GFP_KERNEL);
  1139. if (!pmap) {
  1140. ql_log(ql_log_warn, vha, 0x113f,
  1141. "%s(%ld): DMA Alloc failed of %ld\n",
  1142. __func__, vha->host_no, dma_size);
  1143. rval = QLA_MEMORY_ALLOC_FAILED;
  1144. goto out;
  1145. }
  1146. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1147. mc.mb[1] = BIT_1 | BIT_3;
  1148. mc.mb[2] = MSW(pmap_dma);
  1149. mc.mb[3] = LSW(pmap_dma);
  1150. mc.mb[6] = MSW(MSD(pmap_dma));
  1151. mc.mb[7] = LSW(MSD(pmap_dma));
  1152. mc.mb[8] = dma_size;
  1153. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1154. mc.in_mb = MBX_0|MBX_1;
  1155. mc.tov = 30;
  1156. mc.flags = MBX_DMA_IN;
  1157. rval = qla2x00_mailbox_command(vha, &mc);
  1158. if (rval != QLA_SUCCESS) {
  1159. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1160. (mc.mb[1] == 0xA)) {
  1161. left += le16_to_cpu(mc.mb[2]) /
  1162. sizeof(struct qla_port_24xx_data);
  1163. goto restart;
  1164. }
  1165. goto out_free;
  1166. }
  1167. left = 0;
  1168. list = kzalloc(dma_size, GFP_KERNEL);
  1169. if (!list) {
  1170. ql_log(ql_log_warn, vha, 0x1140,
  1171. "%s(%ld): failed to allocate node names list "
  1172. "structure.\n", __func__, vha->host_no);
  1173. rval = QLA_MEMORY_ALLOC_FAILED;
  1174. goto out_free;
  1175. }
  1176. memcpy(list, pmap, dma_size);
  1177. restart:
  1178. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1179. }
  1180. *out_data = list;
  1181. *out_len = dma_size;
  1182. out:
  1183. return rval;
  1184. out_free:
  1185. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1186. return rval;
  1187. }
  1188. /*
  1189. * qla2x00_get_port_database
  1190. * Issue normal/enhanced get port database mailbox command
  1191. * and copy device name as necessary.
  1192. *
  1193. * Input:
  1194. * ha = adapter state pointer.
  1195. * dev = structure pointer.
  1196. * opt = enhanced cmd option byte.
  1197. *
  1198. * Returns:
  1199. * qla2x00 local function return status code.
  1200. *
  1201. * Context:
  1202. * Kernel context.
  1203. */
  1204. int
  1205. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1206. {
  1207. int rval;
  1208. mbx_cmd_t mc;
  1209. mbx_cmd_t *mcp = &mc;
  1210. port_database_t *pd;
  1211. struct port_database_24xx *pd24;
  1212. dma_addr_t pd_dma;
  1213. struct qla_hw_data *ha = vha->hw;
  1214. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1215. "Entered %s.\n", __func__);
  1216. pd24 = NULL;
  1217. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1218. if (pd == NULL) {
  1219. ql_log(ql_log_warn, vha, 0x1050,
  1220. "Failed to allocate port database structure.\n");
  1221. return QLA_MEMORY_ALLOC_FAILED;
  1222. }
  1223. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1224. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1225. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1226. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1227. mcp->mb[2] = MSW(pd_dma);
  1228. mcp->mb[3] = LSW(pd_dma);
  1229. mcp->mb[6] = MSW(MSD(pd_dma));
  1230. mcp->mb[7] = LSW(MSD(pd_dma));
  1231. mcp->mb[9] = vha->vp_idx;
  1232. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1233. mcp->in_mb = MBX_0;
  1234. if (IS_FWI2_CAPABLE(ha)) {
  1235. mcp->mb[1] = fcport->loop_id;
  1236. mcp->mb[10] = opt;
  1237. mcp->out_mb |= MBX_10|MBX_1;
  1238. mcp->in_mb |= MBX_1;
  1239. } else if (HAS_EXTENDED_IDS(ha)) {
  1240. mcp->mb[1] = fcport->loop_id;
  1241. mcp->mb[10] = opt;
  1242. mcp->out_mb |= MBX_10|MBX_1;
  1243. } else {
  1244. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1245. mcp->out_mb |= MBX_1;
  1246. }
  1247. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1248. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1249. mcp->flags = MBX_DMA_IN;
  1250. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1251. rval = qla2x00_mailbox_command(vha, mcp);
  1252. if (rval != QLA_SUCCESS)
  1253. goto gpd_error_out;
  1254. if (IS_FWI2_CAPABLE(ha)) {
  1255. uint64_t zero = 0;
  1256. pd24 = (struct port_database_24xx *) pd;
  1257. /* Check for logged in state. */
  1258. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1259. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1260. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1261. "Unable to verify login-state (%x/%x) for "
  1262. "loop_id %x.\n", pd24->current_login_state,
  1263. pd24->last_login_state, fcport->loop_id);
  1264. rval = QLA_FUNCTION_FAILED;
  1265. goto gpd_error_out;
  1266. }
  1267. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1268. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1269. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1270. /* We lost the device mid way. */
  1271. rval = QLA_NOT_LOGGED_IN;
  1272. goto gpd_error_out;
  1273. }
  1274. /* Names are little-endian. */
  1275. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1276. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1277. /* Get port_id of device. */
  1278. fcport->d_id.b.domain = pd24->port_id[0];
  1279. fcport->d_id.b.area = pd24->port_id[1];
  1280. fcport->d_id.b.al_pa = pd24->port_id[2];
  1281. fcport->d_id.b.rsvd_1 = 0;
  1282. /* If not target must be initiator or unknown type. */
  1283. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1284. fcport->port_type = FCT_INITIATOR;
  1285. else
  1286. fcport->port_type = FCT_TARGET;
  1287. /* Passback COS information. */
  1288. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1289. FC_COS_CLASS2 : FC_COS_CLASS3;
  1290. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1291. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1292. } else {
  1293. uint64_t zero = 0;
  1294. /* Check for logged in state. */
  1295. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1296. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1297. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1298. "Unable to verify login-state (%x/%x) - "
  1299. "portid=%02x%02x%02x.\n", pd->master_state,
  1300. pd->slave_state, fcport->d_id.b.domain,
  1301. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1302. rval = QLA_FUNCTION_FAILED;
  1303. goto gpd_error_out;
  1304. }
  1305. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1306. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1307. memcmp(fcport->port_name, pd->port_name, 8))) {
  1308. /* We lost the device mid way. */
  1309. rval = QLA_NOT_LOGGED_IN;
  1310. goto gpd_error_out;
  1311. }
  1312. /* Names are little-endian. */
  1313. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1314. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1315. /* Get port_id of device. */
  1316. fcport->d_id.b.domain = pd->port_id[0];
  1317. fcport->d_id.b.area = pd->port_id[3];
  1318. fcport->d_id.b.al_pa = pd->port_id[2];
  1319. fcport->d_id.b.rsvd_1 = 0;
  1320. /* If not target must be initiator or unknown type. */
  1321. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1322. fcport->port_type = FCT_INITIATOR;
  1323. else
  1324. fcport->port_type = FCT_TARGET;
  1325. /* Passback COS information. */
  1326. fcport->supported_classes = (pd->options & BIT_4) ?
  1327. FC_COS_CLASS2: FC_COS_CLASS3;
  1328. }
  1329. gpd_error_out:
  1330. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1331. if (rval != QLA_SUCCESS) {
  1332. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1333. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1334. mcp->mb[0], mcp->mb[1]);
  1335. } else {
  1336. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1337. "Done %s.\n", __func__);
  1338. }
  1339. return rval;
  1340. }
  1341. /*
  1342. * qla2x00_get_firmware_state
  1343. * Get adapter firmware state.
  1344. *
  1345. * Input:
  1346. * ha = adapter block pointer.
  1347. * dptr = pointer for firmware state.
  1348. * TARGET_QUEUE_LOCK must be released.
  1349. * ADAPTER_STATE_LOCK must be released.
  1350. *
  1351. * Returns:
  1352. * qla2x00 local function return status code.
  1353. *
  1354. * Context:
  1355. * Kernel context.
  1356. */
  1357. int
  1358. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1359. {
  1360. int rval;
  1361. mbx_cmd_t mc;
  1362. mbx_cmd_t *mcp = &mc;
  1363. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1364. "Entered %s.\n", __func__);
  1365. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1366. mcp->out_mb = MBX_0;
  1367. if (IS_FWI2_CAPABLE(vha->hw))
  1368. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1369. else
  1370. mcp->in_mb = MBX_1|MBX_0;
  1371. mcp->tov = MBX_TOV_SECONDS;
  1372. mcp->flags = 0;
  1373. rval = qla2x00_mailbox_command(vha, mcp);
  1374. /* Return firmware states. */
  1375. states[0] = mcp->mb[1];
  1376. if (IS_FWI2_CAPABLE(vha->hw)) {
  1377. states[1] = mcp->mb[2];
  1378. states[2] = mcp->mb[3];
  1379. states[3] = mcp->mb[4];
  1380. states[4] = mcp->mb[5];
  1381. }
  1382. if (rval != QLA_SUCCESS) {
  1383. /*EMPTY*/
  1384. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1385. } else {
  1386. /*EMPTY*/
  1387. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1388. "Done %s.\n", __func__);
  1389. }
  1390. return rval;
  1391. }
  1392. /*
  1393. * qla2x00_get_port_name
  1394. * Issue get port name mailbox command.
  1395. * Returned name is in big endian format.
  1396. *
  1397. * Input:
  1398. * ha = adapter block pointer.
  1399. * loop_id = loop ID of device.
  1400. * name = pointer for name.
  1401. * TARGET_QUEUE_LOCK must be released.
  1402. * ADAPTER_STATE_LOCK must be released.
  1403. *
  1404. * Returns:
  1405. * qla2x00 local function return status code.
  1406. *
  1407. * Context:
  1408. * Kernel context.
  1409. */
  1410. int
  1411. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1412. uint8_t opt)
  1413. {
  1414. int rval;
  1415. mbx_cmd_t mc;
  1416. mbx_cmd_t *mcp = &mc;
  1417. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1418. "Entered %s.\n", __func__);
  1419. mcp->mb[0] = MBC_GET_PORT_NAME;
  1420. mcp->mb[9] = vha->vp_idx;
  1421. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1422. if (HAS_EXTENDED_IDS(vha->hw)) {
  1423. mcp->mb[1] = loop_id;
  1424. mcp->mb[10] = opt;
  1425. mcp->out_mb |= MBX_10;
  1426. } else {
  1427. mcp->mb[1] = loop_id << 8 | opt;
  1428. }
  1429. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1430. mcp->tov = MBX_TOV_SECONDS;
  1431. mcp->flags = 0;
  1432. rval = qla2x00_mailbox_command(vha, mcp);
  1433. if (rval != QLA_SUCCESS) {
  1434. /*EMPTY*/
  1435. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1436. } else {
  1437. if (name != NULL) {
  1438. /* This function returns name in big endian. */
  1439. name[0] = MSB(mcp->mb[2]);
  1440. name[1] = LSB(mcp->mb[2]);
  1441. name[2] = MSB(mcp->mb[3]);
  1442. name[3] = LSB(mcp->mb[3]);
  1443. name[4] = MSB(mcp->mb[6]);
  1444. name[5] = LSB(mcp->mb[6]);
  1445. name[6] = MSB(mcp->mb[7]);
  1446. name[7] = LSB(mcp->mb[7]);
  1447. }
  1448. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1449. "Done %s.\n", __func__);
  1450. }
  1451. return rval;
  1452. }
  1453. /*
  1454. * qla24xx_link_initialization
  1455. * Issue link initialization mailbox command.
  1456. *
  1457. * Input:
  1458. * ha = adapter block pointer.
  1459. * TARGET_QUEUE_LOCK must be released.
  1460. * ADAPTER_STATE_LOCK must be released.
  1461. *
  1462. * Returns:
  1463. * qla2x00 local function return status code.
  1464. *
  1465. * Context:
  1466. * Kernel context.
  1467. */
  1468. int
  1469. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1470. {
  1471. int rval;
  1472. mbx_cmd_t mc;
  1473. mbx_cmd_t *mcp = &mc;
  1474. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1475. "Entered %s.\n", __func__);
  1476. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1477. return QLA_FUNCTION_FAILED;
  1478. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1479. mcp->mb[1] = BIT_6|BIT_4;
  1480. mcp->mb[2] = 0;
  1481. mcp->mb[3] = 0;
  1482. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1483. mcp->in_mb = MBX_0;
  1484. mcp->tov = MBX_TOV_SECONDS;
  1485. mcp->flags = 0;
  1486. rval = qla2x00_mailbox_command(vha, mcp);
  1487. if (rval != QLA_SUCCESS) {
  1488. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1489. } else {
  1490. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1491. "Done %s.\n", __func__);
  1492. }
  1493. return rval;
  1494. }
  1495. /*
  1496. * qla2x00_lip_reset
  1497. * Issue LIP reset mailbox command.
  1498. *
  1499. * Input:
  1500. * ha = adapter block pointer.
  1501. * TARGET_QUEUE_LOCK must be released.
  1502. * ADAPTER_STATE_LOCK must be released.
  1503. *
  1504. * Returns:
  1505. * qla2x00 local function return status code.
  1506. *
  1507. * Context:
  1508. * Kernel context.
  1509. */
  1510. int
  1511. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1512. {
  1513. int rval;
  1514. mbx_cmd_t mc;
  1515. mbx_cmd_t *mcp = &mc;
  1516. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1517. "Entered %s.\n", __func__);
  1518. if (IS_CNA_CAPABLE(vha->hw)) {
  1519. /* Logout across all FCFs. */
  1520. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1521. mcp->mb[1] = BIT_1;
  1522. mcp->mb[2] = 0;
  1523. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1524. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1525. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1526. mcp->mb[1] = BIT_6;
  1527. mcp->mb[2] = 0;
  1528. mcp->mb[3] = vha->hw->loop_reset_delay;
  1529. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1530. } else {
  1531. mcp->mb[0] = MBC_LIP_RESET;
  1532. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1533. if (HAS_EXTENDED_IDS(vha->hw)) {
  1534. mcp->mb[1] = 0x00ff;
  1535. mcp->mb[10] = 0;
  1536. mcp->out_mb |= MBX_10;
  1537. } else {
  1538. mcp->mb[1] = 0xff00;
  1539. }
  1540. mcp->mb[2] = vha->hw->loop_reset_delay;
  1541. mcp->mb[3] = 0;
  1542. }
  1543. mcp->in_mb = MBX_0;
  1544. mcp->tov = MBX_TOV_SECONDS;
  1545. mcp->flags = 0;
  1546. rval = qla2x00_mailbox_command(vha, mcp);
  1547. if (rval != QLA_SUCCESS) {
  1548. /*EMPTY*/
  1549. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1550. } else {
  1551. /*EMPTY*/
  1552. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1553. "Done %s.\n", __func__);
  1554. }
  1555. return rval;
  1556. }
  1557. /*
  1558. * qla2x00_send_sns
  1559. * Send SNS command.
  1560. *
  1561. * Input:
  1562. * ha = adapter block pointer.
  1563. * sns = pointer for command.
  1564. * cmd_size = command size.
  1565. * buf_size = response/command size.
  1566. * TARGET_QUEUE_LOCK must be released.
  1567. * ADAPTER_STATE_LOCK must be released.
  1568. *
  1569. * Returns:
  1570. * qla2x00 local function return status code.
  1571. *
  1572. * Context:
  1573. * Kernel context.
  1574. */
  1575. int
  1576. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1577. uint16_t cmd_size, size_t buf_size)
  1578. {
  1579. int rval;
  1580. mbx_cmd_t mc;
  1581. mbx_cmd_t *mcp = &mc;
  1582. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1583. "Entered %s.\n", __func__);
  1584. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1585. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1586. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1587. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1588. mcp->mb[1] = cmd_size;
  1589. mcp->mb[2] = MSW(sns_phys_address);
  1590. mcp->mb[3] = LSW(sns_phys_address);
  1591. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1592. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1593. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1594. mcp->in_mb = MBX_0|MBX_1;
  1595. mcp->buf_size = buf_size;
  1596. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1597. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1598. rval = qla2x00_mailbox_command(vha, mcp);
  1599. if (rval != QLA_SUCCESS) {
  1600. /*EMPTY*/
  1601. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1602. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1603. rval, mcp->mb[0], mcp->mb[1]);
  1604. } else {
  1605. /*EMPTY*/
  1606. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1607. "Done %s.\n", __func__);
  1608. }
  1609. return rval;
  1610. }
  1611. int
  1612. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1613. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1614. {
  1615. int rval;
  1616. struct logio_entry_24xx *lg;
  1617. dma_addr_t lg_dma;
  1618. uint32_t iop[2];
  1619. struct qla_hw_data *ha = vha->hw;
  1620. struct req_que *req;
  1621. struct rsp_que *rsp;
  1622. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1623. "Entered %s.\n", __func__);
  1624. if (ha->flags.cpu_affinity_enabled)
  1625. req = ha->req_q_map[0];
  1626. else
  1627. req = vha->req;
  1628. rsp = req->rsp;
  1629. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1630. if (lg == NULL) {
  1631. ql_log(ql_log_warn, vha, 0x1062,
  1632. "Failed to allocate login IOCB.\n");
  1633. return QLA_MEMORY_ALLOC_FAILED;
  1634. }
  1635. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1636. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1637. lg->entry_count = 1;
  1638. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1639. lg->nport_handle = cpu_to_le16(loop_id);
  1640. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1641. if (opt & BIT_0)
  1642. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1643. if (opt & BIT_1)
  1644. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1645. lg->port_id[0] = al_pa;
  1646. lg->port_id[1] = area;
  1647. lg->port_id[2] = domain;
  1648. lg->vp_index = vha->vp_idx;
  1649. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1650. (ha->r_a_tov / 10 * 2) + 2);
  1651. if (rval != QLA_SUCCESS) {
  1652. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1653. "Failed to issue login IOCB (%x).\n", rval);
  1654. } else if (lg->entry_status != 0) {
  1655. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1656. "Failed to complete IOCB -- error status (%x).\n",
  1657. lg->entry_status);
  1658. rval = QLA_FUNCTION_FAILED;
  1659. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1660. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1661. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1662. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1663. "Failed to complete IOCB -- completion status (%x) "
  1664. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1665. iop[0], iop[1]);
  1666. switch (iop[0]) {
  1667. case LSC_SCODE_PORTID_USED:
  1668. mb[0] = MBS_PORT_ID_USED;
  1669. mb[1] = LSW(iop[1]);
  1670. break;
  1671. case LSC_SCODE_NPORT_USED:
  1672. mb[0] = MBS_LOOP_ID_USED;
  1673. break;
  1674. case LSC_SCODE_NOLINK:
  1675. case LSC_SCODE_NOIOCB:
  1676. case LSC_SCODE_NOXCB:
  1677. case LSC_SCODE_CMD_FAILED:
  1678. case LSC_SCODE_NOFABRIC:
  1679. case LSC_SCODE_FW_NOT_READY:
  1680. case LSC_SCODE_NOT_LOGGED_IN:
  1681. case LSC_SCODE_NOPCB:
  1682. case LSC_SCODE_ELS_REJECT:
  1683. case LSC_SCODE_CMD_PARAM_ERR:
  1684. case LSC_SCODE_NONPORT:
  1685. case LSC_SCODE_LOGGED_IN:
  1686. case LSC_SCODE_NOFLOGI_ACC:
  1687. default:
  1688. mb[0] = MBS_COMMAND_ERROR;
  1689. break;
  1690. }
  1691. } else {
  1692. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1693. "Done %s.\n", __func__);
  1694. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1695. mb[0] = MBS_COMMAND_COMPLETE;
  1696. mb[1] = 0;
  1697. if (iop[0] & BIT_4) {
  1698. if (iop[0] & BIT_8)
  1699. mb[1] |= BIT_1;
  1700. } else
  1701. mb[1] = BIT_0;
  1702. /* Passback COS information. */
  1703. mb[10] = 0;
  1704. if (lg->io_parameter[7] || lg->io_parameter[8])
  1705. mb[10] |= BIT_0; /* Class 2. */
  1706. if (lg->io_parameter[9] || lg->io_parameter[10])
  1707. mb[10] |= BIT_1; /* Class 3. */
  1708. if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
  1709. mb[10] |= BIT_7; /* Confirmed Completion
  1710. * Allowed
  1711. */
  1712. }
  1713. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1714. return rval;
  1715. }
  1716. /*
  1717. * qla2x00_login_fabric
  1718. * Issue login fabric port mailbox command.
  1719. *
  1720. * Input:
  1721. * ha = adapter block pointer.
  1722. * loop_id = device loop ID.
  1723. * domain = device domain.
  1724. * area = device area.
  1725. * al_pa = device AL_PA.
  1726. * status = pointer for return status.
  1727. * opt = command options.
  1728. * TARGET_QUEUE_LOCK must be released.
  1729. * ADAPTER_STATE_LOCK must be released.
  1730. *
  1731. * Returns:
  1732. * qla2x00 local function return status code.
  1733. *
  1734. * Context:
  1735. * Kernel context.
  1736. */
  1737. int
  1738. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1739. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1740. {
  1741. int rval;
  1742. mbx_cmd_t mc;
  1743. mbx_cmd_t *mcp = &mc;
  1744. struct qla_hw_data *ha = vha->hw;
  1745. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  1746. "Entered %s.\n", __func__);
  1747. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1748. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1749. if (HAS_EXTENDED_IDS(ha)) {
  1750. mcp->mb[1] = loop_id;
  1751. mcp->mb[10] = opt;
  1752. mcp->out_mb |= MBX_10;
  1753. } else {
  1754. mcp->mb[1] = (loop_id << 8) | opt;
  1755. }
  1756. mcp->mb[2] = domain;
  1757. mcp->mb[3] = area << 8 | al_pa;
  1758. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1759. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1760. mcp->flags = 0;
  1761. rval = qla2x00_mailbox_command(vha, mcp);
  1762. /* Return mailbox statuses. */
  1763. if (mb != NULL) {
  1764. mb[0] = mcp->mb[0];
  1765. mb[1] = mcp->mb[1];
  1766. mb[2] = mcp->mb[2];
  1767. mb[6] = mcp->mb[6];
  1768. mb[7] = mcp->mb[7];
  1769. /* COS retrieved from Get-Port-Database mailbox command. */
  1770. mb[10] = 0;
  1771. }
  1772. if (rval != QLA_SUCCESS) {
  1773. /* RLU tmp code: need to change main mailbox_command function to
  1774. * return ok even when the mailbox completion value is not
  1775. * SUCCESS. The caller needs to be responsible to interpret
  1776. * the return values of this mailbox command if we're not
  1777. * to change too much of the existing code.
  1778. */
  1779. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1780. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1781. mcp->mb[0] == 0x4006)
  1782. rval = QLA_SUCCESS;
  1783. /*EMPTY*/
  1784. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1785. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1786. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1787. } else {
  1788. /*EMPTY*/
  1789. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  1790. "Done %s.\n", __func__);
  1791. }
  1792. return rval;
  1793. }
  1794. /*
  1795. * qla2x00_login_local_device
  1796. * Issue login loop port mailbox command.
  1797. *
  1798. * Input:
  1799. * ha = adapter block pointer.
  1800. * loop_id = device loop ID.
  1801. * opt = command options.
  1802. *
  1803. * Returns:
  1804. * Return status code.
  1805. *
  1806. * Context:
  1807. * Kernel context.
  1808. *
  1809. */
  1810. int
  1811. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1812. uint16_t *mb_ret, uint8_t opt)
  1813. {
  1814. int rval;
  1815. mbx_cmd_t mc;
  1816. mbx_cmd_t *mcp = &mc;
  1817. struct qla_hw_data *ha = vha->hw;
  1818. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  1819. "Entered %s.\n", __func__);
  1820. if (IS_FWI2_CAPABLE(ha))
  1821. return qla24xx_login_fabric(vha, fcport->loop_id,
  1822. fcport->d_id.b.domain, fcport->d_id.b.area,
  1823. fcport->d_id.b.al_pa, mb_ret, opt);
  1824. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1825. if (HAS_EXTENDED_IDS(ha))
  1826. mcp->mb[1] = fcport->loop_id;
  1827. else
  1828. mcp->mb[1] = fcport->loop_id << 8;
  1829. mcp->mb[2] = opt;
  1830. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1831. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1832. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1833. mcp->flags = 0;
  1834. rval = qla2x00_mailbox_command(vha, mcp);
  1835. /* Return mailbox statuses. */
  1836. if (mb_ret != NULL) {
  1837. mb_ret[0] = mcp->mb[0];
  1838. mb_ret[1] = mcp->mb[1];
  1839. mb_ret[6] = mcp->mb[6];
  1840. mb_ret[7] = mcp->mb[7];
  1841. }
  1842. if (rval != QLA_SUCCESS) {
  1843. /* AV tmp code: need to change main mailbox_command function to
  1844. * return ok even when the mailbox completion value is not
  1845. * SUCCESS. The caller needs to be responsible to interpret
  1846. * the return values of this mailbox command if we're not
  1847. * to change too much of the existing code.
  1848. */
  1849. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1850. rval = QLA_SUCCESS;
  1851. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1852. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1853. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1854. } else {
  1855. /*EMPTY*/
  1856. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  1857. "Done %s.\n", __func__);
  1858. }
  1859. return (rval);
  1860. }
  1861. int
  1862. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1863. uint8_t area, uint8_t al_pa)
  1864. {
  1865. int rval;
  1866. struct logio_entry_24xx *lg;
  1867. dma_addr_t lg_dma;
  1868. struct qla_hw_data *ha = vha->hw;
  1869. struct req_que *req;
  1870. struct rsp_que *rsp;
  1871. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  1872. "Entered %s.\n", __func__);
  1873. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1874. if (lg == NULL) {
  1875. ql_log(ql_log_warn, vha, 0x106e,
  1876. "Failed to allocate logout IOCB.\n");
  1877. return QLA_MEMORY_ALLOC_FAILED;
  1878. }
  1879. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1880. if (ql2xmaxqueues > 1)
  1881. req = ha->req_q_map[0];
  1882. else
  1883. req = vha->req;
  1884. rsp = req->rsp;
  1885. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1886. lg->entry_count = 1;
  1887. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1888. lg->nport_handle = cpu_to_le16(loop_id);
  1889. lg->control_flags =
  1890. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1891. LCF_FREE_NPORT);
  1892. lg->port_id[0] = al_pa;
  1893. lg->port_id[1] = area;
  1894. lg->port_id[2] = domain;
  1895. lg->vp_index = vha->vp_idx;
  1896. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1897. (ha->r_a_tov / 10 * 2) + 2);
  1898. if (rval != QLA_SUCCESS) {
  1899. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1900. "Failed to issue logout IOCB (%x).\n", rval);
  1901. } else if (lg->entry_status != 0) {
  1902. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1903. "Failed to complete IOCB -- error status (%x).\n",
  1904. lg->entry_status);
  1905. rval = QLA_FUNCTION_FAILED;
  1906. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1907. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1908. "Failed to complete IOCB -- completion status (%x) "
  1909. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1910. le32_to_cpu(lg->io_parameter[0]),
  1911. le32_to_cpu(lg->io_parameter[1]));
  1912. } else {
  1913. /*EMPTY*/
  1914. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  1915. "Done %s.\n", __func__);
  1916. }
  1917. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1918. return rval;
  1919. }
  1920. /*
  1921. * qla2x00_fabric_logout
  1922. * Issue logout fabric port mailbox command.
  1923. *
  1924. * Input:
  1925. * ha = adapter block pointer.
  1926. * loop_id = device loop ID.
  1927. * TARGET_QUEUE_LOCK must be released.
  1928. * ADAPTER_STATE_LOCK must be released.
  1929. *
  1930. * Returns:
  1931. * qla2x00 local function return status code.
  1932. *
  1933. * Context:
  1934. * Kernel context.
  1935. */
  1936. int
  1937. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1938. uint8_t area, uint8_t al_pa)
  1939. {
  1940. int rval;
  1941. mbx_cmd_t mc;
  1942. mbx_cmd_t *mcp = &mc;
  1943. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  1944. "Entered %s.\n", __func__);
  1945. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1946. mcp->out_mb = MBX_1|MBX_0;
  1947. if (HAS_EXTENDED_IDS(vha->hw)) {
  1948. mcp->mb[1] = loop_id;
  1949. mcp->mb[10] = 0;
  1950. mcp->out_mb |= MBX_10;
  1951. } else {
  1952. mcp->mb[1] = loop_id << 8;
  1953. }
  1954. mcp->in_mb = MBX_1|MBX_0;
  1955. mcp->tov = MBX_TOV_SECONDS;
  1956. mcp->flags = 0;
  1957. rval = qla2x00_mailbox_command(vha, mcp);
  1958. if (rval != QLA_SUCCESS) {
  1959. /*EMPTY*/
  1960. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1961. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1962. } else {
  1963. /*EMPTY*/
  1964. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  1965. "Done %s.\n", __func__);
  1966. }
  1967. return rval;
  1968. }
  1969. /*
  1970. * qla2x00_full_login_lip
  1971. * Issue full login LIP mailbox command.
  1972. *
  1973. * Input:
  1974. * ha = adapter block pointer.
  1975. * TARGET_QUEUE_LOCK must be released.
  1976. * ADAPTER_STATE_LOCK must be released.
  1977. *
  1978. * Returns:
  1979. * qla2x00 local function return status code.
  1980. *
  1981. * Context:
  1982. * Kernel context.
  1983. */
  1984. int
  1985. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1986. {
  1987. int rval;
  1988. mbx_cmd_t mc;
  1989. mbx_cmd_t *mcp = &mc;
  1990. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  1991. "Entered %s.\n", __func__);
  1992. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1993. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1994. mcp->mb[2] = 0;
  1995. mcp->mb[3] = 0;
  1996. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1997. mcp->in_mb = MBX_0;
  1998. mcp->tov = MBX_TOV_SECONDS;
  1999. mcp->flags = 0;
  2000. rval = qla2x00_mailbox_command(vha, mcp);
  2001. if (rval != QLA_SUCCESS) {
  2002. /*EMPTY*/
  2003. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2004. } else {
  2005. /*EMPTY*/
  2006. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2007. "Done %s.\n", __func__);
  2008. }
  2009. return rval;
  2010. }
  2011. /*
  2012. * qla2x00_get_id_list
  2013. *
  2014. * Input:
  2015. * ha = adapter block pointer.
  2016. *
  2017. * Returns:
  2018. * qla2x00 local function return status code.
  2019. *
  2020. * Context:
  2021. * Kernel context.
  2022. */
  2023. int
  2024. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2025. uint16_t *entries)
  2026. {
  2027. int rval;
  2028. mbx_cmd_t mc;
  2029. mbx_cmd_t *mcp = &mc;
  2030. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2031. "Entered %s.\n", __func__);
  2032. if (id_list == NULL)
  2033. return QLA_FUNCTION_FAILED;
  2034. mcp->mb[0] = MBC_GET_ID_LIST;
  2035. mcp->out_mb = MBX_0;
  2036. if (IS_FWI2_CAPABLE(vha->hw)) {
  2037. mcp->mb[2] = MSW(id_list_dma);
  2038. mcp->mb[3] = LSW(id_list_dma);
  2039. mcp->mb[6] = MSW(MSD(id_list_dma));
  2040. mcp->mb[7] = LSW(MSD(id_list_dma));
  2041. mcp->mb[8] = 0;
  2042. mcp->mb[9] = vha->vp_idx;
  2043. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2044. } else {
  2045. mcp->mb[1] = MSW(id_list_dma);
  2046. mcp->mb[2] = LSW(id_list_dma);
  2047. mcp->mb[3] = MSW(MSD(id_list_dma));
  2048. mcp->mb[6] = LSW(MSD(id_list_dma));
  2049. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2050. }
  2051. mcp->in_mb = MBX_1|MBX_0;
  2052. mcp->tov = MBX_TOV_SECONDS;
  2053. mcp->flags = 0;
  2054. rval = qla2x00_mailbox_command(vha, mcp);
  2055. if (rval != QLA_SUCCESS) {
  2056. /*EMPTY*/
  2057. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2058. } else {
  2059. *entries = mcp->mb[1];
  2060. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2061. "Done %s.\n", __func__);
  2062. }
  2063. return rval;
  2064. }
  2065. /*
  2066. * qla2x00_get_resource_cnts
  2067. * Get current firmware resource counts.
  2068. *
  2069. * Input:
  2070. * ha = adapter block pointer.
  2071. *
  2072. * Returns:
  2073. * qla2x00 local function return status code.
  2074. *
  2075. * Context:
  2076. * Kernel context.
  2077. */
  2078. int
  2079. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  2080. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  2081. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  2082. {
  2083. int rval;
  2084. mbx_cmd_t mc;
  2085. mbx_cmd_t *mcp = &mc;
  2086. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2087. "Entered %s.\n", __func__);
  2088. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2089. mcp->out_mb = MBX_0;
  2090. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2091. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  2092. mcp->in_mb |= MBX_12;
  2093. mcp->tov = MBX_TOV_SECONDS;
  2094. mcp->flags = 0;
  2095. rval = qla2x00_mailbox_command(vha, mcp);
  2096. if (rval != QLA_SUCCESS) {
  2097. /*EMPTY*/
  2098. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2099. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2100. } else {
  2101. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2102. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2103. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2104. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2105. mcp->mb[11], mcp->mb[12]);
  2106. if (cur_xchg_cnt)
  2107. *cur_xchg_cnt = mcp->mb[3];
  2108. if (orig_xchg_cnt)
  2109. *orig_xchg_cnt = mcp->mb[6];
  2110. if (cur_iocb_cnt)
  2111. *cur_iocb_cnt = mcp->mb[7];
  2112. if (orig_iocb_cnt)
  2113. *orig_iocb_cnt = mcp->mb[10];
  2114. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  2115. *max_npiv_vports = mcp->mb[11];
  2116. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  2117. *max_fcfs = mcp->mb[12];
  2118. }
  2119. return (rval);
  2120. }
  2121. /*
  2122. * qla2x00_get_fcal_position_map
  2123. * Get FCAL (LILP) position map using mailbox command
  2124. *
  2125. * Input:
  2126. * ha = adapter state pointer.
  2127. * pos_map = buffer pointer (can be NULL).
  2128. *
  2129. * Returns:
  2130. * qla2x00 local function return status code.
  2131. *
  2132. * Context:
  2133. * Kernel context.
  2134. */
  2135. int
  2136. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2137. {
  2138. int rval;
  2139. mbx_cmd_t mc;
  2140. mbx_cmd_t *mcp = &mc;
  2141. char *pmap;
  2142. dma_addr_t pmap_dma;
  2143. struct qla_hw_data *ha = vha->hw;
  2144. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2145. "Entered %s.\n", __func__);
  2146. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2147. if (pmap == NULL) {
  2148. ql_log(ql_log_warn, vha, 0x1080,
  2149. "Memory alloc failed.\n");
  2150. return QLA_MEMORY_ALLOC_FAILED;
  2151. }
  2152. memset(pmap, 0, FCAL_MAP_SIZE);
  2153. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2154. mcp->mb[2] = MSW(pmap_dma);
  2155. mcp->mb[3] = LSW(pmap_dma);
  2156. mcp->mb[6] = MSW(MSD(pmap_dma));
  2157. mcp->mb[7] = LSW(MSD(pmap_dma));
  2158. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2159. mcp->in_mb = MBX_1|MBX_0;
  2160. mcp->buf_size = FCAL_MAP_SIZE;
  2161. mcp->flags = MBX_DMA_IN;
  2162. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2163. rval = qla2x00_mailbox_command(vha, mcp);
  2164. if (rval == QLA_SUCCESS) {
  2165. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2166. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2167. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2168. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2169. pmap, pmap[0] + 1);
  2170. if (pos_map)
  2171. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2172. }
  2173. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2174. if (rval != QLA_SUCCESS) {
  2175. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2176. } else {
  2177. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2178. "Done %s.\n", __func__);
  2179. }
  2180. return rval;
  2181. }
  2182. /*
  2183. * qla2x00_get_link_status
  2184. *
  2185. * Input:
  2186. * ha = adapter block pointer.
  2187. * loop_id = device loop ID.
  2188. * ret_buf = pointer to link status return buffer.
  2189. *
  2190. * Returns:
  2191. * 0 = success.
  2192. * BIT_0 = mem alloc error.
  2193. * BIT_1 = mailbox error.
  2194. */
  2195. int
  2196. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2197. struct link_statistics *stats, dma_addr_t stats_dma)
  2198. {
  2199. int rval;
  2200. mbx_cmd_t mc;
  2201. mbx_cmd_t *mcp = &mc;
  2202. uint32_t *siter, *diter, dwords;
  2203. struct qla_hw_data *ha = vha->hw;
  2204. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2205. "Entered %s.\n", __func__);
  2206. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2207. mcp->mb[2] = MSW(stats_dma);
  2208. mcp->mb[3] = LSW(stats_dma);
  2209. mcp->mb[6] = MSW(MSD(stats_dma));
  2210. mcp->mb[7] = LSW(MSD(stats_dma));
  2211. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2212. mcp->in_mb = MBX_0;
  2213. if (IS_FWI2_CAPABLE(ha)) {
  2214. mcp->mb[1] = loop_id;
  2215. mcp->mb[4] = 0;
  2216. mcp->mb[10] = 0;
  2217. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2218. mcp->in_mb |= MBX_1;
  2219. } else if (HAS_EXTENDED_IDS(ha)) {
  2220. mcp->mb[1] = loop_id;
  2221. mcp->mb[10] = 0;
  2222. mcp->out_mb |= MBX_10|MBX_1;
  2223. } else {
  2224. mcp->mb[1] = loop_id << 8;
  2225. mcp->out_mb |= MBX_1;
  2226. }
  2227. mcp->tov = MBX_TOV_SECONDS;
  2228. mcp->flags = IOCTL_CMD;
  2229. rval = qla2x00_mailbox_command(vha, mcp);
  2230. if (rval == QLA_SUCCESS) {
  2231. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2232. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2233. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2234. rval = QLA_FUNCTION_FAILED;
  2235. } else {
  2236. /* Copy over data -- firmware data is LE. */
  2237. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2238. "Done %s.\n", __func__);
  2239. dwords = offsetof(struct link_statistics, unused1) / 4;
  2240. siter = diter = &stats->link_fail_cnt;
  2241. while (dwords--)
  2242. *diter++ = le32_to_cpu(*siter++);
  2243. }
  2244. } else {
  2245. /* Failed. */
  2246. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2247. }
  2248. return rval;
  2249. }
  2250. int
  2251. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2252. dma_addr_t stats_dma)
  2253. {
  2254. int rval;
  2255. mbx_cmd_t mc;
  2256. mbx_cmd_t *mcp = &mc;
  2257. uint32_t *siter, *diter, dwords;
  2258. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2259. "Entered %s.\n", __func__);
  2260. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2261. mcp->mb[2] = MSW(stats_dma);
  2262. mcp->mb[3] = LSW(stats_dma);
  2263. mcp->mb[6] = MSW(MSD(stats_dma));
  2264. mcp->mb[7] = LSW(MSD(stats_dma));
  2265. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2266. mcp->mb[9] = vha->vp_idx;
  2267. mcp->mb[10] = 0;
  2268. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2269. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2270. mcp->tov = MBX_TOV_SECONDS;
  2271. mcp->flags = IOCTL_CMD;
  2272. rval = qla2x00_mailbox_command(vha, mcp);
  2273. if (rval == QLA_SUCCESS) {
  2274. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2275. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2276. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2277. rval = QLA_FUNCTION_FAILED;
  2278. } else {
  2279. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2280. "Done %s.\n", __func__);
  2281. /* Copy over data -- firmware data is LE. */
  2282. dwords = sizeof(struct link_statistics) / 4;
  2283. siter = diter = &stats->link_fail_cnt;
  2284. while (dwords--)
  2285. *diter++ = le32_to_cpu(*siter++);
  2286. }
  2287. } else {
  2288. /* Failed. */
  2289. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2290. }
  2291. return rval;
  2292. }
  2293. int
  2294. qla24xx_abort_command(srb_t *sp)
  2295. {
  2296. int rval;
  2297. unsigned long flags = 0;
  2298. struct abort_entry_24xx *abt;
  2299. dma_addr_t abt_dma;
  2300. uint32_t handle;
  2301. fc_port_t *fcport = sp->fcport;
  2302. struct scsi_qla_host *vha = fcport->vha;
  2303. struct qla_hw_data *ha = vha->hw;
  2304. struct req_que *req = vha->req;
  2305. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2306. "Entered %s.\n", __func__);
  2307. spin_lock_irqsave(&ha->hardware_lock, flags);
  2308. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2309. if (req->outstanding_cmds[handle] == sp)
  2310. break;
  2311. }
  2312. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2313. if (handle == req->num_outstanding_cmds) {
  2314. /* Command not found. */
  2315. return QLA_FUNCTION_FAILED;
  2316. }
  2317. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2318. if (abt == NULL) {
  2319. ql_log(ql_log_warn, vha, 0x108d,
  2320. "Failed to allocate abort IOCB.\n");
  2321. return QLA_MEMORY_ALLOC_FAILED;
  2322. }
  2323. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2324. abt->entry_type = ABORT_IOCB_TYPE;
  2325. abt->entry_count = 1;
  2326. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2327. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2328. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2329. abt->port_id[0] = fcport->d_id.b.al_pa;
  2330. abt->port_id[1] = fcport->d_id.b.area;
  2331. abt->port_id[2] = fcport->d_id.b.domain;
  2332. abt->vp_index = fcport->vha->vp_idx;
  2333. abt->req_que_no = cpu_to_le16(req->id);
  2334. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2335. if (rval != QLA_SUCCESS) {
  2336. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2337. "Failed to issue IOCB (%x).\n", rval);
  2338. } else if (abt->entry_status != 0) {
  2339. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2340. "Failed to complete IOCB -- error status (%x).\n",
  2341. abt->entry_status);
  2342. rval = QLA_FUNCTION_FAILED;
  2343. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2344. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2345. "Failed to complete IOCB -- completion status (%x).\n",
  2346. le16_to_cpu(abt->nport_handle));
  2347. rval = QLA_FUNCTION_FAILED;
  2348. } else {
  2349. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2350. "Done %s.\n", __func__);
  2351. }
  2352. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2353. return rval;
  2354. }
  2355. struct tsk_mgmt_cmd {
  2356. union {
  2357. struct tsk_mgmt_entry tsk;
  2358. struct sts_entry_24xx sts;
  2359. } p;
  2360. };
  2361. static int
  2362. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2363. unsigned int l, int tag)
  2364. {
  2365. int rval, rval2;
  2366. struct tsk_mgmt_cmd *tsk;
  2367. struct sts_entry_24xx *sts;
  2368. dma_addr_t tsk_dma;
  2369. scsi_qla_host_t *vha;
  2370. struct qla_hw_data *ha;
  2371. struct req_que *req;
  2372. struct rsp_que *rsp;
  2373. vha = fcport->vha;
  2374. ha = vha->hw;
  2375. req = vha->req;
  2376. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2377. "Entered %s.\n", __func__);
  2378. if (ha->flags.cpu_affinity_enabled)
  2379. rsp = ha->rsp_q_map[tag + 1];
  2380. else
  2381. rsp = req->rsp;
  2382. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2383. if (tsk == NULL) {
  2384. ql_log(ql_log_warn, vha, 0x1093,
  2385. "Failed to allocate task management IOCB.\n");
  2386. return QLA_MEMORY_ALLOC_FAILED;
  2387. }
  2388. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2389. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2390. tsk->p.tsk.entry_count = 1;
  2391. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2392. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2393. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2394. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2395. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2396. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2397. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2398. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2399. if (type == TCF_LUN_RESET) {
  2400. int_to_scsilun(l, &tsk->p.tsk.lun);
  2401. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2402. sizeof(tsk->p.tsk.lun));
  2403. }
  2404. sts = &tsk->p.sts;
  2405. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2406. if (rval != QLA_SUCCESS) {
  2407. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2408. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2409. } else if (sts->entry_status != 0) {
  2410. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2411. "Failed to complete IOCB -- error status (%x).\n",
  2412. sts->entry_status);
  2413. rval = QLA_FUNCTION_FAILED;
  2414. } else if (sts->comp_status !=
  2415. __constant_cpu_to_le16(CS_COMPLETE)) {
  2416. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2417. "Failed to complete IOCB -- completion status (%x).\n",
  2418. le16_to_cpu(sts->comp_status));
  2419. rval = QLA_FUNCTION_FAILED;
  2420. } else if (le16_to_cpu(sts->scsi_status) &
  2421. SS_RESPONSE_INFO_LEN_VALID) {
  2422. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2423. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2424. "Ignoring inconsistent data length -- not enough "
  2425. "response info (%d).\n",
  2426. le32_to_cpu(sts->rsp_data_len));
  2427. } else if (sts->data[3]) {
  2428. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2429. "Failed to complete IOCB -- response (%x).\n",
  2430. sts->data[3]);
  2431. rval = QLA_FUNCTION_FAILED;
  2432. }
  2433. }
  2434. /* Issue marker IOCB. */
  2435. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2436. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2437. if (rval2 != QLA_SUCCESS) {
  2438. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2439. "Failed to issue marker IOCB (%x).\n", rval2);
  2440. } else {
  2441. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2442. "Done %s.\n", __func__);
  2443. }
  2444. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2445. return rval;
  2446. }
  2447. int
  2448. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2449. {
  2450. struct qla_hw_data *ha = fcport->vha->hw;
  2451. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2452. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2453. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2454. }
  2455. int
  2456. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2457. {
  2458. struct qla_hw_data *ha = fcport->vha->hw;
  2459. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2460. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2461. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2462. }
  2463. int
  2464. qla2x00_system_error(scsi_qla_host_t *vha)
  2465. {
  2466. int rval;
  2467. mbx_cmd_t mc;
  2468. mbx_cmd_t *mcp = &mc;
  2469. struct qla_hw_data *ha = vha->hw;
  2470. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2471. return QLA_FUNCTION_FAILED;
  2472. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2473. "Entered %s.\n", __func__);
  2474. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2475. mcp->out_mb = MBX_0;
  2476. mcp->in_mb = MBX_0;
  2477. mcp->tov = 5;
  2478. mcp->flags = 0;
  2479. rval = qla2x00_mailbox_command(vha, mcp);
  2480. if (rval != QLA_SUCCESS) {
  2481. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2482. } else {
  2483. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2484. "Done %s.\n", __func__);
  2485. }
  2486. return rval;
  2487. }
  2488. /**
  2489. * qla2x00_set_serdes_params() -
  2490. * @ha: HA context
  2491. *
  2492. * Returns
  2493. */
  2494. int
  2495. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2496. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2497. {
  2498. int rval;
  2499. mbx_cmd_t mc;
  2500. mbx_cmd_t *mcp = &mc;
  2501. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2502. "Entered %s.\n", __func__);
  2503. mcp->mb[0] = MBC_SERDES_PARAMS;
  2504. mcp->mb[1] = BIT_0;
  2505. mcp->mb[2] = sw_em_1g | BIT_15;
  2506. mcp->mb[3] = sw_em_2g | BIT_15;
  2507. mcp->mb[4] = sw_em_4g | BIT_15;
  2508. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2509. mcp->in_mb = MBX_0;
  2510. mcp->tov = MBX_TOV_SECONDS;
  2511. mcp->flags = 0;
  2512. rval = qla2x00_mailbox_command(vha, mcp);
  2513. if (rval != QLA_SUCCESS) {
  2514. /*EMPTY*/
  2515. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2516. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2517. } else {
  2518. /*EMPTY*/
  2519. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2520. "Done %s.\n", __func__);
  2521. }
  2522. return rval;
  2523. }
  2524. int
  2525. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2526. {
  2527. int rval;
  2528. mbx_cmd_t mc;
  2529. mbx_cmd_t *mcp = &mc;
  2530. if (!IS_FWI2_CAPABLE(vha->hw))
  2531. return QLA_FUNCTION_FAILED;
  2532. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2533. "Entered %s.\n", __func__);
  2534. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2535. mcp->mb[1] = 0;
  2536. mcp->out_mb = MBX_1|MBX_0;
  2537. mcp->in_mb = MBX_0;
  2538. mcp->tov = 5;
  2539. mcp->flags = 0;
  2540. rval = qla2x00_mailbox_command(vha, mcp);
  2541. if (rval != QLA_SUCCESS) {
  2542. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2543. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2544. rval = QLA_INVALID_COMMAND;
  2545. } else {
  2546. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2547. "Done %s.\n", __func__);
  2548. }
  2549. return rval;
  2550. }
  2551. int
  2552. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2553. uint16_t buffers)
  2554. {
  2555. int rval;
  2556. mbx_cmd_t mc;
  2557. mbx_cmd_t *mcp = &mc;
  2558. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2559. "Entered %s.\n", __func__);
  2560. if (!IS_FWI2_CAPABLE(vha->hw))
  2561. return QLA_FUNCTION_FAILED;
  2562. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2563. return QLA_FUNCTION_FAILED;
  2564. mcp->mb[0] = MBC_TRACE_CONTROL;
  2565. mcp->mb[1] = TC_EFT_ENABLE;
  2566. mcp->mb[2] = LSW(eft_dma);
  2567. mcp->mb[3] = MSW(eft_dma);
  2568. mcp->mb[4] = LSW(MSD(eft_dma));
  2569. mcp->mb[5] = MSW(MSD(eft_dma));
  2570. mcp->mb[6] = buffers;
  2571. mcp->mb[7] = TC_AEN_DISABLE;
  2572. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2573. mcp->in_mb = MBX_1|MBX_0;
  2574. mcp->tov = MBX_TOV_SECONDS;
  2575. mcp->flags = 0;
  2576. rval = qla2x00_mailbox_command(vha, mcp);
  2577. if (rval != QLA_SUCCESS) {
  2578. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2579. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2580. rval, mcp->mb[0], mcp->mb[1]);
  2581. } else {
  2582. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2583. "Done %s.\n", __func__);
  2584. }
  2585. return rval;
  2586. }
  2587. int
  2588. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2589. {
  2590. int rval;
  2591. mbx_cmd_t mc;
  2592. mbx_cmd_t *mcp = &mc;
  2593. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  2594. "Entered %s.\n", __func__);
  2595. if (!IS_FWI2_CAPABLE(vha->hw))
  2596. return QLA_FUNCTION_FAILED;
  2597. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2598. return QLA_FUNCTION_FAILED;
  2599. mcp->mb[0] = MBC_TRACE_CONTROL;
  2600. mcp->mb[1] = TC_EFT_DISABLE;
  2601. mcp->out_mb = MBX_1|MBX_0;
  2602. mcp->in_mb = MBX_1|MBX_0;
  2603. mcp->tov = MBX_TOV_SECONDS;
  2604. mcp->flags = 0;
  2605. rval = qla2x00_mailbox_command(vha, mcp);
  2606. if (rval != QLA_SUCCESS) {
  2607. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2608. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2609. rval, mcp->mb[0], mcp->mb[1]);
  2610. } else {
  2611. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  2612. "Done %s.\n", __func__);
  2613. }
  2614. return rval;
  2615. }
  2616. int
  2617. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2618. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2619. {
  2620. int rval;
  2621. mbx_cmd_t mc;
  2622. mbx_cmd_t *mcp = &mc;
  2623. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  2624. "Entered %s.\n", __func__);
  2625. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2626. !IS_QLA83XX(vha->hw))
  2627. return QLA_FUNCTION_FAILED;
  2628. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2629. return QLA_FUNCTION_FAILED;
  2630. mcp->mb[0] = MBC_TRACE_CONTROL;
  2631. mcp->mb[1] = TC_FCE_ENABLE;
  2632. mcp->mb[2] = LSW(fce_dma);
  2633. mcp->mb[3] = MSW(fce_dma);
  2634. mcp->mb[4] = LSW(MSD(fce_dma));
  2635. mcp->mb[5] = MSW(MSD(fce_dma));
  2636. mcp->mb[6] = buffers;
  2637. mcp->mb[7] = TC_AEN_DISABLE;
  2638. mcp->mb[8] = 0;
  2639. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2640. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2641. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2642. MBX_1|MBX_0;
  2643. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2644. mcp->tov = MBX_TOV_SECONDS;
  2645. mcp->flags = 0;
  2646. rval = qla2x00_mailbox_command(vha, mcp);
  2647. if (rval != QLA_SUCCESS) {
  2648. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2649. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2650. rval, mcp->mb[0], mcp->mb[1]);
  2651. } else {
  2652. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  2653. "Done %s.\n", __func__);
  2654. if (mb)
  2655. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2656. if (dwords)
  2657. *dwords = buffers;
  2658. }
  2659. return rval;
  2660. }
  2661. int
  2662. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2663. {
  2664. int rval;
  2665. mbx_cmd_t mc;
  2666. mbx_cmd_t *mcp = &mc;
  2667. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  2668. "Entered %s.\n", __func__);
  2669. if (!IS_FWI2_CAPABLE(vha->hw))
  2670. return QLA_FUNCTION_FAILED;
  2671. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2672. return QLA_FUNCTION_FAILED;
  2673. mcp->mb[0] = MBC_TRACE_CONTROL;
  2674. mcp->mb[1] = TC_FCE_DISABLE;
  2675. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2676. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2677. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2678. MBX_1|MBX_0;
  2679. mcp->tov = MBX_TOV_SECONDS;
  2680. mcp->flags = 0;
  2681. rval = qla2x00_mailbox_command(vha, mcp);
  2682. if (rval != QLA_SUCCESS) {
  2683. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2684. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2685. rval, mcp->mb[0], mcp->mb[1]);
  2686. } else {
  2687. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  2688. "Done %s.\n", __func__);
  2689. if (wr)
  2690. *wr = (uint64_t) mcp->mb[5] << 48 |
  2691. (uint64_t) mcp->mb[4] << 32 |
  2692. (uint64_t) mcp->mb[3] << 16 |
  2693. (uint64_t) mcp->mb[2];
  2694. if (rd)
  2695. *rd = (uint64_t) mcp->mb[9] << 48 |
  2696. (uint64_t) mcp->mb[8] << 32 |
  2697. (uint64_t) mcp->mb[7] << 16 |
  2698. (uint64_t) mcp->mb[6];
  2699. }
  2700. return rval;
  2701. }
  2702. int
  2703. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2704. uint16_t *port_speed, uint16_t *mb)
  2705. {
  2706. int rval;
  2707. mbx_cmd_t mc;
  2708. mbx_cmd_t *mcp = &mc;
  2709. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  2710. "Entered %s.\n", __func__);
  2711. if (!IS_IIDMA_CAPABLE(vha->hw))
  2712. return QLA_FUNCTION_FAILED;
  2713. mcp->mb[0] = MBC_PORT_PARAMS;
  2714. mcp->mb[1] = loop_id;
  2715. mcp->mb[2] = mcp->mb[3] = 0;
  2716. mcp->mb[9] = vha->vp_idx;
  2717. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2718. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2719. mcp->tov = MBX_TOV_SECONDS;
  2720. mcp->flags = 0;
  2721. rval = qla2x00_mailbox_command(vha, mcp);
  2722. /* Return mailbox statuses. */
  2723. if (mb != NULL) {
  2724. mb[0] = mcp->mb[0];
  2725. mb[1] = mcp->mb[1];
  2726. mb[3] = mcp->mb[3];
  2727. }
  2728. if (rval != QLA_SUCCESS) {
  2729. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2730. } else {
  2731. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  2732. "Done %s.\n", __func__);
  2733. if (port_speed)
  2734. *port_speed = mcp->mb[3];
  2735. }
  2736. return rval;
  2737. }
  2738. int
  2739. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2740. uint16_t port_speed, uint16_t *mb)
  2741. {
  2742. int rval;
  2743. mbx_cmd_t mc;
  2744. mbx_cmd_t *mcp = &mc;
  2745. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  2746. "Entered %s.\n", __func__);
  2747. if (!IS_IIDMA_CAPABLE(vha->hw))
  2748. return QLA_FUNCTION_FAILED;
  2749. mcp->mb[0] = MBC_PORT_PARAMS;
  2750. mcp->mb[1] = loop_id;
  2751. mcp->mb[2] = BIT_0;
  2752. if (IS_CNA_CAPABLE(vha->hw))
  2753. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2754. else
  2755. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2756. mcp->mb[9] = vha->vp_idx;
  2757. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2758. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2759. mcp->tov = MBX_TOV_SECONDS;
  2760. mcp->flags = 0;
  2761. rval = qla2x00_mailbox_command(vha, mcp);
  2762. /* Return mailbox statuses. */
  2763. if (mb != NULL) {
  2764. mb[0] = mcp->mb[0];
  2765. mb[1] = mcp->mb[1];
  2766. mb[3] = mcp->mb[3];
  2767. }
  2768. if (rval != QLA_SUCCESS) {
  2769. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  2770. "Failed=%x.\n", rval);
  2771. } else {
  2772. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  2773. "Done %s.\n", __func__);
  2774. }
  2775. return rval;
  2776. }
  2777. void
  2778. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2779. struct vp_rpt_id_entry_24xx *rptid_entry)
  2780. {
  2781. uint8_t vp_idx;
  2782. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2783. struct qla_hw_data *ha = vha->hw;
  2784. scsi_qla_host_t *vp;
  2785. unsigned long flags;
  2786. int found;
  2787. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  2788. "Entered %s.\n", __func__);
  2789. if (rptid_entry->entry_status != 0)
  2790. return;
  2791. if (rptid_entry->format == 0) {
  2792. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  2793. "Format 0 : Number of VPs setup %d, number of "
  2794. "VPs acquired %d.\n",
  2795. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2796. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2797. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  2798. "Primary port id %02x%02x%02x.\n",
  2799. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2800. rptid_entry->port_id[0]);
  2801. } else if (rptid_entry->format == 1) {
  2802. vp_idx = LSB(stat);
  2803. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  2804. "Format 1: VP[%d] enabled - status %d - with "
  2805. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2806. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2807. rptid_entry->port_id[0]);
  2808. vp = vha;
  2809. if (vp_idx == 0 && (MSB(stat) != 1))
  2810. goto reg_needed;
  2811. if (MSB(stat) != 0 && MSB(stat) != 2) {
  2812. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2813. "Could not acquire ID for VP[%d].\n", vp_idx);
  2814. return;
  2815. }
  2816. found = 0;
  2817. spin_lock_irqsave(&ha->vport_slock, flags);
  2818. list_for_each_entry(vp, &ha->vp_list, list) {
  2819. if (vp_idx == vp->vp_idx) {
  2820. found = 1;
  2821. break;
  2822. }
  2823. }
  2824. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2825. if (!found)
  2826. return;
  2827. vp->d_id.b.domain = rptid_entry->port_id[2];
  2828. vp->d_id.b.area = rptid_entry->port_id[1];
  2829. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2830. /*
  2831. * Cannot configure here as we are still sitting on the
  2832. * response queue. Handle it in dpc context.
  2833. */
  2834. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2835. reg_needed:
  2836. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2837. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2838. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2839. qla2xxx_wake_dpc(vha);
  2840. }
  2841. }
  2842. /*
  2843. * qla24xx_modify_vp_config
  2844. * Change VP configuration for vha
  2845. *
  2846. * Input:
  2847. * vha = adapter block pointer.
  2848. *
  2849. * Returns:
  2850. * qla2xxx local function return status code.
  2851. *
  2852. * Context:
  2853. * Kernel context.
  2854. */
  2855. int
  2856. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2857. {
  2858. int rval;
  2859. struct vp_config_entry_24xx *vpmod;
  2860. dma_addr_t vpmod_dma;
  2861. struct qla_hw_data *ha = vha->hw;
  2862. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2863. /* This can be called by the parent */
  2864. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  2865. "Entered %s.\n", __func__);
  2866. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2867. if (!vpmod) {
  2868. ql_log(ql_log_warn, vha, 0x10bc,
  2869. "Failed to allocate modify VP IOCB.\n");
  2870. return QLA_MEMORY_ALLOC_FAILED;
  2871. }
  2872. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2873. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2874. vpmod->entry_count = 1;
  2875. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2876. vpmod->vp_count = 1;
  2877. vpmod->vp_index1 = vha->vp_idx;
  2878. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2879. qlt_modify_vp_config(vha, vpmod);
  2880. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2881. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2882. vpmod->entry_count = 1;
  2883. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2884. if (rval != QLA_SUCCESS) {
  2885. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2886. "Failed to issue VP config IOCB (%x).\n", rval);
  2887. } else if (vpmod->comp_status != 0) {
  2888. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2889. "Failed to complete IOCB -- error status (%x).\n",
  2890. vpmod->comp_status);
  2891. rval = QLA_FUNCTION_FAILED;
  2892. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2893. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2894. "Failed to complete IOCB -- completion status (%x).\n",
  2895. le16_to_cpu(vpmod->comp_status));
  2896. rval = QLA_FUNCTION_FAILED;
  2897. } else {
  2898. /* EMPTY */
  2899. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  2900. "Done %s.\n", __func__);
  2901. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2902. }
  2903. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2904. return rval;
  2905. }
  2906. /*
  2907. * qla24xx_control_vp
  2908. * Enable a virtual port for given host
  2909. *
  2910. * Input:
  2911. * ha = adapter block pointer.
  2912. * vhba = virtual adapter (unused)
  2913. * index = index number for enabled VP
  2914. *
  2915. * Returns:
  2916. * qla2xxx local function return status code.
  2917. *
  2918. * Context:
  2919. * Kernel context.
  2920. */
  2921. int
  2922. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2923. {
  2924. int rval;
  2925. int map, pos;
  2926. struct vp_ctrl_entry_24xx *vce;
  2927. dma_addr_t vce_dma;
  2928. struct qla_hw_data *ha = vha->hw;
  2929. int vp_index = vha->vp_idx;
  2930. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2931. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  2932. "Entered %s enabling index %d.\n", __func__, vp_index);
  2933. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2934. return QLA_PARAMETER_ERROR;
  2935. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2936. if (!vce) {
  2937. ql_log(ql_log_warn, vha, 0x10c2,
  2938. "Failed to allocate VP control IOCB.\n");
  2939. return QLA_MEMORY_ALLOC_FAILED;
  2940. }
  2941. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2942. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2943. vce->entry_count = 1;
  2944. vce->command = cpu_to_le16(cmd);
  2945. vce->vp_count = __constant_cpu_to_le16(1);
  2946. /* index map in firmware starts with 1; decrement index
  2947. * this is ok as we never use index 0
  2948. */
  2949. map = (vp_index - 1) / 8;
  2950. pos = (vp_index - 1) & 7;
  2951. mutex_lock(&ha->vport_lock);
  2952. vce->vp_idx_map[map] |= 1 << pos;
  2953. mutex_unlock(&ha->vport_lock);
  2954. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2955. if (rval != QLA_SUCCESS) {
  2956. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2957. "Failed to issue VP control IOCB (%x).\n", rval);
  2958. } else if (vce->entry_status != 0) {
  2959. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2960. "Failed to complete IOCB -- error status (%x).\n",
  2961. vce->entry_status);
  2962. rval = QLA_FUNCTION_FAILED;
  2963. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2964. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2965. "Failed to complet IOCB -- completion status (%x).\n",
  2966. le16_to_cpu(vce->comp_status));
  2967. rval = QLA_FUNCTION_FAILED;
  2968. } else {
  2969. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  2970. "Done %s.\n", __func__);
  2971. }
  2972. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2973. return rval;
  2974. }
  2975. /*
  2976. * qla2x00_send_change_request
  2977. * Receive or disable RSCN request from fabric controller
  2978. *
  2979. * Input:
  2980. * ha = adapter block pointer
  2981. * format = registration format:
  2982. * 0 - Reserved
  2983. * 1 - Fabric detected registration
  2984. * 2 - N_port detected registration
  2985. * 3 - Full registration
  2986. * FF - clear registration
  2987. * vp_idx = Virtual port index
  2988. *
  2989. * Returns:
  2990. * qla2x00 local function return status code.
  2991. *
  2992. * Context:
  2993. * Kernel Context
  2994. */
  2995. int
  2996. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2997. uint16_t vp_idx)
  2998. {
  2999. int rval;
  3000. mbx_cmd_t mc;
  3001. mbx_cmd_t *mcp = &mc;
  3002. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3003. "Entered %s.\n", __func__);
  3004. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3005. mcp->mb[1] = format;
  3006. mcp->mb[9] = vp_idx;
  3007. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3008. mcp->in_mb = MBX_0|MBX_1;
  3009. mcp->tov = MBX_TOV_SECONDS;
  3010. mcp->flags = 0;
  3011. rval = qla2x00_mailbox_command(vha, mcp);
  3012. if (rval == QLA_SUCCESS) {
  3013. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3014. rval = BIT_1;
  3015. }
  3016. } else
  3017. rval = BIT_1;
  3018. return rval;
  3019. }
  3020. int
  3021. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3022. uint32_t size)
  3023. {
  3024. int rval;
  3025. mbx_cmd_t mc;
  3026. mbx_cmd_t *mcp = &mc;
  3027. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3028. "Entered %s.\n", __func__);
  3029. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3030. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3031. mcp->mb[8] = MSW(addr);
  3032. mcp->out_mb = MBX_8|MBX_0;
  3033. } else {
  3034. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3035. mcp->out_mb = MBX_0;
  3036. }
  3037. mcp->mb[1] = LSW(addr);
  3038. mcp->mb[2] = MSW(req_dma);
  3039. mcp->mb[3] = LSW(req_dma);
  3040. mcp->mb[6] = MSW(MSD(req_dma));
  3041. mcp->mb[7] = LSW(MSD(req_dma));
  3042. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3043. if (IS_FWI2_CAPABLE(vha->hw)) {
  3044. mcp->mb[4] = MSW(size);
  3045. mcp->mb[5] = LSW(size);
  3046. mcp->out_mb |= MBX_5|MBX_4;
  3047. } else {
  3048. mcp->mb[4] = LSW(size);
  3049. mcp->out_mb |= MBX_4;
  3050. }
  3051. mcp->in_mb = MBX_0;
  3052. mcp->tov = MBX_TOV_SECONDS;
  3053. mcp->flags = 0;
  3054. rval = qla2x00_mailbox_command(vha, mcp);
  3055. if (rval != QLA_SUCCESS) {
  3056. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3057. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3058. } else {
  3059. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3060. "Done %s.\n", __func__);
  3061. }
  3062. return rval;
  3063. }
  3064. /* 84XX Support **************************************************************/
  3065. struct cs84xx_mgmt_cmd {
  3066. union {
  3067. struct verify_chip_entry_84xx req;
  3068. struct verify_chip_rsp_84xx rsp;
  3069. } p;
  3070. };
  3071. int
  3072. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3073. {
  3074. int rval, retry;
  3075. struct cs84xx_mgmt_cmd *mn;
  3076. dma_addr_t mn_dma;
  3077. uint16_t options;
  3078. unsigned long flags;
  3079. struct qla_hw_data *ha = vha->hw;
  3080. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3081. "Entered %s.\n", __func__);
  3082. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3083. if (mn == NULL) {
  3084. return QLA_MEMORY_ALLOC_FAILED;
  3085. }
  3086. /* Force Update? */
  3087. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3088. /* Diagnostic firmware? */
  3089. /* options |= MENLO_DIAG_FW; */
  3090. /* We update the firmware with only one data sequence. */
  3091. options |= VCO_END_OF_DATA;
  3092. do {
  3093. retry = 0;
  3094. memset(mn, 0, sizeof(*mn));
  3095. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3096. mn->p.req.entry_count = 1;
  3097. mn->p.req.options = cpu_to_le16(options);
  3098. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3099. "Dump of Verify Request.\n");
  3100. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3101. (uint8_t *)mn, sizeof(*mn));
  3102. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3103. if (rval != QLA_SUCCESS) {
  3104. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3105. "Failed to issue verify IOCB (%x).\n", rval);
  3106. goto verify_done;
  3107. }
  3108. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3109. "Dump of Verify Response.\n");
  3110. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3111. (uint8_t *)mn, sizeof(*mn));
  3112. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3113. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3114. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3115. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3116. "cs=%x fc=%x.\n", status[0], status[1]);
  3117. if (status[0] != CS_COMPLETE) {
  3118. rval = QLA_FUNCTION_FAILED;
  3119. if (!(options & VCO_DONT_UPDATE_FW)) {
  3120. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3121. "Firmware update failed. Retrying "
  3122. "without update firmware.\n");
  3123. options |= VCO_DONT_UPDATE_FW;
  3124. options &= ~VCO_FORCE_UPDATE;
  3125. retry = 1;
  3126. }
  3127. } else {
  3128. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3129. "Firmware updated to %x.\n",
  3130. le32_to_cpu(mn->p.rsp.fw_ver));
  3131. /* NOTE: we only update OP firmware. */
  3132. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3133. ha->cs84xx->op_fw_version =
  3134. le32_to_cpu(mn->p.rsp.fw_ver);
  3135. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3136. flags);
  3137. }
  3138. } while (retry);
  3139. verify_done:
  3140. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3141. if (rval != QLA_SUCCESS) {
  3142. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3143. "Failed=%x.\n", rval);
  3144. } else {
  3145. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3146. "Done %s.\n", __func__);
  3147. }
  3148. return rval;
  3149. }
  3150. int
  3151. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3152. {
  3153. int rval;
  3154. unsigned long flags;
  3155. mbx_cmd_t mc;
  3156. mbx_cmd_t *mcp = &mc;
  3157. struct device_reg_25xxmq __iomem *reg;
  3158. struct qla_hw_data *ha = vha->hw;
  3159. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3160. "Entered %s.\n", __func__);
  3161. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3162. mcp->mb[1] = req->options;
  3163. mcp->mb[2] = MSW(LSD(req->dma));
  3164. mcp->mb[3] = LSW(LSD(req->dma));
  3165. mcp->mb[6] = MSW(MSD(req->dma));
  3166. mcp->mb[7] = LSW(MSD(req->dma));
  3167. mcp->mb[5] = req->length;
  3168. if (req->rsp)
  3169. mcp->mb[10] = req->rsp->id;
  3170. mcp->mb[12] = req->qos;
  3171. mcp->mb[11] = req->vp_idx;
  3172. mcp->mb[13] = req->rid;
  3173. if (IS_QLA83XX(ha))
  3174. mcp->mb[15] = 0;
  3175. reg = (struct device_reg_25xxmq __iomem *)((ha->mqiobase) +
  3176. QLA_QUE_PAGE * req->id);
  3177. mcp->mb[4] = req->id;
  3178. /* que in ptr index */
  3179. mcp->mb[8] = 0;
  3180. /* que out ptr index */
  3181. mcp->mb[9] = 0;
  3182. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3183. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3184. mcp->in_mb = MBX_0;
  3185. mcp->flags = MBX_DMA_OUT;
  3186. mcp->tov = MBX_TOV_SECONDS * 2;
  3187. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  3188. mcp->in_mb |= MBX_1;
  3189. if (IS_QLA83XX(ha)) {
  3190. mcp->out_mb |= MBX_15;
  3191. /* debug q create issue in SR-IOV */
  3192. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3193. }
  3194. spin_lock_irqsave(&ha->hardware_lock, flags);
  3195. if (!(req->options & BIT_0)) {
  3196. WRT_REG_DWORD(&reg->req_q_in, 0);
  3197. if (!IS_QLA83XX(ha))
  3198. WRT_REG_DWORD(&reg->req_q_out, 0);
  3199. }
  3200. req->req_q_in = &reg->req_q_in;
  3201. req->req_q_out = &reg->req_q_out;
  3202. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3203. rval = qla2x00_mailbox_command(vha, mcp);
  3204. if (rval != QLA_SUCCESS) {
  3205. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3206. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3207. } else {
  3208. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3209. "Done %s.\n", __func__);
  3210. }
  3211. return rval;
  3212. }
  3213. int
  3214. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3215. {
  3216. int rval;
  3217. unsigned long flags;
  3218. mbx_cmd_t mc;
  3219. mbx_cmd_t *mcp = &mc;
  3220. struct device_reg_25xxmq __iomem *reg;
  3221. struct qla_hw_data *ha = vha->hw;
  3222. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3223. "Entered %s.\n", __func__);
  3224. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3225. mcp->mb[1] = rsp->options;
  3226. mcp->mb[2] = MSW(LSD(rsp->dma));
  3227. mcp->mb[3] = LSW(LSD(rsp->dma));
  3228. mcp->mb[6] = MSW(MSD(rsp->dma));
  3229. mcp->mb[7] = LSW(MSD(rsp->dma));
  3230. mcp->mb[5] = rsp->length;
  3231. mcp->mb[14] = rsp->msix->entry;
  3232. mcp->mb[13] = rsp->rid;
  3233. if (IS_QLA83XX(ha))
  3234. mcp->mb[15] = 0;
  3235. reg = (struct device_reg_25xxmq __iomem *)((ha->mqiobase) +
  3236. QLA_QUE_PAGE * rsp->id);
  3237. mcp->mb[4] = rsp->id;
  3238. /* que in ptr index */
  3239. mcp->mb[8] = 0;
  3240. /* que out ptr index */
  3241. mcp->mb[9] = 0;
  3242. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3243. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3244. mcp->in_mb = MBX_0;
  3245. mcp->flags = MBX_DMA_OUT;
  3246. mcp->tov = MBX_TOV_SECONDS * 2;
  3247. if (IS_QLA81XX(ha)) {
  3248. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3249. mcp->in_mb |= MBX_1;
  3250. } else if (IS_QLA83XX(ha)) {
  3251. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3252. mcp->in_mb |= MBX_1;
  3253. /* debug q create issue in SR-IOV */
  3254. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3255. }
  3256. spin_lock_irqsave(&ha->hardware_lock, flags);
  3257. if (!(rsp->options & BIT_0)) {
  3258. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  3259. if (!IS_QLA83XX(ha))
  3260. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  3261. }
  3262. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3263. rval = qla2x00_mailbox_command(vha, mcp);
  3264. if (rval != QLA_SUCCESS) {
  3265. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3266. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3267. } else {
  3268. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3269. "Done %s.\n", __func__);
  3270. }
  3271. return rval;
  3272. }
  3273. int
  3274. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3275. {
  3276. int rval;
  3277. mbx_cmd_t mc;
  3278. mbx_cmd_t *mcp = &mc;
  3279. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3280. "Entered %s.\n", __func__);
  3281. mcp->mb[0] = MBC_IDC_ACK;
  3282. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3283. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3284. mcp->in_mb = MBX_0;
  3285. mcp->tov = MBX_TOV_SECONDS;
  3286. mcp->flags = 0;
  3287. rval = qla2x00_mailbox_command(vha, mcp);
  3288. if (rval != QLA_SUCCESS) {
  3289. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3290. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3291. } else {
  3292. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3293. "Done %s.\n", __func__);
  3294. }
  3295. return rval;
  3296. }
  3297. int
  3298. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3299. {
  3300. int rval;
  3301. mbx_cmd_t mc;
  3302. mbx_cmd_t *mcp = &mc;
  3303. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3304. "Entered %s.\n", __func__);
  3305. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3306. return QLA_FUNCTION_FAILED;
  3307. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3308. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3309. mcp->out_mb = MBX_1|MBX_0;
  3310. mcp->in_mb = MBX_1|MBX_0;
  3311. mcp->tov = MBX_TOV_SECONDS;
  3312. mcp->flags = 0;
  3313. rval = qla2x00_mailbox_command(vha, mcp);
  3314. if (rval != QLA_SUCCESS) {
  3315. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3316. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3317. rval, mcp->mb[0], mcp->mb[1]);
  3318. } else {
  3319. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3320. "Done %s.\n", __func__);
  3321. *sector_size = mcp->mb[1];
  3322. }
  3323. return rval;
  3324. }
  3325. int
  3326. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3327. {
  3328. int rval;
  3329. mbx_cmd_t mc;
  3330. mbx_cmd_t *mcp = &mc;
  3331. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3332. return QLA_FUNCTION_FAILED;
  3333. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3334. "Entered %s.\n", __func__);
  3335. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3336. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3337. FAC_OPT_CMD_WRITE_PROTECT;
  3338. mcp->out_mb = MBX_1|MBX_0;
  3339. mcp->in_mb = MBX_1|MBX_0;
  3340. mcp->tov = MBX_TOV_SECONDS;
  3341. mcp->flags = 0;
  3342. rval = qla2x00_mailbox_command(vha, mcp);
  3343. if (rval != QLA_SUCCESS) {
  3344. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3345. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3346. rval, mcp->mb[0], mcp->mb[1]);
  3347. } else {
  3348. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3349. "Done %s.\n", __func__);
  3350. }
  3351. return rval;
  3352. }
  3353. int
  3354. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3355. {
  3356. int rval;
  3357. mbx_cmd_t mc;
  3358. mbx_cmd_t *mcp = &mc;
  3359. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3360. return QLA_FUNCTION_FAILED;
  3361. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3362. "Entered %s.\n", __func__);
  3363. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3364. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3365. mcp->mb[2] = LSW(start);
  3366. mcp->mb[3] = MSW(start);
  3367. mcp->mb[4] = LSW(finish);
  3368. mcp->mb[5] = MSW(finish);
  3369. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3370. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3371. mcp->tov = MBX_TOV_SECONDS;
  3372. mcp->flags = 0;
  3373. rval = qla2x00_mailbox_command(vha, mcp);
  3374. if (rval != QLA_SUCCESS) {
  3375. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3376. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3377. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3378. } else {
  3379. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3380. "Done %s.\n", __func__);
  3381. }
  3382. return rval;
  3383. }
  3384. int
  3385. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3386. {
  3387. int rval = 0;
  3388. mbx_cmd_t mc;
  3389. mbx_cmd_t *mcp = &mc;
  3390. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3391. "Entered %s.\n", __func__);
  3392. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3393. mcp->out_mb = MBX_0;
  3394. mcp->in_mb = MBX_0|MBX_1;
  3395. mcp->tov = MBX_TOV_SECONDS;
  3396. mcp->flags = 0;
  3397. rval = qla2x00_mailbox_command(vha, mcp);
  3398. if (rval != QLA_SUCCESS) {
  3399. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3400. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3401. rval, mcp->mb[0], mcp->mb[1]);
  3402. } else {
  3403. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3404. "Done %s.\n", __func__);
  3405. }
  3406. return rval;
  3407. }
  3408. static int
  3409. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3410. {
  3411. int rval;
  3412. mbx_cmd_t mc;
  3413. mbx_cmd_t *mcp = &mc;
  3414. if (!IS_FWI2_CAPABLE(vha->hw))
  3415. return QLA_FUNCTION_FAILED;
  3416. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3417. "Entered %s.\n", __func__);
  3418. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3419. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3420. mcp->out_mb = MBX_1|MBX_0;
  3421. mcp->in_mb = MBX_1|MBX_0;
  3422. mcp->tov = MBX_TOV_SECONDS;
  3423. mcp->flags = 0;
  3424. rval = qla2x00_mailbox_command(vha, mcp);
  3425. *temp = mcp->mb[1];
  3426. if (rval != QLA_SUCCESS) {
  3427. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3428. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3429. } else {
  3430. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  3431. "Done %s.\n", __func__);
  3432. }
  3433. return rval;
  3434. }
  3435. int
  3436. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3437. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3438. {
  3439. int rval;
  3440. mbx_cmd_t mc;
  3441. mbx_cmd_t *mcp = &mc;
  3442. struct qla_hw_data *ha = vha->hw;
  3443. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3444. "Entered %s.\n", __func__);
  3445. if (!IS_FWI2_CAPABLE(ha))
  3446. return QLA_FUNCTION_FAILED;
  3447. if (len == 1)
  3448. opt |= BIT_0;
  3449. mcp->mb[0] = MBC_READ_SFP;
  3450. mcp->mb[1] = dev;
  3451. mcp->mb[2] = MSW(sfp_dma);
  3452. mcp->mb[3] = LSW(sfp_dma);
  3453. mcp->mb[6] = MSW(MSD(sfp_dma));
  3454. mcp->mb[7] = LSW(MSD(sfp_dma));
  3455. mcp->mb[8] = len;
  3456. mcp->mb[9] = off;
  3457. mcp->mb[10] = opt;
  3458. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3459. mcp->in_mb = MBX_1|MBX_0;
  3460. mcp->tov = MBX_TOV_SECONDS;
  3461. mcp->flags = 0;
  3462. rval = qla2x00_mailbox_command(vha, mcp);
  3463. if (opt & BIT_0)
  3464. *sfp = mcp->mb[1];
  3465. if (rval != QLA_SUCCESS) {
  3466. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3467. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3468. } else {
  3469. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3470. "Done %s.\n", __func__);
  3471. }
  3472. return rval;
  3473. }
  3474. int
  3475. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3476. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3477. {
  3478. int rval;
  3479. mbx_cmd_t mc;
  3480. mbx_cmd_t *mcp = &mc;
  3481. struct qla_hw_data *ha = vha->hw;
  3482. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3483. "Entered %s.\n", __func__);
  3484. if (!IS_FWI2_CAPABLE(ha))
  3485. return QLA_FUNCTION_FAILED;
  3486. if (len == 1)
  3487. opt |= BIT_0;
  3488. if (opt & BIT_0)
  3489. len = *sfp;
  3490. mcp->mb[0] = MBC_WRITE_SFP;
  3491. mcp->mb[1] = dev;
  3492. mcp->mb[2] = MSW(sfp_dma);
  3493. mcp->mb[3] = LSW(sfp_dma);
  3494. mcp->mb[6] = MSW(MSD(sfp_dma));
  3495. mcp->mb[7] = LSW(MSD(sfp_dma));
  3496. mcp->mb[8] = len;
  3497. mcp->mb[9] = off;
  3498. mcp->mb[10] = opt;
  3499. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3500. mcp->in_mb = MBX_1|MBX_0;
  3501. mcp->tov = MBX_TOV_SECONDS;
  3502. mcp->flags = 0;
  3503. rval = qla2x00_mailbox_command(vha, mcp);
  3504. if (rval != QLA_SUCCESS) {
  3505. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3506. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3507. } else {
  3508. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  3509. "Done %s.\n", __func__);
  3510. }
  3511. return rval;
  3512. }
  3513. int
  3514. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3515. uint16_t size_in_bytes, uint16_t *actual_size)
  3516. {
  3517. int rval;
  3518. mbx_cmd_t mc;
  3519. mbx_cmd_t *mcp = &mc;
  3520. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  3521. "Entered %s.\n", __func__);
  3522. if (!IS_CNA_CAPABLE(vha->hw))
  3523. return QLA_FUNCTION_FAILED;
  3524. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3525. mcp->mb[2] = MSW(stats_dma);
  3526. mcp->mb[3] = LSW(stats_dma);
  3527. mcp->mb[6] = MSW(MSD(stats_dma));
  3528. mcp->mb[7] = LSW(MSD(stats_dma));
  3529. mcp->mb[8] = size_in_bytes >> 2;
  3530. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3531. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3532. mcp->tov = MBX_TOV_SECONDS;
  3533. mcp->flags = 0;
  3534. rval = qla2x00_mailbox_command(vha, mcp);
  3535. if (rval != QLA_SUCCESS) {
  3536. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3537. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3538. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3539. } else {
  3540. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  3541. "Done %s.\n", __func__);
  3542. *actual_size = mcp->mb[2] << 2;
  3543. }
  3544. return rval;
  3545. }
  3546. int
  3547. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3548. uint16_t size)
  3549. {
  3550. int rval;
  3551. mbx_cmd_t mc;
  3552. mbx_cmd_t *mcp = &mc;
  3553. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  3554. "Entered %s.\n", __func__);
  3555. if (!IS_CNA_CAPABLE(vha->hw))
  3556. return QLA_FUNCTION_FAILED;
  3557. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3558. mcp->mb[1] = 0;
  3559. mcp->mb[2] = MSW(tlv_dma);
  3560. mcp->mb[3] = LSW(tlv_dma);
  3561. mcp->mb[6] = MSW(MSD(tlv_dma));
  3562. mcp->mb[7] = LSW(MSD(tlv_dma));
  3563. mcp->mb[8] = size;
  3564. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3565. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3566. mcp->tov = MBX_TOV_SECONDS;
  3567. mcp->flags = 0;
  3568. rval = qla2x00_mailbox_command(vha, mcp);
  3569. if (rval != QLA_SUCCESS) {
  3570. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3571. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3572. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3573. } else {
  3574. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  3575. "Done %s.\n", __func__);
  3576. }
  3577. return rval;
  3578. }
  3579. int
  3580. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3581. {
  3582. int rval;
  3583. mbx_cmd_t mc;
  3584. mbx_cmd_t *mcp = &mc;
  3585. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  3586. "Entered %s.\n", __func__);
  3587. if (!IS_FWI2_CAPABLE(vha->hw))
  3588. return QLA_FUNCTION_FAILED;
  3589. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3590. mcp->mb[1] = LSW(risc_addr);
  3591. mcp->mb[8] = MSW(risc_addr);
  3592. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3593. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3594. mcp->tov = 30;
  3595. mcp->flags = 0;
  3596. rval = qla2x00_mailbox_command(vha, mcp);
  3597. if (rval != QLA_SUCCESS) {
  3598. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3599. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3600. } else {
  3601. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  3602. "Done %s.\n", __func__);
  3603. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3604. }
  3605. return rval;
  3606. }
  3607. int
  3608. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3609. uint16_t *mresp)
  3610. {
  3611. int rval;
  3612. mbx_cmd_t mc;
  3613. mbx_cmd_t *mcp = &mc;
  3614. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  3615. "Entered %s.\n", __func__);
  3616. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3617. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3618. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3619. /* transfer count */
  3620. mcp->mb[10] = LSW(mreq->transfer_size);
  3621. mcp->mb[11] = MSW(mreq->transfer_size);
  3622. /* send data address */
  3623. mcp->mb[14] = LSW(mreq->send_dma);
  3624. mcp->mb[15] = MSW(mreq->send_dma);
  3625. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3626. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3627. /* receive data address */
  3628. mcp->mb[16] = LSW(mreq->rcv_dma);
  3629. mcp->mb[17] = MSW(mreq->rcv_dma);
  3630. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3631. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3632. /* Iteration count */
  3633. mcp->mb[18] = LSW(mreq->iteration_count);
  3634. mcp->mb[19] = MSW(mreq->iteration_count);
  3635. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3636. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3637. if (IS_CNA_CAPABLE(vha->hw))
  3638. mcp->out_mb |= MBX_2;
  3639. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3640. mcp->buf_size = mreq->transfer_size;
  3641. mcp->tov = MBX_TOV_SECONDS;
  3642. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3643. rval = qla2x00_mailbox_command(vha, mcp);
  3644. if (rval != QLA_SUCCESS) {
  3645. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3646. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3647. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3648. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3649. } else {
  3650. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  3651. "Done %s.\n", __func__);
  3652. }
  3653. /* Copy mailbox information */
  3654. memcpy( mresp, mcp->mb, 64);
  3655. return rval;
  3656. }
  3657. int
  3658. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3659. uint16_t *mresp)
  3660. {
  3661. int rval;
  3662. mbx_cmd_t mc;
  3663. mbx_cmd_t *mcp = &mc;
  3664. struct qla_hw_data *ha = vha->hw;
  3665. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  3666. "Entered %s.\n", __func__);
  3667. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3668. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3669. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3670. if (IS_CNA_CAPABLE(ha)) {
  3671. mcp->mb[1] |= BIT_15;
  3672. mcp->mb[2] = vha->fcoe_fcf_idx;
  3673. }
  3674. mcp->mb[16] = LSW(mreq->rcv_dma);
  3675. mcp->mb[17] = MSW(mreq->rcv_dma);
  3676. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3677. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3678. mcp->mb[10] = LSW(mreq->transfer_size);
  3679. mcp->mb[14] = LSW(mreq->send_dma);
  3680. mcp->mb[15] = MSW(mreq->send_dma);
  3681. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3682. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3683. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3684. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3685. if (IS_CNA_CAPABLE(ha))
  3686. mcp->out_mb |= MBX_2;
  3687. mcp->in_mb = MBX_0;
  3688. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3689. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3690. mcp->in_mb |= MBX_1;
  3691. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3692. mcp->in_mb |= MBX_3;
  3693. mcp->tov = MBX_TOV_SECONDS;
  3694. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3695. mcp->buf_size = mreq->transfer_size;
  3696. rval = qla2x00_mailbox_command(vha, mcp);
  3697. if (rval != QLA_SUCCESS) {
  3698. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3699. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3700. rval, mcp->mb[0], mcp->mb[1]);
  3701. } else {
  3702. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  3703. "Done %s.\n", __func__);
  3704. }
  3705. /* Copy mailbox information */
  3706. memcpy(mresp, mcp->mb, 64);
  3707. return rval;
  3708. }
  3709. int
  3710. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3711. {
  3712. int rval;
  3713. mbx_cmd_t mc;
  3714. mbx_cmd_t *mcp = &mc;
  3715. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  3716. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3717. mcp->mb[0] = MBC_ISP84XX_RESET;
  3718. mcp->mb[1] = enable_diagnostic;
  3719. mcp->out_mb = MBX_1|MBX_0;
  3720. mcp->in_mb = MBX_1|MBX_0;
  3721. mcp->tov = MBX_TOV_SECONDS;
  3722. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3723. rval = qla2x00_mailbox_command(vha, mcp);
  3724. if (rval != QLA_SUCCESS)
  3725. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3726. else
  3727. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  3728. "Done %s.\n", __func__);
  3729. return rval;
  3730. }
  3731. int
  3732. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3733. {
  3734. int rval;
  3735. mbx_cmd_t mc;
  3736. mbx_cmd_t *mcp = &mc;
  3737. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  3738. "Entered %s.\n", __func__);
  3739. if (!IS_FWI2_CAPABLE(vha->hw))
  3740. return QLA_FUNCTION_FAILED;
  3741. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3742. mcp->mb[1] = LSW(risc_addr);
  3743. mcp->mb[2] = LSW(data);
  3744. mcp->mb[3] = MSW(data);
  3745. mcp->mb[8] = MSW(risc_addr);
  3746. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3747. mcp->in_mb = MBX_0;
  3748. mcp->tov = 30;
  3749. mcp->flags = 0;
  3750. rval = qla2x00_mailbox_command(vha, mcp);
  3751. if (rval != QLA_SUCCESS) {
  3752. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3753. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3754. } else {
  3755. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  3756. "Done %s.\n", __func__);
  3757. }
  3758. return rval;
  3759. }
  3760. int
  3761. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3762. {
  3763. int rval;
  3764. uint32_t stat, timer;
  3765. uint16_t mb0 = 0;
  3766. struct qla_hw_data *ha = vha->hw;
  3767. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3768. rval = QLA_SUCCESS;
  3769. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  3770. "Entered %s.\n", __func__);
  3771. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3772. /* Write the MBC data to the registers */
  3773. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3774. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3775. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3776. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3777. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3778. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3779. /* Poll for MBC interrupt */
  3780. for (timer = 6000000; timer; timer--) {
  3781. /* Check for pending interrupts. */
  3782. stat = RD_REG_DWORD(&reg->host_status);
  3783. if (stat & HSRX_RISC_INT) {
  3784. stat &= 0xff;
  3785. if (stat == 0x1 || stat == 0x2 ||
  3786. stat == 0x10 || stat == 0x11) {
  3787. set_bit(MBX_INTERRUPT,
  3788. &ha->mbx_cmd_flags);
  3789. mb0 = RD_REG_WORD(&reg->mailbox0);
  3790. WRT_REG_DWORD(&reg->hccr,
  3791. HCCRX_CLR_RISC_INT);
  3792. RD_REG_DWORD(&reg->hccr);
  3793. break;
  3794. }
  3795. }
  3796. udelay(5);
  3797. }
  3798. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3799. rval = mb0 & MBS_MASK;
  3800. else
  3801. rval = QLA_FUNCTION_FAILED;
  3802. if (rval != QLA_SUCCESS) {
  3803. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3804. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3805. } else {
  3806. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  3807. "Done %s.\n", __func__);
  3808. }
  3809. return rval;
  3810. }
  3811. int
  3812. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3813. {
  3814. int rval;
  3815. mbx_cmd_t mc;
  3816. mbx_cmd_t *mcp = &mc;
  3817. struct qla_hw_data *ha = vha->hw;
  3818. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  3819. "Entered %s.\n", __func__);
  3820. if (!IS_FWI2_CAPABLE(ha))
  3821. return QLA_FUNCTION_FAILED;
  3822. mcp->mb[0] = MBC_DATA_RATE;
  3823. mcp->mb[1] = 0;
  3824. mcp->out_mb = MBX_1|MBX_0;
  3825. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3826. if (IS_QLA83XX(ha))
  3827. mcp->in_mb |= MBX_3;
  3828. mcp->tov = MBX_TOV_SECONDS;
  3829. mcp->flags = 0;
  3830. rval = qla2x00_mailbox_command(vha, mcp);
  3831. if (rval != QLA_SUCCESS) {
  3832. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3833. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3834. } else {
  3835. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  3836. "Done %s.\n", __func__);
  3837. if (mcp->mb[1] != 0x7)
  3838. ha->link_data_rate = mcp->mb[1];
  3839. }
  3840. return rval;
  3841. }
  3842. int
  3843. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3844. {
  3845. int rval;
  3846. mbx_cmd_t mc;
  3847. mbx_cmd_t *mcp = &mc;
  3848. struct qla_hw_data *ha = vha->hw;
  3849. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  3850. "Entered %s.\n", __func__);
  3851. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  3852. return QLA_FUNCTION_FAILED;
  3853. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3854. mcp->out_mb = MBX_0;
  3855. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3856. mcp->tov = MBX_TOV_SECONDS;
  3857. mcp->flags = 0;
  3858. rval = qla2x00_mailbox_command(vha, mcp);
  3859. if (rval != QLA_SUCCESS) {
  3860. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3861. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3862. } else {
  3863. /* Copy all bits to preserve original value */
  3864. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3865. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  3866. "Done %s.\n", __func__);
  3867. }
  3868. return rval;
  3869. }
  3870. int
  3871. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3872. {
  3873. int rval;
  3874. mbx_cmd_t mc;
  3875. mbx_cmd_t *mcp = &mc;
  3876. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  3877. "Entered %s.\n", __func__);
  3878. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3879. /* Copy all bits to preserve original setting */
  3880. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3881. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3882. mcp->in_mb = MBX_0;
  3883. mcp->tov = MBX_TOV_SECONDS;
  3884. mcp->flags = 0;
  3885. rval = qla2x00_mailbox_command(vha, mcp);
  3886. if (rval != QLA_SUCCESS) {
  3887. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3888. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3889. } else
  3890. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  3891. "Done %s.\n", __func__);
  3892. return rval;
  3893. }
  3894. int
  3895. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3896. uint16_t *mb)
  3897. {
  3898. int rval;
  3899. mbx_cmd_t mc;
  3900. mbx_cmd_t *mcp = &mc;
  3901. struct qla_hw_data *ha = vha->hw;
  3902. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  3903. "Entered %s.\n", __func__);
  3904. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3905. return QLA_FUNCTION_FAILED;
  3906. mcp->mb[0] = MBC_PORT_PARAMS;
  3907. mcp->mb[1] = loop_id;
  3908. if (ha->flags.fcp_prio_enabled)
  3909. mcp->mb[2] = BIT_1;
  3910. else
  3911. mcp->mb[2] = BIT_2;
  3912. mcp->mb[4] = priority & 0xf;
  3913. mcp->mb[9] = vha->vp_idx;
  3914. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3915. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3916. mcp->tov = 30;
  3917. mcp->flags = 0;
  3918. rval = qla2x00_mailbox_command(vha, mcp);
  3919. if (mb != NULL) {
  3920. mb[0] = mcp->mb[0];
  3921. mb[1] = mcp->mb[1];
  3922. mb[3] = mcp->mb[3];
  3923. mb[4] = mcp->mb[4];
  3924. }
  3925. if (rval != QLA_SUCCESS) {
  3926. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3927. } else {
  3928. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  3929. "Done %s.\n", __func__);
  3930. }
  3931. return rval;
  3932. }
  3933. int
  3934. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  3935. {
  3936. int rval = QLA_FUNCTION_FAILED;
  3937. struct qla_hw_data *ha = vha->hw;
  3938. uint8_t byte;
  3939. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ca,
  3940. "Entered %s.\n", __func__);
  3941. if (ha->thermal_support & THERMAL_SUPPORT_I2C) {
  3942. rval = qla2x00_read_sfp(vha, 0, &byte,
  3943. 0x98, 0x1, 1, BIT_13|BIT_12|BIT_0);
  3944. *temp = byte;
  3945. if (rval == QLA_SUCCESS)
  3946. goto done;
  3947. ql_log(ql_log_warn, vha, 0x10c9,
  3948. "Thermal not supported through I2C bus, trying alternate "
  3949. "method (ISP access).\n");
  3950. ha->thermal_support &= ~THERMAL_SUPPORT_I2C;
  3951. }
  3952. if (ha->thermal_support & THERMAL_SUPPORT_ISP) {
  3953. rval = qla2x00_read_asic_temperature(vha, temp);
  3954. if (rval == QLA_SUCCESS)
  3955. goto done;
  3956. ql_log(ql_log_warn, vha, 0x1019,
  3957. "Thermal not supported through ISP.\n");
  3958. ha->thermal_support &= ~THERMAL_SUPPORT_ISP;
  3959. }
  3960. ql_log(ql_log_warn, vha, 0x1150,
  3961. "Thermal not supported by this card "
  3962. "(ignoring further requests).\n");
  3963. return rval;
  3964. done:
  3965. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1018,
  3966. "Done %s.\n", __func__);
  3967. return rval;
  3968. }
  3969. int
  3970. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3971. {
  3972. int rval;
  3973. struct qla_hw_data *ha = vha->hw;
  3974. mbx_cmd_t mc;
  3975. mbx_cmd_t *mcp = &mc;
  3976. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  3977. "Entered %s.\n", __func__);
  3978. if (!IS_FWI2_CAPABLE(ha))
  3979. return QLA_FUNCTION_FAILED;
  3980. memset(mcp, 0, sizeof(mbx_cmd_t));
  3981. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3982. mcp->mb[1] = 1;
  3983. mcp->out_mb = MBX_1|MBX_0;
  3984. mcp->in_mb = MBX_0;
  3985. mcp->tov = 30;
  3986. mcp->flags = 0;
  3987. rval = qla2x00_mailbox_command(vha, mcp);
  3988. if (rval != QLA_SUCCESS) {
  3989. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3990. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3991. } else {
  3992. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  3993. "Done %s.\n", __func__);
  3994. }
  3995. return rval;
  3996. }
  3997. int
  3998. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3999. {
  4000. int rval;
  4001. struct qla_hw_data *ha = vha->hw;
  4002. mbx_cmd_t mc;
  4003. mbx_cmd_t *mcp = &mc;
  4004. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4005. "Entered %s.\n", __func__);
  4006. if (!IS_QLA82XX(ha))
  4007. return QLA_FUNCTION_FAILED;
  4008. memset(mcp, 0, sizeof(mbx_cmd_t));
  4009. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4010. mcp->mb[1] = 0;
  4011. mcp->out_mb = MBX_1|MBX_0;
  4012. mcp->in_mb = MBX_0;
  4013. mcp->tov = 30;
  4014. mcp->flags = 0;
  4015. rval = qla2x00_mailbox_command(vha, mcp);
  4016. if (rval != QLA_SUCCESS) {
  4017. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4018. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4019. } else {
  4020. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4021. "Done %s.\n", __func__);
  4022. }
  4023. return rval;
  4024. }
  4025. int
  4026. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4027. {
  4028. struct qla_hw_data *ha = vha->hw;
  4029. mbx_cmd_t mc;
  4030. mbx_cmd_t *mcp = &mc;
  4031. int rval = QLA_FUNCTION_FAILED;
  4032. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4033. "Entered %s.\n", __func__);
  4034. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4035. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4036. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4037. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4038. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4039. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4040. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4041. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4042. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4043. mcp->tov = MBX_TOV_SECONDS;
  4044. rval = qla2x00_mailbox_command(vha, mcp);
  4045. /* Always copy back return mailbox values. */
  4046. if (rval != QLA_SUCCESS) {
  4047. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4048. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4049. (mcp->mb[1] << 16) | mcp->mb[0],
  4050. (mcp->mb[3] << 16) | mcp->mb[2]);
  4051. } else {
  4052. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4053. "Done %s.\n", __func__);
  4054. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4055. if (!ha->md_template_size) {
  4056. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4057. "Null template size obtained.\n");
  4058. rval = QLA_FUNCTION_FAILED;
  4059. }
  4060. }
  4061. return rval;
  4062. }
  4063. int
  4064. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4065. {
  4066. struct qla_hw_data *ha = vha->hw;
  4067. mbx_cmd_t mc;
  4068. mbx_cmd_t *mcp = &mc;
  4069. int rval = QLA_FUNCTION_FAILED;
  4070. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4071. "Entered %s.\n", __func__);
  4072. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4073. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4074. if (!ha->md_tmplt_hdr) {
  4075. ql_log(ql_log_warn, vha, 0x1124,
  4076. "Unable to allocate memory for Minidump template.\n");
  4077. return rval;
  4078. }
  4079. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4080. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4081. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4082. mcp->mb[2] = LSW(RQST_TMPLT);
  4083. mcp->mb[3] = MSW(RQST_TMPLT);
  4084. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4085. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4086. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4087. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4088. mcp->mb[8] = LSW(ha->md_template_size);
  4089. mcp->mb[9] = MSW(ha->md_template_size);
  4090. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4091. mcp->tov = MBX_TOV_SECONDS;
  4092. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4093. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4094. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4095. rval = qla2x00_mailbox_command(vha, mcp);
  4096. if (rval != QLA_SUCCESS) {
  4097. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4098. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4099. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4100. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4101. } else
  4102. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4103. "Done %s.\n", __func__);
  4104. return rval;
  4105. }
  4106. int
  4107. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4108. {
  4109. int rval;
  4110. struct qla_hw_data *ha = vha->hw;
  4111. mbx_cmd_t mc;
  4112. mbx_cmd_t *mcp = &mc;
  4113. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4114. return QLA_FUNCTION_FAILED;
  4115. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4116. "Entered %s.\n", __func__);
  4117. memset(mcp, 0, sizeof(mbx_cmd_t));
  4118. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4119. mcp->mb[1] = led_cfg[0];
  4120. mcp->mb[2] = led_cfg[1];
  4121. if (IS_QLA8031(ha)) {
  4122. mcp->mb[3] = led_cfg[2];
  4123. mcp->mb[4] = led_cfg[3];
  4124. mcp->mb[5] = led_cfg[4];
  4125. mcp->mb[6] = led_cfg[5];
  4126. }
  4127. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4128. if (IS_QLA8031(ha))
  4129. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4130. mcp->in_mb = MBX_0;
  4131. mcp->tov = 30;
  4132. mcp->flags = 0;
  4133. rval = qla2x00_mailbox_command(vha, mcp);
  4134. if (rval != QLA_SUCCESS) {
  4135. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4136. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4137. } else {
  4138. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4139. "Done %s.\n", __func__);
  4140. }
  4141. return rval;
  4142. }
  4143. int
  4144. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4145. {
  4146. int rval;
  4147. struct qla_hw_data *ha = vha->hw;
  4148. mbx_cmd_t mc;
  4149. mbx_cmd_t *mcp = &mc;
  4150. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4151. return QLA_FUNCTION_FAILED;
  4152. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4153. "Entered %s.\n", __func__);
  4154. memset(mcp, 0, sizeof(mbx_cmd_t));
  4155. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4156. mcp->out_mb = MBX_0;
  4157. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4158. if (IS_QLA8031(ha))
  4159. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4160. mcp->tov = 30;
  4161. mcp->flags = 0;
  4162. rval = qla2x00_mailbox_command(vha, mcp);
  4163. if (rval != QLA_SUCCESS) {
  4164. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4165. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4166. } else {
  4167. led_cfg[0] = mcp->mb[1];
  4168. led_cfg[1] = mcp->mb[2];
  4169. if (IS_QLA8031(ha)) {
  4170. led_cfg[2] = mcp->mb[3];
  4171. led_cfg[3] = mcp->mb[4];
  4172. led_cfg[4] = mcp->mb[5];
  4173. led_cfg[5] = mcp->mb[6];
  4174. }
  4175. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4176. "Done %s.\n", __func__);
  4177. }
  4178. return rval;
  4179. }
  4180. int
  4181. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4182. {
  4183. int rval;
  4184. struct qla_hw_data *ha = vha->hw;
  4185. mbx_cmd_t mc;
  4186. mbx_cmd_t *mcp = &mc;
  4187. if (!IS_QLA82XX(ha))
  4188. return QLA_FUNCTION_FAILED;
  4189. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4190. "Entered %s.\n", __func__);
  4191. memset(mcp, 0, sizeof(mbx_cmd_t));
  4192. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4193. if (enable)
  4194. mcp->mb[7] = 0xE;
  4195. else
  4196. mcp->mb[7] = 0xD;
  4197. mcp->out_mb = MBX_7|MBX_0;
  4198. mcp->in_mb = MBX_0;
  4199. mcp->tov = MBX_TOV_SECONDS;
  4200. mcp->flags = 0;
  4201. rval = qla2x00_mailbox_command(vha, mcp);
  4202. if (rval != QLA_SUCCESS) {
  4203. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4204. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4205. } else {
  4206. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4207. "Done %s.\n", __func__);
  4208. }
  4209. return rval;
  4210. }
  4211. int
  4212. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4213. {
  4214. int rval;
  4215. struct qla_hw_data *ha = vha->hw;
  4216. mbx_cmd_t mc;
  4217. mbx_cmd_t *mcp = &mc;
  4218. if (!IS_QLA83XX(ha))
  4219. return QLA_FUNCTION_FAILED;
  4220. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4221. "Entered %s.\n", __func__);
  4222. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4223. mcp->mb[1] = LSW(reg);
  4224. mcp->mb[2] = MSW(reg);
  4225. mcp->mb[3] = LSW(data);
  4226. mcp->mb[4] = MSW(data);
  4227. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4228. mcp->in_mb = MBX_1|MBX_0;
  4229. mcp->tov = MBX_TOV_SECONDS;
  4230. mcp->flags = 0;
  4231. rval = qla2x00_mailbox_command(vha, mcp);
  4232. if (rval != QLA_SUCCESS) {
  4233. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4234. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4235. } else {
  4236. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4237. "Done %s.\n", __func__);
  4238. }
  4239. return rval;
  4240. }
  4241. int
  4242. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4243. {
  4244. int rval;
  4245. struct qla_hw_data *ha = vha->hw;
  4246. mbx_cmd_t mc;
  4247. mbx_cmd_t *mcp = &mc;
  4248. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4249. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4250. "Implicit LOGO Unsupported.\n");
  4251. return QLA_FUNCTION_FAILED;
  4252. }
  4253. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4254. "Entering %s.\n", __func__);
  4255. /* Perform Implicit LOGO. */
  4256. mcp->mb[0] = MBC_PORT_LOGOUT;
  4257. mcp->mb[1] = fcport->loop_id;
  4258. mcp->mb[10] = BIT_15;
  4259. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4260. mcp->in_mb = MBX_0;
  4261. mcp->tov = MBX_TOV_SECONDS;
  4262. mcp->flags = 0;
  4263. rval = qla2x00_mailbox_command(vha, mcp);
  4264. if (rval != QLA_SUCCESS)
  4265. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4266. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4267. else
  4268. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4269. "Done %s.\n", __func__);
  4270. return rval;
  4271. }
  4272. int
  4273. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4274. {
  4275. int rval;
  4276. mbx_cmd_t mc;
  4277. mbx_cmd_t *mcp = &mc;
  4278. struct qla_hw_data *ha = vha->hw;
  4279. unsigned long retry_max_time = jiffies + (2 * HZ);
  4280. if (!IS_QLA83XX(ha))
  4281. return QLA_FUNCTION_FAILED;
  4282. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4283. retry_rd_reg:
  4284. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4285. mcp->mb[1] = LSW(reg);
  4286. mcp->mb[2] = MSW(reg);
  4287. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4288. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4289. mcp->tov = MBX_TOV_SECONDS;
  4290. mcp->flags = 0;
  4291. rval = qla2x00_mailbox_command(vha, mcp);
  4292. if (rval != QLA_SUCCESS) {
  4293. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4294. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4295. rval, mcp->mb[0], mcp->mb[1]);
  4296. } else {
  4297. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4298. if (*data == QLA8XXX_BAD_VALUE) {
  4299. /*
  4300. * During soft-reset CAMRAM register reads might
  4301. * return 0xbad0bad0. So retry for MAX of 2 sec
  4302. * while reading camram registers.
  4303. */
  4304. if (time_after(jiffies, retry_max_time)) {
  4305. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4306. "Failure to read CAMRAM register. "
  4307. "data=0x%x.\n", *data);
  4308. return QLA_FUNCTION_FAILED;
  4309. }
  4310. msleep(100);
  4311. goto retry_rd_reg;
  4312. }
  4313. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4314. }
  4315. return rval;
  4316. }
  4317. int
  4318. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4319. {
  4320. int rval;
  4321. mbx_cmd_t mc;
  4322. mbx_cmd_t *mcp = &mc;
  4323. struct qla_hw_data *ha = vha->hw;
  4324. if (!IS_QLA83XX(ha))
  4325. return QLA_FUNCTION_FAILED;
  4326. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4327. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4328. mcp->out_mb = MBX_0;
  4329. mcp->in_mb = MBX_1|MBX_0;
  4330. mcp->tov = MBX_TOV_SECONDS;
  4331. mcp->flags = 0;
  4332. rval = qla2x00_mailbox_command(vha, mcp);
  4333. if (rval != QLA_SUCCESS) {
  4334. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4335. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4336. rval, mcp->mb[0], mcp->mb[1]);
  4337. ha->isp_ops->fw_dump(vha, 0);
  4338. } else {
  4339. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4340. }
  4341. return rval;
  4342. }
  4343. int
  4344. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4345. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4346. {
  4347. int rval;
  4348. mbx_cmd_t mc;
  4349. mbx_cmd_t *mcp = &mc;
  4350. uint8_t subcode = (uint8_t)options;
  4351. struct qla_hw_data *ha = vha->hw;
  4352. if (!IS_QLA8031(ha))
  4353. return QLA_FUNCTION_FAILED;
  4354. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4355. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4356. mcp->mb[1] = options;
  4357. mcp->out_mb = MBX_1|MBX_0;
  4358. if (subcode & BIT_2) {
  4359. mcp->mb[2] = LSW(start_addr);
  4360. mcp->mb[3] = MSW(start_addr);
  4361. mcp->mb[4] = LSW(end_addr);
  4362. mcp->mb[5] = MSW(end_addr);
  4363. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4364. }
  4365. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4366. if (!(subcode & (BIT_2 | BIT_5)))
  4367. mcp->in_mb |= MBX_4|MBX_3;
  4368. mcp->tov = MBX_TOV_SECONDS;
  4369. mcp->flags = 0;
  4370. rval = qla2x00_mailbox_command(vha, mcp);
  4371. if (rval != QLA_SUCCESS) {
  4372. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4373. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4374. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4375. mcp->mb[4]);
  4376. ha->isp_ops->fw_dump(vha, 0);
  4377. } else {
  4378. if (subcode & BIT_5)
  4379. *sector_size = mcp->mb[1];
  4380. else if (subcode & (BIT_6 | BIT_7)) {
  4381. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4382. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4383. } else if (subcode & (BIT_3 | BIT_4)) {
  4384. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4385. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4386. }
  4387. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4388. }
  4389. return rval;
  4390. }
  4391. int
  4392. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4393. uint32_t size)
  4394. {
  4395. int rval;
  4396. mbx_cmd_t mc;
  4397. mbx_cmd_t *mcp = &mc;
  4398. if (!IS_MCTP_CAPABLE(vha->hw))
  4399. return QLA_FUNCTION_FAILED;
  4400. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4401. "Entered %s.\n", __func__);
  4402. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4403. mcp->mb[1] = LSW(addr);
  4404. mcp->mb[2] = MSW(req_dma);
  4405. mcp->mb[3] = LSW(req_dma);
  4406. mcp->mb[4] = MSW(size);
  4407. mcp->mb[5] = LSW(size);
  4408. mcp->mb[6] = MSW(MSD(req_dma));
  4409. mcp->mb[7] = LSW(MSD(req_dma));
  4410. mcp->mb[8] = MSW(addr);
  4411. /* Setting RAM ID to valid */
  4412. mcp->mb[10] |= BIT_7;
  4413. /* For MCTP RAM ID is 0x40 */
  4414. mcp->mb[10] |= 0x40;
  4415. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4416. MBX_0;
  4417. mcp->in_mb = MBX_0;
  4418. mcp->tov = MBX_TOV_SECONDS;
  4419. mcp->flags = 0;
  4420. rval = qla2x00_mailbox_command(vha, mcp);
  4421. if (rval != QLA_SUCCESS) {
  4422. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4423. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4424. } else {
  4425. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4426. "Done %s.\n", __func__);
  4427. }
  4428. return rval;
  4429. }