qla_dbg.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x014f | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x117a | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  17. * | | | 0x2016 |
  18. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  19. * | | | 0x3027-0x3028 |
  20. * | | | 0x303d-0x3041 |
  21. * | | | 0x302d,0x3033 |
  22. * | | | 0x3036,0x3038 |
  23. * | | | 0x303a |
  24. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  25. * | Async Events | 0x5081 | 0x502b-0x502f |
  26. * | | | 0x5047,0x5052 |
  27. * | | | 0x5040,0x5075 |
  28. * | Timer Routines | 0x6011 | |
  29. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  30. * | | | 0x7020,0x7024, |
  31. * | | | 0x7039,0x7045, |
  32. * | | | 0x7073-0x7075, |
  33. * | | | 0x707b,0x708c, |
  34. * | | | 0x70a5,0x70a6, |
  35. * | | | 0x70a8,0x70ab, |
  36. * | | | 0x70ad-0x70ae, |
  37. * | | | 0x70d1-0x70da |
  38. * | Task Management | 0x803c | 0x8025-0x8026 |
  39. * | | | 0x800b,0x8039 |
  40. * | AER/EEH | 0x9011 | |
  41. * | Virtual Port | 0xa007 | |
  42. * | ISP82XX Specific | 0xb086 | 0xb002,0xb024 |
  43. * | MultiQ | 0xc00c | |
  44. * | Misc | 0xd010 | |
  45. * | Target Mode | 0xe070 | |
  46. * | Target Mode Management | 0xf072 | |
  47. * | Target Mode Task Management | 0x1000b | |
  48. * ----------------------------------------------------------------------
  49. */
  50. #include "qla_def.h"
  51. #include <linux/delay.h>
  52. static uint32_t ql_dbg_offset = 0x800;
  53. static inline void
  54. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  55. {
  56. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  57. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  58. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  59. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  60. fw_dump->vendor = htonl(ha->pdev->vendor);
  61. fw_dump->device = htonl(ha->pdev->device);
  62. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  63. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  64. }
  65. static inline void *
  66. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  67. {
  68. struct req_que *req = ha->req_q_map[0];
  69. struct rsp_que *rsp = ha->rsp_q_map[0];
  70. /* Request queue. */
  71. memcpy(ptr, req->ring, req->length *
  72. sizeof(request_t));
  73. /* Response queue. */
  74. ptr += req->length * sizeof(request_t);
  75. memcpy(ptr, rsp->ring, rsp->length *
  76. sizeof(response_t));
  77. return ptr + (rsp->length * sizeof(response_t));
  78. }
  79. static int
  80. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  81. uint32_t ram_dwords, void **nxt)
  82. {
  83. int rval;
  84. uint32_t cnt, stat, timer, dwords, idx;
  85. uint16_t mb0;
  86. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  87. dma_addr_t dump_dma = ha->gid_list_dma;
  88. uint32_t *dump = (uint32_t *)ha->gid_list;
  89. rval = QLA_SUCCESS;
  90. mb0 = 0;
  91. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  92. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  93. dwords = qla2x00_gid_list_size(ha) / 4;
  94. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  95. cnt += dwords, addr += dwords) {
  96. if (cnt + dwords > ram_dwords)
  97. dwords = ram_dwords - cnt;
  98. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  99. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  100. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  101. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  102. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  103. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  104. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  105. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  106. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  107. for (timer = 6000000; timer; timer--) {
  108. /* Check for pending interrupts. */
  109. stat = RD_REG_DWORD(&reg->host_status);
  110. if (stat & HSRX_RISC_INT) {
  111. stat &= 0xff;
  112. if (stat == 0x1 || stat == 0x2 ||
  113. stat == 0x10 || stat == 0x11) {
  114. set_bit(MBX_INTERRUPT,
  115. &ha->mbx_cmd_flags);
  116. mb0 = RD_REG_WORD(&reg->mailbox0);
  117. WRT_REG_DWORD(&reg->hccr,
  118. HCCRX_CLR_RISC_INT);
  119. RD_REG_DWORD(&reg->hccr);
  120. break;
  121. }
  122. /* Clear this intr; it wasn't a mailbox intr */
  123. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  124. RD_REG_DWORD(&reg->hccr);
  125. }
  126. udelay(5);
  127. }
  128. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  129. rval = mb0 & MBS_MASK;
  130. for (idx = 0; idx < dwords; idx++)
  131. ram[cnt + idx] = swab32(dump[idx]);
  132. } else {
  133. rval = QLA_FUNCTION_FAILED;
  134. }
  135. }
  136. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  137. return rval;
  138. }
  139. static int
  140. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  141. uint32_t cram_size, void **nxt)
  142. {
  143. int rval;
  144. /* Code RAM. */
  145. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  146. if (rval != QLA_SUCCESS)
  147. return rval;
  148. /* External Memory. */
  149. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  150. ha->fw_memory_size - 0x100000 + 1, nxt);
  151. }
  152. static uint32_t *
  153. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  154. uint32_t count, uint32_t *buf)
  155. {
  156. uint32_t __iomem *dmp_reg;
  157. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  158. dmp_reg = &reg->iobase_window;
  159. while (count--)
  160. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  161. return buf;
  162. }
  163. static inline int
  164. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  165. {
  166. int rval = QLA_SUCCESS;
  167. uint32_t cnt;
  168. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  169. for (cnt = 30000;
  170. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  171. rval == QLA_SUCCESS; cnt--) {
  172. if (cnt)
  173. udelay(100);
  174. else
  175. rval = QLA_FUNCTION_TIMEOUT;
  176. }
  177. return rval;
  178. }
  179. static int
  180. qla24xx_soft_reset(struct qla_hw_data *ha)
  181. {
  182. int rval = QLA_SUCCESS;
  183. uint32_t cnt;
  184. uint16_t mb0, wd;
  185. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  186. /* Reset RISC. */
  187. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  188. for (cnt = 0; cnt < 30000; cnt++) {
  189. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  190. break;
  191. udelay(10);
  192. }
  193. WRT_REG_DWORD(&reg->ctrl_status,
  194. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  195. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  196. udelay(100);
  197. /* Wait for firmware to complete NVRAM accesses. */
  198. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  199. for (cnt = 10000 ; cnt && mb0; cnt--) {
  200. udelay(5);
  201. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  202. barrier();
  203. }
  204. /* Wait for soft-reset to complete. */
  205. for (cnt = 0; cnt < 30000; cnt++) {
  206. if ((RD_REG_DWORD(&reg->ctrl_status) &
  207. CSRX_ISP_SOFT_RESET) == 0)
  208. break;
  209. udelay(10);
  210. }
  211. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  212. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  213. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  214. rval == QLA_SUCCESS; cnt--) {
  215. if (cnt)
  216. udelay(100);
  217. else
  218. rval = QLA_FUNCTION_TIMEOUT;
  219. }
  220. return rval;
  221. }
  222. static int
  223. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  224. uint32_t ram_words, void **nxt)
  225. {
  226. int rval;
  227. uint32_t cnt, stat, timer, words, idx;
  228. uint16_t mb0;
  229. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  230. dma_addr_t dump_dma = ha->gid_list_dma;
  231. uint16_t *dump = (uint16_t *)ha->gid_list;
  232. rval = QLA_SUCCESS;
  233. mb0 = 0;
  234. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  235. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  236. words = qla2x00_gid_list_size(ha) / 2;
  237. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  238. cnt += words, addr += words) {
  239. if (cnt + words > ram_words)
  240. words = ram_words - cnt;
  241. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  242. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  243. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  244. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  245. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  246. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  247. WRT_MAILBOX_REG(ha, reg, 4, words);
  248. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  249. for (timer = 6000000; timer; timer--) {
  250. /* Check for pending interrupts. */
  251. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  252. if (stat & HSR_RISC_INT) {
  253. stat &= 0xff;
  254. if (stat == 0x1 || stat == 0x2) {
  255. set_bit(MBX_INTERRUPT,
  256. &ha->mbx_cmd_flags);
  257. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  258. /* Release mailbox registers. */
  259. WRT_REG_WORD(&reg->semaphore, 0);
  260. WRT_REG_WORD(&reg->hccr,
  261. HCCR_CLR_RISC_INT);
  262. RD_REG_WORD(&reg->hccr);
  263. break;
  264. } else if (stat == 0x10 || stat == 0x11) {
  265. set_bit(MBX_INTERRUPT,
  266. &ha->mbx_cmd_flags);
  267. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  268. WRT_REG_WORD(&reg->hccr,
  269. HCCR_CLR_RISC_INT);
  270. RD_REG_WORD(&reg->hccr);
  271. break;
  272. }
  273. /* clear this intr; it wasn't a mailbox intr */
  274. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  275. RD_REG_WORD(&reg->hccr);
  276. }
  277. udelay(5);
  278. }
  279. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  280. rval = mb0 & MBS_MASK;
  281. for (idx = 0; idx < words; idx++)
  282. ram[cnt + idx] = swab16(dump[idx]);
  283. } else {
  284. rval = QLA_FUNCTION_FAILED;
  285. }
  286. }
  287. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  288. return rval;
  289. }
  290. static inline void
  291. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  292. uint16_t *buf)
  293. {
  294. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  295. while (count--)
  296. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  297. }
  298. static inline void *
  299. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  300. {
  301. if (!ha->eft)
  302. return ptr;
  303. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  304. return ptr + ntohl(ha->fw_dump->eft_size);
  305. }
  306. static inline void *
  307. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  308. {
  309. uint32_t cnt;
  310. uint32_t *iter_reg;
  311. struct qla2xxx_fce_chain *fcec = ptr;
  312. if (!ha->fce)
  313. return ptr;
  314. *last_chain = &fcec->type;
  315. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  316. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  317. fce_calc_size(ha->fce_bufs));
  318. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  319. fcec->addr_l = htonl(LSD(ha->fce_dma));
  320. fcec->addr_h = htonl(MSD(ha->fce_dma));
  321. iter_reg = fcec->eregs;
  322. for (cnt = 0; cnt < 8; cnt++)
  323. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  324. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  325. return (char *)iter_reg + ntohl(fcec->size);
  326. }
  327. static inline void *
  328. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  329. uint32_t **last_chain)
  330. {
  331. struct qla2xxx_mqueue_chain *q;
  332. struct qla2xxx_mqueue_header *qh;
  333. uint32_t num_queues;
  334. int que;
  335. struct {
  336. int length;
  337. void *ring;
  338. } aq, *aqp;
  339. if (!ha->tgt.atio_ring)
  340. return ptr;
  341. num_queues = 1;
  342. aqp = &aq;
  343. aqp->length = ha->tgt.atio_q_length;
  344. aqp->ring = ha->tgt.atio_ring;
  345. for (que = 0; que < num_queues; que++) {
  346. /* aqp = ha->atio_q_map[que]; */
  347. q = ptr;
  348. *last_chain = &q->type;
  349. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  350. q->chain_size = htonl(
  351. sizeof(struct qla2xxx_mqueue_chain) +
  352. sizeof(struct qla2xxx_mqueue_header) +
  353. (aqp->length * sizeof(request_t)));
  354. ptr += sizeof(struct qla2xxx_mqueue_chain);
  355. /* Add header. */
  356. qh = ptr;
  357. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  358. qh->number = htonl(que);
  359. qh->size = htonl(aqp->length * sizeof(request_t));
  360. ptr += sizeof(struct qla2xxx_mqueue_header);
  361. /* Add data. */
  362. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  363. ptr += aqp->length * sizeof(request_t);
  364. }
  365. return ptr;
  366. }
  367. static inline void *
  368. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  369. {
  370. struct qla2xxx_mqueue_chain *q;
  371. struct qla2xxx_mqueue_header *qh;
  372. struct req_que *req;
  373. struct rsp_que *rsp;
  374. int que;
  375. if (!ha->mqenable)
  376. return ptr;
  377. /* Request queues */
  378. for (que = 1; que < ha->max_req_queues; que++) {
  379. req = ha->req_q_map[que];
  380. if (!req)
  381. break;
  382. /* Add chain. */
  383. q = ptr;
  384. *last_chain = &q->type;
  385. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  386. q->chain_size = htonl(
  387. sizeof(struct qla2xxx_mqueue_chain) +
  388. sizeof(struct qla2xxx_mqueue_header) +
  389. (req->length * sizeof(request_t)));
  390. ptr += sizeof(struct qla2xxx_mqueue_chain);
  391. /* Add header. */
  392. qh = ptr;
  393. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  394. qh->number = htonl(que);
  395. qh->size = htonl(req->length * sizeof(request_t));
  396. ptr += sizeof(struct qla2xxx_mqueue_header);
  397. /* Add data. */
  398. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  399. ptr += req->length * sizeof(request_t);
  400. }
  401. /* Response queues */
  402. for (que = 1; que < ha->max_rsp_queues; que++) {
  403. rsp = ha->rsp_q_map[que];
  404. if (!rsp)
  405. break;
  406. /* Add chain. */
  407. q = ptr;
  408. *last_chain = &q->type;
  409. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  410. q->chain_size = htonl(
  411. sizeof(struct qla2xxx_mqueue_chain) +
  412. sizeof(struct qla2xxx_mqueue_header) +
  413. (rsp->length * sizeof(response_t)));
  414. ptr += sizeof(struct qla2xxx_mqueue_chain);
  415. /* Add header. */
  416. qh = ptr;
  417. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  418. qh->number = htonl(que);
  419. qh->size = htonl(rsp->length * sizeof(response_t));
  420. ptr += sizeof(struct qla2xxx_mqueue_header);
  421. /* Add data. */
  422. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  423. ptr += rsp->length * sizeof(response_t);
  424. }
  425. return ptr;
  426. }
  427. static inline void *
  428. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  429. {
  430. uint32_t cnt, que_idx;
  431. uint8_t que_cnt;
  432. struct qla2xxx_mq_chain *mq = ptr;
  433. struct device_reg_25xxmq __iomem *reg;
  434. if (!ha->mqenable || IS_QLA83XX(ha))
  435. return ptr;
  436. mq = ptr;
  437. *last_chain = &mq->type;
  438. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  439. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  440. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  441. ha->max_req_queues : ha->max_rsp_queues;
  442. mq->count = htonl(que_cnt);
  443. for (cnt = 0; cnt < que_cnt; cnt++) {
  444. reg = (struct device_reg_25xxmq __iomem *)
  445. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  446. que_idx = cnt * 4;
  447. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  448. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  449. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  450. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  451. }
  452. return ptr + sizeof(struct qla2xxx_mq_chain);
  453. }
  454. void
  455. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  456. {
  457. struct qla_hw_data *ha = vha->hw;
  458. if (rval != QLA_SUCCESS) {
  459. ql_log(ql_log_warn, vha, 0xd000,
  460. "Failed to dump firmware (%x).\n", rval);
  461. ha->fw_dumped = 0;
  462. } else {
  463. ql_log(ql_log_info, vha, 0xd001,
  464. "Firmware dump saved to temp buffer (%ld/%p).\n",
  465. vha->host_no, ha->fw_dump);
  466. ha->fw_dumped = 1;
  467. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  468. }
  469. }
  470. /**
  471. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  472. * @ha: HA context
  473. * @hardware_locked: Called with the hardware_lock
  474. */
  475. void
  476. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  477. {
  478. int rval;
  479. uint32_t cnt;
  480. struct qla_hw_data *ha = vha->hw;
  481. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  482. uint16_t __iomem *dmp_reg;
  483. unsigned long flags;
  484. struct qla2300_fw_dump *fw;
  485. void *nxt;
  486. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  487. flags = 0;
  488. if (!hardware_locked)
  489. spin_lock_irqsave(&ha->hardware_lock, flags);
  490. if (!ha->fw_dump) {
  491. ql_log(ql_log_warn, vha, 0xd002,
  492. "No buffer available for dump.\n");
  493. goto qla2300_fw_dump_failed;
  494. }
  495. if (ha->fw_dumped) {
  496. ql_log(ql_log_warn, vha, 0xd003,
  497. "Firmware has been previously dumped (%p) "
  498. "-- ignoring request.\n",
  499. ha->fw_dump);
  500. goto qla2300_fw_dump_failed;
  501. }
  502. fw = &ha->fw_dump->isp.isp23;
  503. qla2xxx_prep_dump(ha, ha->fw_dump);
  504. rval = QLA_SUCCESS;
  505. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  506. /* Pause RISC. */
  507. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  508. if (IS_QLA2300(ha)) {
  509. for (cnt = 30000;
  510. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  511. rval == QLA_SUCCESS; cnt--) {
  512. if (cnt)
  513. udelay(100);
  514. else
  515. rval = QLA_FUNCTION_TIMEOUT;
  516. }
  517. } else {
  518. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  519. udelay(10);
  520. }
  521. if (rval == QLA_SUCCESS) {
  522. dmp_reg = &reg->flash_address;
  523. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  524. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  525. dmp_reg = &reg->u.isp2300.req_q_in;
  526. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  527. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  528. dmp_reg = &reg->u.isp2300.mailbox0;
  529. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  530. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  531. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  532. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  533. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  534. qla2xxx_read_window(reg, 48, fw->dma_reg);
  535. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  536. dmp_reg = &reg->risc_hw;
  537. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  538. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  539. WRT_REG_WORD(&reg->pcr, 0x2000);
  540. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  541. WRT_REG_WORD(&reg->pcr, 0x2200);
  542. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  543. WRT_REG_WORD(&reg->pcr, 0x2400);
  544. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  545. WRT_REG_WORD(&reg->pcr, 0x2600);
  546. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  547. WRT_REG_WORD(&reg->pcr, 0x2800);
  548. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  549. WRT_REG_WORD(&reg->pcr, 0x2A00);
  550. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  551. WRT_REG_WORD(&reg->pcr, 0x2C00);
  552. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  553. WRT_REG_WORD(&reg->pcr, 0x2E00);
  554. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  555. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  556. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  557. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  558. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  559. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  560. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  561. /* Reset RISC. */
  562. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  563. for (cnt = 0; cnt < 30000; cnt++) {
  564. if ((RD_REG_WORD(&reg->ctrl_status) &
  565. CSR_ISP_SOFT_RESET) == 0)
  566. break;
  567. udelay(10);
  568. }
  569. }
  570. if (!IS_QLA2300(ha)) {
  571. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  572. rval == QLA_SUCCESS; cnt--) {
  573. if (cnt)
  574. udelay(100);
  575. else
  576. rval = QLA_FUNCTION_TIMEOUT;
  577. }
  578. }
  579. /* Get RISC SRAM. */
  580. if (rval == QLA_SUCCESS)
  581. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  582. sizeof(fw->risc_ram) / 2, &nxt);
  583. /* Get stack SRAM. */
  584. if (rval == QLA_SUCCESS)
  585. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  586. sizeof(fw->stack_ram) / 2, &nxt);
  587. /* Get data SRAM. */
  588. if (rval == QLA_SUCCESS)
  589. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  590. ha->fw_memory_size - 0x11000 + 1, &nxt);
  591. if (rval == QLA_SUCCESS)
  592. qla2xxx_copy_queues(ha, nxt);
  593. qla2xxx_dump_post_process(base_vha, rval);
  594. qla2300_fw_dump_failed:
  595. if (!hardware_locked)
  596. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  597. }
  598. /**
  599. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  600. * @ha: HA context
  601. * @hardware_locked: Called with the hardware_lock
  602. */
  603. void
  604. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  605. {
  606. int rval;
  607. uint32_t cnt, timer;
  608. uint16_t risc_address;
  609. uint16_t mb0, mb2;
  610. struct qla_hw_data *ha = vha->hw;
  611. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  612. uint16_t __iomem *dmp_reg;
  613. unsigned long flags;
  614. struct qla2100_fw_dump *fw;
  615. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  616. risc_address = 0;
  617. mb0 = mb2 = 0;
  618. flags = 0;
  619. if (!hardware_locked)
  620. spin_lock_irqsave(&ha->hardware_lock, flags);
  621. if (!ha->fw_dump) {
  622. ql_log(ql_log_warn, vha, 0xd004,
  623. "No buffer available for dump.\n");
  624. goto qla2100_fw_dump_failed;
  625. }
  626. if (ha->fw_dumped) {
  627. ql_log(ql_log_warn, vha, 0xd005,
  628. "Firmware has been previously dumped (%p) "
  629. "-- ignoring request.\n",
  630. ha->fw_dump);
  631. goto qla2100_fw_dump_failed;
  632. }
  633. fw = &ha->fw_dump->isp.isp21;
  634. qla2xxx_prep_dump(ha, ha->fw_dump);
  635. rval = QLA_SUCCESS;
  636. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  637. /* Pause RISC. */
  638. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  639. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  640. rval == QLA_SUCCESS; cnt--) {
  641. if (cnt)
  642. udelay(100);
  643. else
  644. rval = QLA_FUNCTION_TIMEOUT;
  645. }
  646. if (rval == QLA_SUCCESS) {
  647. dmp_reg = &reg->flash_address;
  648. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  649. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  650. dmp_reg = &reg->u.isp2100.mailbox0;
  651. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  652. if (cnt == 8)
  653. dmp_reg = &reg->u_end.isp2200.mailbox8;
  654. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  655. }
  656. dmp_reg = &reg->u.isp2100.unused_2[0];
  657. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  658. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  659. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  660. dmp_reg = &reg->risc_hw;
  661. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  662. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  663. WRT_REG_WORD(&reg->pcr, 0x2000);
  664. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  665. WRT_REG_WORD(&reg->pcr, 0x2100);
  666. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  667. WRT_REG_WORD(&reg->pcr, 0x2200);
  668. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  669. WRT_REG_WORD(&reg->pcr, 0x2300);
  670. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  671. WRT_REG_WORD(&reg->pcr, 0x2400);
  672. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  673. WRT_REG_WORD(&reg->pcr, 0x2500);
  674. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  675. WRT_REG_WORD(&reg->pcr, 0x2600);
  676. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  677. WRT_REG_WORD(&reg->pcr, 0x2700);
  678. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  679. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  680. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  681. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  682. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  683. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  684. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  685. /* Reset the ISP. */
  686. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  687. }
  688. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  689. rval == QLA_SUCCESS; cnt--) {
  690. if (cnt)
  691. udelay(100);
  692. else
  693. rval = QLA_FUNCTION_TIMEOUT;
  694. }
  695. /* Pause RISC. */
  696. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  697. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  698. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  699. for (cnt = 30000;
  700. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  701. rval == QLA_SUCCESS; cnt--) {
  702. if (cnt)
  703. udelay(100);
  704. else
  705. rval = QLA_FUNCTION_TIMEOUT;
  706. }
  707. if (rval == QLA_SUCCESS) {
  708. /* Set memory configuration and timing. */
  709. if (IS_QLA2100(ha))
  710. WRT_REG_WORD(&reg->mctr, 0xf1);
  711. else
  712. WRT_REG_WORD(&reg->mctr, 0xf2);
  713. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  714. /* Release RISC. */
  715. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  716. }
  717. }
  718. if (rval == QLA_SUCCESS) {
  719. /* Get RISC SRAM. */
  720. risc_address = 0x1000;
  721. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  722. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  723. }
  724. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  725. cnt++, risc_address++) {
  726. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  727. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  728. for (timer = 6000000; timer != 0; timer--) {
  729. /* Check for pending interrupts. */
  730. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  731. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  732. set_bit(MBX_INTERRUPT,
  733. &ha->mbx_cmd_flags);
  734. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  735. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  736. WRT_REG_WORD(&reg->semaphore, 0);
  737. WRT_REG_WORD(&reg->hccr,
  738. HCCR_CLR_RISC_INT);
  739. RD_REG_WORD(&reg->hccr);
  740. break;
  741. }
  742. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  743. RD_REG_WORD(&reg->hccr);
  744. }
  745. udelay(5);
  746. }
  747. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  748. rval = mb0 & MBS_MASK;
  749. fw->risc_ram[cnt] = htons(mb2);
  750. } else {
  751. rval = QLA_FUNCTION_FAILED;
  752. }
  753. }
  754. if (rval == QLA_SUCCESS)
  755. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  756. qla2xxx_dump_post_process(base_vha, rval);
  757. qla2100_fw_dump_failed:
  758. if (!hardware_locked)
  759. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  760. }
  761. void
  762. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  763. {
  764. int rval;
  765. uint32_t cnt;
  766. uint32_t risc_address;
  767. struct qla_hw_data *ha = vha->hw;
  768. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  769. uint32_t __iomem *dmp_reg;
  770. uint32_t *iter_reg;
  771. uint16_t __iomem *mbx_reg;
  772. unsigned long flags;
  773. struct qla24xx_fw_dump *fw;
  774. uint32_t ext_mem_cnt;
  775. void *nxt;
  776. void *nxt_chain;
  777. uint32_t *last_chain = NULL;
  778. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  779. if (IS_QLA82XX(ha))
  780. return;
  781. risc_address = ext_mem_cnt = 0;
  782. flags = 0;
  783. if (!hardware_locked)
  784. spin_lock_irqsave(&ha->hardware_lock, flags);
  785. if (!ha->fw_dump) {
  786. ql_log(ql_log_warn, vha, 0xd006,
  787. "No buffer available for dump.\n");
  788. goto qla24xx_fw_dump_failed;
  789. }
  790. if (ha->fw_dumped) {
  791. ql_log(ql_log_warn, vha, 0xd007,
  792. "Firmware has been previously dumped (%p) "
  793. "-- ignoring request.\n",
  794. ha->fw_dump);
  795. goto qla24xx_fw_dump_failed;
  796. }
  797. fw = &ha->fw_dump->isp.isp24;
  798. qla2xxx_prep_dump(ha, ha->fw_dump);
  799. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  800. /* Pause RISC. */
  801. rval = qla24xx_pause_risc(reg);
  802. if (rval != QLA_SUCCESS)
  803. goto qla24xx_fw_dump_failed_0;
  804. /* Host interface registers. */
  805. dmp_reg = &reg->flash_addr;
  806. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  807. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  808. /* Disable interrupts. */
  809. WRT_REG_DWORD(&reg->ictrl, 0);
  810. RD_REG_DWORD(&reg->ictrl);
  811. /* Shadow registers. */
  812. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  813. RD_REG_DWORD(&reg->iobase_addr);
  814. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  815. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  816. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  817. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  818. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  819. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  820. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  821. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  822. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  823. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  824. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  825. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  826. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  827. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  828. /* Mailbox registers. */
  829. mbx_reg = &reg->mailbox0;
  830. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  831. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  832. /* Transfer sequence registers. */
  833. iter_reg = fw->xseq_gp_reg;
  834. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  835. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  836. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  837. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  838. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  839. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  840. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  841. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  842. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  843. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  844. /* Receive sequence registers. */
  845. iter_reg = fw->rseq_gp_reg;
  846. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  853. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  854. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  855. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  856. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  857. /* Command DMA registers. */
  858. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  859. /* Queues. */
  860. iter_reg = fw->req0_dma_reg;
  861. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  862. dmp_reg = &reg->iobase_q;
  863. for (cnt = 0; cnt < 7; cnt++)
  864. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  865. iter_reg = fw->resp0_dma_reg;
  866. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  867. dmp_reg = &reg->iobase_q;
  868. for (cnt = 0; cnt < 7; cnt++)
  869. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  870. iter_reg = fw->req1_dma_reg;
  871. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  872. dmp_reg = &reg->iobase_q;
  873. for (cnt = 0; cnt < 7; cnt++)
  874. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  875. /* Transmit DMA registers. */
  876. iter_reg = fw->xmt0_dma_reg;
  877. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  878. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  879. iter_reg = fw->xmt1_dma_reg;
  880. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  881. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  882. iter_reg = fw->xmt2_dma_reg;
  883. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  885. iter_reg = fw->xmt3_dma_reg;
  886. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  887. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  888. iter_reg = fw->xmt4_dma_reg;
  889. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  890. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  891. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  892. /* Receive DMA registers. */
  893. iter_reg = fw->rcvt0_data_dma_reg;
  894. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  895. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  896. iter_reg = fw->rcvt1_data_dma_reg;
  897. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  898. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  899. /* RISC registers. */
  900. iter_reg = fw->risc_gp_reg;
  901. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  902. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  903. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  904. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  908. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  909. /* Local memory controller registers. */
  910. iter_reg = fw->lmc_reg;
  911. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  912. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  913. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  917. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  918. /* Fibre Protocol Module registers. */
  919. iter_reg = fw->fpm_hdw_reg;
  920. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  931. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  932. /* Frame Buffer registers. */
  933. iter_reg = fw->fb_hdw_reg;
  934. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  944. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  945. rval = qla24xx_soft_reset(ha);
  946. if (rval != QLA_SUCCESS)
  947. goto qla24xx_fw_dump_failed_0;
  948. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  949. &nxt);
  950. if (rval != QLA_SUCCESS)
  951. goto qla24xx_fw_dump_failed_0;
  952. nxt = qla2xxx_copy_queues(ha, nxt);
  953. qla24xx_copy_eft(ha, nxt);
  954. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  955. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  956. if (last_chain) {
  957. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  958. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  959. }
  960. /* Adjust valid length. */
  961. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  962. qla24xx_fw_dump_failed_0:
  963. qla2xxx_dump_post_process(base_vha, rval);
  964. qla24xx_fw_dump_failed:
  965. if (!hardware_locked)
  966. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  967. }
  968. void
  969. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  970. {
  971. int rval;
  972. uint32_t cnt;
  973. uint32_t risc_address;
  974. struct qla_hw_data *ha = vha->hw;
  975. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  976. uint32_t __iomem *dmp_reg;
  977. uint32_t *iter_reg;
  978. uint16_t __iomem *mbx_reg;
  979. unsigned long flags;
  980. struct qla25xx_fw_dump *fw;
  981. uint32_t ext_mem_cnt;
  982. void *nxt, *nxt_chain;
  983. uint32_t *last_chain = NULL;
  984. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  985. risc_address = ext_mem_cnt = 0;
  986. flags = 0;
  987. if (!hardware_locked)
  988. spin_lock_irqsave(&ha->hardware_lock, flags);
  989. if (!ha->fw_dump) {
  990. ql_log(ql_log_warn, vha, 0xd008,
  991. "No buffer available for dump.\n");
  992. goto qla25xx_fw_dump_failed;
  993. }
  994. if (ha->fw_dumped) {
  995. ql_log(ql_log_warn, vha, 0xd009,
  996. "Firmware has been previously dumped (%p) "
  997. "-- ignoring request.\n",
  998. ha->fw_dump);
  999. goto qla25xx_fw_dump_failed;
  1000. }
  1001. fw = &ha->fw_dump->isp.isp25;
  1002. qla2xxx_prep_dump(ha, ha->fw_dump);
  1003. ha->fw_dump->version = __constant_htonl(2);
  1004. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1005. /* Pause RISC. */
  1006. rval = qla24xx_pause_risc(reg);
  1007. if (rval != QLA_SUCCESS)
  1008. goto qla25xx_fw_dump_failed_0;
  1009. /* Host/Risc registers. */
  1010. iter_reg = fw->host_risc_reg;
  1011. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1012. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1013. /* PCIe registers. */
  1014. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1015. RD_REG_DWORD(&reg->iobase_addr);
  1016. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1017. dmp_reg = &reg->iobase_c4;
  1018. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1019. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1020. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1021. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1022. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1023. RD_REG_DWORD(&reg->iobase_window);
  1024. /* Host interface registers. */
  1025. dmp_reg = &reg->flash_addr;
  1026. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1027. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1028. /* Disable interrupts. */
  1029. WRT_REG_DWORD(&reg->ictrl, 0);
  1030. RD_REG_DWORD(&reg->ictrl);
  1031. /* Shadow registers. */
  1032. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1033. RD_REG_DWORD(&reg->iobase_addr);
  1034. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1035. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1036. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1037. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1038. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1039. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1040. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1041. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1042. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1043. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1045. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1047. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1049. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1051. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1053. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1055. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. /* RISC I/O register. */
  1057. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1058. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1059. /* Mailbox registers. */
  1060. mbx_reg = &reg->mailbox0;
  1061. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1062. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1063. /* Transfer sequence registers. */
  1064. iter_reg = fw->xseq_gp_reg;
  1065. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1069. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1070. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1072. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1073. iter_reg = fw->xseq_0_reg;
  1074. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1075. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1076. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1077. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1078. /* Receive sequence registers. */
  1079. iter_reg = fw->rseq_gp_reg;
  1080. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1087. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1088. iter_reg = fw->rseq_0_reg;
  1089. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1090. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1091. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1092. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1093. /* Auxiliary sequence registers. */
  1094. iter_reg = fw->aseq_gp_reg;
  1095. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1102. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1103. iter_reg = fw->aseq_0_reg;
  1104. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1105. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1106. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1107. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1108. /* Command DMA registers. */
  1109. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1110. /* Queues. */
  1111. iter_reg = fw->req0_dma_reg;
  1112. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1113. dmp_reg = &reg->iobase_q;
  1114. for (cnt = 0; cnt < 7; cnt++)
  1115. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1116. iter_reg = fw->resp0_dma_reg;
  1117. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1118. dmp_reg = &reg->iobase_q;
  1119. for (cnt = 0; cnt < 7; cnt++)
  1120. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1121. iter_reg = fw->req1_dma_reg;
  1122. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1123. dmp_reg = &reg->iobase_q;
  1124. for (cnt = 0; cnt < 7; cnt++)
  1125. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1126. /* Transmit DMA registers. */
  1127. iter_reg = fw->xmt0_dma_reg;
  1128. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1129. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1130. iter_reg = fw->xmt1_dma_reg;
  1131. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1132. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1133. iter_reg = fw->xmt2_dma_reg;
  1134. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1135. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1136. iter_reg = fw->xmt3_dma_reg;
  1137. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1138. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1139. iter_reg = fw->xmt4_dma_reg;
  1140. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1141. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1142. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1143. /* Receive DMA registers. */
  1144. iter_reg = fw->rcvt0_data_dma_reg;
  1145. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1146. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1147. iter_reg = fw->rcvt1_data_dma_reg;
  1148. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1149. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1150. /* RISC registers. */
  1151. iter_reg = fw->risc_gp_reg;
  1152. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1153. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1154. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1155. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1156. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1159. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1160. /* Local memory controller registers. */
  1161. iter_reg = fw->lmc_reg;
  1162. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1169. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1170. /* Fibre Protocol Module registers. */
  1171. iter_reg = fw->fpm_hdw_reg;
  1172. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1183. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1184. /* Frame Buffer registers. */
  1185. iter_reg = fw->fb_hdw_reg;
  1186. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1197. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1198. /* Multi queue registers */
  1199. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1200. &last_chain);
  1201. rval = qla24xx_soft_reset(ha);
  1202. if (rval != QLA_SUCCESS)
  1203. goto qla25xx_fw_dump_failed_0;
  1204. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1205. &nxt);
  1206. if (rval != QLA_SUCCESS)
  1207. goto qla25xx_fw_dump_failed_0;
  1208. nxt = qla2xxx_copy_queues(ha, nxt);
  1209. nxt = qla24xx_copy_eft(ha, nxt);
  1210. /* Chain entries -- started with MQ. */
  1211. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1212. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1213. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1214. if (last_chain) {
  1215. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1216. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1217. }
  1218. /* Adjust valid length. */
  1219. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1220. qla25xx_fw_dump_failed_0:
  1221. qla2xxx_dump_post_process(base_vha, rval);
  1222. qla25xx_fw_dump_failed:
  1223. if (!hardware_locked)
  1224. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1225. }
  1226. void
  1227. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1228. {
  1229. int rval;
  1230. uint32_t cnt;
  1231. uint32_t risc_address;
  1232. struct qla_hw_data *ha = vha->hw;
  1233. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1234. uint32_t __iomem *dmp_reg;
  1235. uint32_t *iter_reg;
  1236. uint16_t __iomem *mbx_reg;
  1237. unsigned long flags;
  1238. struct qla81xx_fw_dump *fw;
  1239. uint32_t ext_mem_cnt;
  1240. void *nxt, *nxt_chain;
  1241. uint32_t *last_chain = NULL;
  1242. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1243. risc_address = ext_mem_cnt = 0;
  1244. flags = 0;
  1245. if (!hardware_locked)
  1246. spin_lock_irqsave(&ha->hardware_lock, flags);
  1247. if (!ha->fw_dump) {
  1248. ql_log(ql_log_warn, vha, 0xd00a,
  1249. "No buffer available for dump.\n");
  1250. goto qla81xx_fw_dump_failed;
  1251. }
  1252. if (ha->fw_dumped) {
  1253. ql_log(ql_log_warn, vha, 0xd00b,
  1254. "Firmware has been previously dumped (%p) "
  1255. "-- ignoring request.\n",
  1256. ha->fw_dump);
  1257. goto qla81xx_fw_dump_failed;
  1258. }
  1259. fw = &ha->fw_dump->isp.isp81;
  1260. qla2xxx_prep_dump(ha, ha->fw_dump);
  1261. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1262. /* Pause RISC. */
  1263. rval = qla24xx_pause_risc(reg);
  1264. if (rval != QLA_SUCCESS)
  1265. goto qla81xx_fw_dump_failed_0;
  1266. /* Host/Risc registers. */
  1267. iter_reg = fw->host_risc_reg;
  1268. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1269. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1270. /* PCIe registers. */
  1271. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1272. RD_REG_DWORD(&reg->iobase_addr);
  1273. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1274. dmp_reg = &reg->iobase_c4;
  1275. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1276. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1277. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1278. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1279. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1280. RD_REG_DWORD(&reg->iobase_window);
  1281. /* Host interface registers. */
  1282. dmp_reg = &reg->flash_addr;
  1283. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1284. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1285. /* Disable interrupts. */
  1286. WRT_REG_DWORD(&reg->ictrl, 0);
  1287. RD_REG_DWORD(&reg->ictrl);
  1288. /* Shadow registers. */
  1289. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1290. RD_REG_DWORD(&reg->iobase_addr);
  1291. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1292. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1293. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1294. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1295. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1296. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1297. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1298. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1299. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1300. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1302. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1304. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1306. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1308. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1310. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1312. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. /* RISC I/O register. */
  1314. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1315. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1316. /* Mailbox registers. */
  1317. mbx_reg = &reg->mailbox0;
  1318. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1319. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1320. /* Transfer sequence registers. */
  1321. iter_reg = fw->xseq_gp_reg;
  1322. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1326. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1327. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1329. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1330. iter_reg = fw->xseq_0_reg;
  1331. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1332. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1333. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1335. /* Receive sequence registers. */
  1336. iter_reg = fw->rseq_gp_reg;
  1337. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1344. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1345. iter_reg = fw->rseq_0_reg;
  1346. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1347. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1348. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1349. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1350. /* Auxiliary sequence registers. */
  1351. iter_reg = fw->aseq_gp_reg;
  1352. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1359. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1360. iter_reg = fw->aseq_0_reg;
  1361. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1362. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1363. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1364. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1365. /* Command DMA registers. */
  1366. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1367. /* Queues. */
  1368. iter_reg = fw->req0_dma_reg;
  1369. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1370. dmp_reg = &reg->iobase_q;
  1371. for (cnt = 0; cnt < 7; cnt++)
  1372. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1373. iter_reg = fw->resp0_dma_reg;
  1374. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1375. dmp_reg = &reg->iobase_q;
  1376. for (cnt = 0; cnt < 7; cnt++)
  1377. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1378. iter_reg = fw->req1_dma_reg;
  1379. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1380. dmp_reg = &reg->iobase_q;
  1381. for (cnt = 0; cnt < 7; cnt++)
  1382. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1383. /* Transmit DMA registers. */
  1384. iter_reg = fw->xmt0_dma_reg;
  1385. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1386. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1387. iter_reg = fw->xmt1_dma_reg;
  1388. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1389. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1390. iter_reg = fw->xmt2_dma_reg;
  1391. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1392. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1393. iter_reg = fw->xmt3_dma_reg;
  1394. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1395. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1396. iter_reg = fw->xmt4_dma_reg;
  1397. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1398. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1399. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1400. /* Receive DMA registers. */
  1401. iter_reg = fw->rcvt0_data_dma_reg;
  1402. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1403. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1404. iter_reg = fw->rcvt1_data_dma_reg;
  1405. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1406. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1407. /* RISC registers. */
  1408. iter_reg = fw->risc_gp_reg;
  1409. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1410. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1411. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1412. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1413. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1416. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1417. /* Local memory controller registers. */
  1418. iter_reg = fw->lmc_reg;
  1419. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1426. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1427. /* Fibre Protocol Module registers. */
  1428. iter_reg = fw->fpm_hdw_reg;
  1429. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1442. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1443. /* Frame Buffer registers. */
  1444. iter_reg = fw->fb_hdw_reg;
  1445. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1457. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1458. /* Multi queue registers */
  1459. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1460. &last_chain);
  1461. rval = qla24xx_soft_reset(ha);
  1462. if (rval != QLA_SUCCESS)
  1463. goto qla81xx_fw_dump_failed_0;
  1464. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1465. &nxt);
  1466. if (rval != QLA_SUCCESS)
  1467. goto qla81xx_fw_dump_failed_0;
  1468. nxt = qla2xxx_copy_queues(ha, nxt);
  1469. nxt = qla24xx_copy_eft(ha, nxt);
  1470. /* Chain entries -- started with MQ. */
  1471. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1472. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1473. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1474. if (last_chain) {
  1475. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1476. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1477. }
  1478. /* Adjust valid length. */
  1479. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1480. qla81xx_fw_dump_failed_0:
  1481. qla2xxx_dump_post_process(base_vha, rval);
  1482. qla81xx_fw_dump_failed:
  1483. if (!hardware_locked)
  1484. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1485. }
  1486. void
  1487. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1488. {
  1489. int rval;
  1490. uint32_t cnt, reg_data;
  1491. uint32_t risc_address;
  1492. struct qla_hw_data *ha = vha->hw;
  1493. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1494. uint32_t __iomem *dmp_reg;
  1495. uint32_t *iter_reg;
  1496. uint16_t __iomem *mbx_reg;
  1497. unsigned long flags;
  1498. struct qla83xx_fw_dump *fw;
  1499. uint32_t ext_mem_cnt;
  1500. void *nxt, *nxt_chain;
  1501. uint32_t *last_chain = NULL;
  1502. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1503. risc_address = ext_mem_cnt = 0;
  1504. flags = 0;
  1505. if (!hardware_locked)
  1506. spin_lock_irqsave(&ha->hardware_lock, flags);
  1507. if (!ha->fw_dump) {
  1508. ql_log(ql_log_warn, vha, 0xd00c,
  1509. "No buffer available for dump!!!\n");
  1510. goto qla83xx_fw_dump_failed;
  1511. }
  1512. if (ha->fw_dumped) {
  1513. ql_log(ql_log_warn, vha, 0xd00d,
  1514. "Firmware has been previously dumped (%p) -- ignoring "
  1515. "request...\n", ha->fw_dump);
  1516. goto qla83xx_fw_dump_failed;
  1517. }
  1518. fw = &ha->fw_dump->isp.isp83;
  1519. qla2xxx_prep_dump(ha, ha->fw_dump);
  1520. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1521. /* Pause RISC. */
  1522. rval = qla24xx_pause_risc(reg);
  1523. if (rval != QLA_SUCCESS)
  1524. goto qla83xx_fw_dump_failed_0;
  1525. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1526. dmp_reg = &reg->iobase_window;
  1527. reg_data = RD_REG_DWORD(dmp_reg);
  1528. WRT_REG_DWORD(dmp_reg, 0);
  1529. dmp_reg = &reg->unused_4_1[0];
  1530. reg_data = RD_REG_DWORD(dmp_reg);
  1531. WRT_REG_DWORD(dmp_reg, 0);
  1532. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1533. dmp_reg = &reg->unused_4_1[2];
  1534. reg_data = RD_REG_DWORD(dmp_reg);
  1535. WRT_REG_DWORD(dmp_reg, 0);
  1536. /* select PCR and disable ecc checking and correction */
  1537. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1538. RD_REG_DWORD(&reg->iobase_addr);
  1539. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1540. /* Host/Risc registers. */
  1541. iter_reg = fw->host_risc_reg;
  1542. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1543. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1544. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1545. /* PCIe registers. */
  1546. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1547. RD_REG_DWORD(&reg->iobase_addr);
  1548. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1549. dmp_reg = &reg->iobase_c4;
  1550. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1551. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1552. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1553. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1554. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1555. RD_REG_DWORD(&reg->iobase_window);
  1556. /* Host interface registers. */
  1557. dmp_reg = &reg->flash_addr;
  1558. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1559. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1560. /* Disable interrupts. */
  1561. WRT_REG_DWORD(&reg->ictrl, 0);
  1562. RD_REG_DWORD(&reg->ictrl);
  1563. /* Shadow registers. */
  1564. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1565. RD_REG_DWORD(&reg->iobase_addr);
  1566. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1567. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1568. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1569. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1570. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1571. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1572. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1573. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1574. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1575. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1577. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1579. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1581. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1583. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1585. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1587. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. /* RISC I/O register. */
  1589. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1590. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1591. /* Mailbox registers. */
  1592. mbx_reg = &reg->mailbox0;
  1593. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1594. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1595. /* Transfer sequence registers. */
  1596. iter_reg = fw->xseq_gp_reg;
  1597. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1612. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1613. iter_reg = fw->xseq_0_reg;
  1614. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1616. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1617. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1618. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1619. /* Receive sequence registers. */
  1620. iter_reg = fw->rseq_gp_reg;
  1621. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1632. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1633. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1634. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1635. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1637. iter_reg = fw->rseq_0_reg;
  1638. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1639. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1640. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1641. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1642. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1643. /* Auxiliary sequence registers. */
  1644. iter_reg = fw->aseq_gp_reg;
  1645. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1657. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1658. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1659. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1660. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1661. iter_reg = fw->aseq_0_reg;
  1662. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1663. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1664. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1665. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1666. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1667. /* Command DMA registers. */
  1668. iter_reg = fw->cmd_dma_reg;
  1669. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1672. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1673. /* Queues. */
  1674. iter_reg = fw->req0_dma_reg;
  1675. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1676. dmp_reg = &reg->iobase_q;
  1677. for (cnt = 0; cnt < 7; cnt++)
  1678. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1679. iter_reg = fw->resp0_dma_reg;
  1680. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1681. dmp_reg = &reg->iobase_q;
  1682. for (cnt = 0; cnt < 7; cnt++)
  1683. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1684. iter_reg = fw->req1_dma_reg;
  1685. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1686. dmp_reg = &reg->iobase_q;
  1687. for (cnt = 0; cnt < 7; cnt++)
  1688. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1689. /* Transmit DMA registers. */
  1690. iter_reg = fw->xmt0_dma_reg;
  1691. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1692. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1693. iter_reg = fw->xmt1_dma_reg;
  1694. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1695. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1696. iter_reg = fw->xmt2_dma_reg;
  1697. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1698. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1699. iter_reg = fw->xmt3_dma_reg;
  1700. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1701. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1702. iter_reg = fw->xmt4_dma_reg;
  1703. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1704. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1705. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1706. /* Receive DMA registers. */
  1707. iter_reg = fw->rcvt0_data_dma_reg;
  1708. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1709. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1710. iter_reg = fw->rcvt1_data_dma_reg;
  1711. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1712. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1713. /* RISC registers. */
  1714. iter_reg = fw->risc_gp_reg;
  1715. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1722. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1723. /* Local memory controller registers. */
  1724. iter_reg = fw->lmc_reg;
  1725. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1732. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1733. /* Fibre Protocol Module registers. */
  1734. iter_reg = fw->fpm_hdw_reg;
  1735. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1750. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1751. /* RQ0 Array registers. */
  1752. iter_reg = fw->rq0_array_reg;
  1753. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1768. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1769. /* RQ1 Array registers. */
  1770. iter_reg = fw->rq1_array_reg;
  1771. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1786. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1787. /* RP0 Array registers. */
  1788. iter_reg = fw->rp0_array_reg;
  1789. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1804. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1805. /* RP1 Array registers. */
  1806. iter_reg = fw->rp1_array_reg;
  1807. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1822. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1823. iter_reg = fw->at0_array_reg;
  1824. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1831. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1832. /* I/O Queue Control registers. */
  1833. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1834. /* Frame Buffer registers. */
  1835. iter_reg = fw->fb_hdw_reg;
  1836. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1862. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1863. /* Multi queue registers */
  1864. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1865. &last_chain);
  1866. rval = qla24xx_soft_reset(ha);
  1867. if (rval != QLA_SUCCESS) {
  1868. ql_log(ql_log_warn, vha, 0xd00e,
  1869. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1870. rval = QLA_SUCCESS;
  1871. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1872. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1873. RD_REG_DWORD(&reg->hccr);
  1874. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1875. RD_REG_DWORD(&reg->hccr);
  1876. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1877. RD_REG_DWORD(&reg->hccr);
  1878. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1879. udelay(5);
  1880. if (!cnt) {
  1881. nxt = fw->code_ram;
  1882. nxt += sizeof(fw->code_ram);
  1883. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1884. goto copy_queue;
  1885. } else
  1886. ql_log(ql_log_warn, vha, 0xd010,
  1887. "bigger hammer success?\n");
  1888. }
  1889. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1890. &nxt);
  1891. if (rval != QLA_SUCCESS)
  1892. goto qla83xx_fw_dump_failed_0;
  1893. copy_queue:
  1894. nxt = qla2xxx_copy_queues(ha, nxt);
  1895. nxt = qla24xx_copy_eft(ha, nxt);
  1896. /* Chain entries -- started with MQ. */
  1897. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1898. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1899. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1900. if (last_chain) {
  1901. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1902. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1903. }
  1904. /* Adjust valid length. */
  1905. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1906. qla83xx_fw_dump_failed_0:
  1907. qla2xxx_dump_post_process(base_vha, rval);
  1908. qla83xx_fw_dump_failed:
  1909. if (!hardware_locked)
  1910. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1911. }
  1912. /****************************************************************************/
  1913. /* Driver Debug Functions. */
  1914. /****************************************************************************/
  1915. static inline int
  1916. ql_mask_match(uint32_t level)
  1917. {
  1918. if (ql2xextended_error_logging == 1)
  1919. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1920. return (level & ql2xextended_error_logging) == level;
  1921. }
  1922. /*
  1923. * This function is for formatting and logging debug information.
  1924. * It is to be used when vha is available. It formats the message
  1925. * and logs it to the messages file.
  1926. * parameters:
  1927. * level: The level of the debug messages to be printed.
  1928. * If ql2xextended_error_logging value is correctly set,
  1929. * this message will appear in the messages file.
  1930. * vha: Pointer to the scsi_qla_host_t.
  1931. * id: This is a unique identifier for the level. It identifies the
  1932. * part of the code from where the message originated.
  1933. * msg: The message to be displayed.
  1934. */
  1935. void
  1936. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1937. {
  1938. va_list va;
  1939. struct va_format vaf;
  1940. if (!ql_mask_match(level))
  1941. return;
  1942. va_start(va, fmt);
  1943. vaf.fmt = fmt;
  1944. vaf.va = &va;
  1945. if (vha != NULL) {
  1946. const struct pci_dev *pdev = vha->hw->pdev;
  1947. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1948. pr_warn("%s [%s]-%04x:%ld: %pV",
  1949. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1950. vha->host_no, &vaf);
  1951. } else {
  1952. pr_warn("%s [%s]-%04x: : %pV",
  1953. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1954. }
  1955. va_end(va);
  1956. }
  1957. /*
  1958. * This function is for formatting and logging debug information.
  1959. * It is to be used when vha is not available and pci is available,
  1960. * i.e., before host allocation. It formats the message and logs it
  1961. * to the messages file.
  1962. * parameters:
  1963. * level: The level of the debug messages to be printed.
  1964. * If ql2xextended_error_logging value is correctly set,
  1965. * this message will appear in the messages file.
  1966. * pdev: Pointer to the struct pci_dev.
  1967. * id: This is a unique id for the level. It identifies the part
  1968. * of the code from where the message originated.
  1969. * msg: The message to be displayed.
  1970. */
  1971. void
  1972. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1973. const char *fmt, ...)
  1974. {
  1975. va_list va;
  1976. struct va_format vaf;
  1977. if (pdev == NULL)
  1978. return;
  1979. if (!ql_mask_match(level))
  1980. return;
  1981. va_start(va, fmt);
  1982. vaf.fmt = fmt;
  1983. vaf.va = &va;
  1984. /* <module-name> <dev-name>:<msg-id> Message */
  1985. pr_warn("%s [%s]-%04x: : %pV",
  1986. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1987. va_end(va);
  1988. }
  1989. /*
  1990. * This function is for formatting and logging log messages.
  1991. * It is to be used when vha is available. It formats the message
  1992. * and logs it to the messages file. All the messages will be logged
  1993. * irrespective of value of ql2xextended_error_logging.
  1994. * parameters:
  1995. * level: The level of the log messages to be printed in the
  1996. * messages file.
  1997. * vha: Pointer to the scsi_qla_host_t
  1998. * id: This is a unique id for the level. It identifies the
  1999. * part of the code from where the message originated.
  2000. * msg: The message to be displayed.
  2001. */
  2002. void
  2003. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2004. {
  2005. va_list va;
  2006. struct va_format vaf;
  2007. char pbuf[128];
  2008. if (level > ql_errlev)
  2009. return;
  2010. if (vha != NULL) {
  2011. const struct pci_dev *pdev = vha->hw->pdev;
  2012. /* <module-name> <msg-id>:<host> Message */
  2013. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2014. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2015. } else {
  2016. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2017. QL_MSGHDR, "0000:00:00.0", id);
  2018. }
  2019. pbuf[sizeof(pbuf) - 1] = 0;
  2020. va_start(va, fmt);
  2021. vaf.fmt = fmt;
  2022. vaf.va = &va;
  2023. switch (level) {
  2024. case ql_log_fatal: /* FATAL LOG */
  2025. pr_crit("%s%pV", pbuf, &vaf);
  2026. break;
  2027. case ql_log_warn:
  2028. pr_err("%s%pV", pbuf, &vaf);
  2029. break;
  2030. case ql_log_info:
  2031. pr_warn("%s%pV", pbuf, &vaf);
  2032. break;
  2033. default:
  2034. pr_info("%s%pV", pbuf, &vaf);
  2035. break;
  2036. }
  2037. va_end(va);
  2038. }
  2039. /*
  2040. * This function is for formatting and logging log messages.
  2041. * It is to be used when vha is not available and pci is available,
  2042. * i.e., before host allocation. It formats the message and logs
  2043. * it to the messages file. All the messages are logged irrespective
  2044. * of the value of ql2xextended_error_logging.
  2045. * parameters:
  2046. * level: The level of the log messages to be printed in the
  2047. * messages file.
  2048. * pdev: Pointer to the struct pci_dev.
  2049. * id: This is a unique id for the level. It identifies the
  2050. * part of the code from where the message originated.
  2051. * msg: The message to be displayed.
  2052. */
  2053. void
  2054. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2055. const char *fmt, ...)
  2056. {
  2057. va_list va;
  2058. struct va_format vaf;
  2059. char pbuf[128];
  2060. if (pdev == NULL)
  2061. return;
  2062. if (level > ql_errlev)
  2063. return;
  2064. /* <module-name> <dev-name>:<msg-id> Message */
  2065. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2066. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2067. pbuf[sizeof(pbuf) - 1] = 0;
  2068. va_start(va, fmt);
  2069. vaf.fmt = fmt;
  2070. vaf.va = &va;
  2071. switch (level) {
  2072. case ql_log_fatal: /* FATAL LOG */
  2073. pr_crit("%s%pV", pbuf, &vaf);
  2074. break;
  2075. case ql_log_warn:
  2076. pr_err("%s%pV", pbuf, &vaf);
  2077. break;
  2078. case ql_log_info:
  2079. pr_warn("%s%pV", pbuf, &vaf);
  2080. break;
  2081. default:
  2082. pr_info("%s%pV", pbuf, &vaf);
  2083. break;
  2084. }
  2085. va_end(va);
  2086. }
  2087. void
  2088. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2089. {
  2090. int i;
  2091. struct qla_hw_data *ha = vha->hw;
  2092. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2093. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2094. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2095. uint16_t __iomem *mbx_reg;
  2096. if (!ql_mask_match(level))
  2097. return;
  2098. if (IS_QLA82XX(ha))
  2099. mbx_reg = &reg82->mailbox_in[0];
  2100. else if (IS_FWI2_CAPABLE(ha))
  2101. mbx_reg = &reg24->mailbox0;
  2102. else
  2103. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2104. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2105. for (i = 0; i < 6; i++)
  2106. ql_dbg(level, vha, id,
  2107. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2108. }
  2109. void
  2110. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2111. uint8_t *b, uint32_t size)
  2112. {
  2113. uint32_t cnt;
  2114. uint8_t c;
  2115. if (!ql_mask_match(level))
  2116. return;
  2117. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2118. "9 Ah Bh Ch Dh Eh Fh\n");
  2119. ql_dbg(level, vha, id, "----------------------------------"
  2120. "----------------------------\n");
  2121. ql_dbg(level, vha, id, " ");
  2122. for (cnt = 0; cnt < size;) {
  2123. c = *b++;
  2124. printk("%02x", (uint32_t) c);
  2125. cnt++;
  2126. if (!(cnt % 16))
  2127. printk("\n");
  2128. else
  2129. printk(" ");
  2130. }
  2131. if (cnt % 16)
  2132. ql_dbg(level, vha, id, "\n");
  2133. }