evergreen.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  40. {
  41. bool connected = false;
  42. switch (hpd) {
  43. case RADEON_HPD_1:
  44. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  45. connected = true;
  46. break;
  47. case RADEON_HPD_2:
  48. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  49. connected = true;
  50. break;
  51. case RADEON_HPD_3:
  52. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  53. connected = true;
  54. break;
  55. case RADEON_HPD_4:
  56. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  57. connected = true;
  58. break;
  59. case RADEON_HPD_5:
  60. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  61. connected = true;
  62. break;
  63. case RADEON_HPD_6:
  64. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  65. connected = true;
  66. break;
  67. default:
  68. break;
  69. }
  70. return connected;
  71. }
  72. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  73. enum radeon_hpd_id hpd)
  74. {
  75. u32 tmp;
  76. bool connected = evergreen_hpd_sense(rdev, hpd);
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. tmp = RREG32(DC_HPD1_INT_CONTROL);
  80. if (connected)
  81. tmp &= ~DC_HPDx_INT_POLARITY;
  82. else
  83. tmp |= DC_HPDx_INT_POLARITY;
  84. WREG32(DC_HPD1_INT_CONTROL, tmp);
  85. break;
  86. case RADEON_HPD_2:
  87. tmp = RREG32(DC_HPD2_INT_CONTROL);
  88. if (connected)
  89. tmp &= ~DC_HPDx_INT_POLARITY;
  90. else
  91. tmp |= DC_HPDx_INT_POLARITY;
  92. WREG32(DC_HPD2_INT_CONTROL, tmp);
  93. break;
  94. case RADEON_HPD_3:
  95. tmp = RREG32(DC_HPD3_INT_CONTROL);
  96. if (connected)
  97. tmp &= ~DC_HPDx_INT_POLARITY;
  98. else
  99. tmp |= DC_HPDx_INT_POLARITY;
  100. WREG32(DC_HPD3_INT_CONTROL, tmp);
  101. break;
  102. case RADEON_HPD_4:
  103. tmp = RREG32(DC_HPD4_INT_CONTROL);
  104. if (connected)
  105. tmp &= ~DC_HPDx_INT_POLARITY;
  106. else
  107. tmp |= DC_HPDx_INT_POLARITY;
  108. WREG32(DC_HPD4_INT_CONTROL, tmp);
  109. break;
  110. case RADEON_HPD_5:
  111. tmp = RREG32(DC_HPD5_INT_CONTROL);
  112. if (connected)
  113. tmp &= ~DC_HPDx_INT_POLARITY;
  114. else
  115. tmp |= DC_HPDx_INT_POLARITY;
  116. WREG32(DC_HPD5_INT_CONTROL, tmp);
  117. break;
  118. case RADEON_HPD_6:
  119. tmp = RREG32(DC_HPD6_INT_CONTROL);
  120. if (connected)
  121. tmp &= ~DC_HPDx_INT_POLARITY;
  122. else
  123. tmp |= DC_HPDx_INT_POLARITY;
  124. WREG32(DC_HPD6_INT_CONTROL, tmp);
  125. break;
  126. default:
  127. break;
  128. }
  129. }
  130. void evergreen_hpd_init(struct radeon_device *rdev)
  131. {
  132. struct drm_device *dev = rdev->ddev;
  133. struct drm_connector *connector;
  134. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  135. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  136. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  137. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  138. switch (radeon_connector->hpd.hpd) {
  139. case RADEON_HPD_1:
  140. WREG32(DC_HPD1_CONTROL, tmp);
  141. rdev->irq.hpd[0] = true;
  142. break;
  143. case RADEON_HPD_2:
  144. WREG32(DC_HPD2_CONTROL, tmp);
  145. rdev->irq.hpd[1] = true;
  146. break;
  147. case RADEON_HPD_3:
  148. WREG32(DC_HPD3_CONTROL, tmp);
  149. rdev->irq.hpd[2] = true;
  150. break;
  151. case RADEON_HPD_4:
  152. WREG32(DC_HPD4_CONTROL, tmp);
  153. rdev->irq.hpd[3] = true;
  154. break;
  155. case RADEON_HPD_5:
  156. WREG32(DC_HPD5_CONTROL, tmp);
  157. rdev->irq.hpd[4] = true;
  158. break;
  159. case RADEON_HPD_6:
  160. WREG32(DC_HPD6_CONTROL, tmp);
  161. rdev->irq.hpd[5] = true;
  162. break;
  163. default:
  164. break;
  165. }
  166. }
  167. if (rdev->irq.installed)
  168. evergreen_irq_set(rdev);
  169. }
  170. void evergreen_hpd_fini(struct radeon_device *rdev)
  171. {
  172. struct drm_device *dev = rdev->ddev;
  173. struct drm_connector *connector;
  174. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  175. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  176. switch (radeon_connector->hpd.hpd) {
  177. case RADEON_HPD_1:
  178. WREG32(DC_HPD1_CONTROL, 0);
  179. rdev->irq.hpd[0] = false;
  180. break;
  181. case RADEON_HPD_2:
  182. WREG32(DC_HPD2_CONTROL, 0);
  183. rdev->irq.hpd[1] = false;
  184. break;
  185. case RADEON_HPD_3:
  186. WREG32(DC_HPD3_CONTROL, 0);
  187. rdev->irq.hpd[2] = false;
  188. break;
  189. case RADEON_HPD_4:
  190. WREG32(DC_HPD4_CONTROL, 0);
  191. rdev->irq.hpd[3] = false;
  192. break;
  193. case RADEON_HPD_5:
  194. WREG32(DC_HPD5_CONTROL, 0);
  195. rdev->irq.hpd[4] = false;
  196. break;
  197. case RADEON_HPD_6:
  198. WREG32(DC_HPD6_CONTROL, 0);
  199. rdev->irq.hpd[5] = false;
  200. break;
  201. default:
  202. break;
  203. }
  204. }
  205. }
  206. void evergreen_bandwidth_update(struct radeon_device *rdev)
  207. {
  208. /* XXX */
  209. }
  210. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  211. {
  212. unsigned i;
  213. u32 tmp;
  214. for (i = 0; i < rdev->usec_timeout; i++) {
  215. /* read MC_STATUS */
  216. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  217. if (!tmp)
  218. return 0;
  219. udelay(1);
  220. }
  221. return -1;
  222. }
  223. /*
  224. * GART
  225. */
  226. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  227. {
  228. unsigned i;
  229. u32 tmp;
  230. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  231. for (i = 0; i < rdev->usec_timeout; i++) {
  232. /* read MC_STATUS */
  233. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  234. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  235. if (tmp == 2) {
  236. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  237. return;
  238. }
  239. if (tmp) {
  240. return;
  241. }
  242. udelay(1);
  243. }
  244. }
  245. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  246. {
  247. u32 tmp;
  248. int r;
  249. if (rdev->gart.table.vram.robj == NULL) {
  250. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  251. return -EINVAL;
  252. }
  253. r = radeon_gart_table_vram_pin(rdev);
  254. if (r)
  255. return r;
  256. radeon_gart_restore(rdev);
  257. /* Setup L2 cache */
  258. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  259. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  260. EFFECTIVE_L2_QUEUE_SIZE(7));
  261. WREG32(VM_L2_CNTL2, 0);
  262. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  263. /* Setup TLB control */
  264. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  265. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  266. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  267. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  268. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  269. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  270. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  271. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  272. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  273. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  274. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  275. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  276. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  277. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  278. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  279. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  280. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  281. (u32)(rdev->dummy_page.addr >> 12));
  282. WREG32(VM_CONTEXT1_CNTL, 0);
  283. evergreen_pcie_gart_tlb_flush(rdev);
  284. rdev->gart.ready = true;
  285. return 0;
  286. }
  287. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  288. {
  289. u32 tmp;
  290. int r;
  291. /* Disable all tables */
  292. WREG32(VM_CONTEXT0_CNTL, 0);
  293. WREG32(VM_CONTEXT1_CNTL, 0);
  294. /* Setup L2 cache */
  295. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  296. EFFECTIVE_L2_QUEUE_SIZE(7));
  297. WREG32(VM_L2_CNTL2, 0);
  298. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  299. /* Setup TLB control */
  300. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  301. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  302. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  303. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  304. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  305. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  306. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  307. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  308. if (rdev->gart.table.vram.robj) {
  309. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  310. if (likely(r == 0)) {
  311. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  312. radeon_bo_unpin(rdev->gart.table.vram.robj);
  313. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  314. }
  315. }
  316. }
  317. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  318. {
  319. evergreen_pcie_gart_disable(rdev);
  320. radeon_gart_table_vram_free(rdev);
  321. radeon_gart_fini(rdev);
  322. }
  323. void evergreen_agp_enable(struct radeon_device *rdev)
  324. {
  325. u32 tmp;
  326. /* Setup L2 cache */
  327. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  328. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  329. EFFECTIVE_L2_QUEUE_SIZE(7));
  330. WREG32(VM_L2_CNTL2, 0);
  331. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  332. /* Setup TLB control */
  333. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  334. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  335. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  336. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  337. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  338. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  339. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  340. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  341. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  342. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  343. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  344. WREG32(VM_CONTEXT0_CNTL, 0);
  345. WREG32(VM_CONTEXT1_CNTL, 0);
  346. }
  347. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  348. {
  349. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  350. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  351. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  352. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  353. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  354. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  355. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  356. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  357. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  358. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  359. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  360. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  361. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  362. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  363. /* Stop all video */
  364. WREG32(VGA_RENDER_CONTROL, 0);
  365. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  366. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  367. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  368. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  369. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  370. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  371. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  372. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  373. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  374. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  375. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  376. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  377. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  378. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  379. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  380. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  381. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  382. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  383. WREG32(D1VGA_CONTROL, 0);
  384. WREG32(D2VGA_CONTROL, 0);
  385. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  386. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  387. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  388. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  389. }
  390. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  391. {
  392. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  393. upper_32_bits(rdev->mc.vram_start));
  394. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  395. upper_32_bits(rdev->mc.vram_start));
  396. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  397. (u32)rdev->mc.vram_start);
  398. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  399. (u32)rdev->mc.vram_start);
  400. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  401. upper_32_bits(rdev->mc.vram_start));
  402. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  403. upper_32_bits(rdev->mc.vram_start));
  404. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  405. (u32)rdev->mc.vram_start);
  406. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  407. (u32)rdev->mc.vram_start);
  408. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  409. upper_32_bits(rdev->mc.vram_start));
  410. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  411. upper_32_bits(rdev->mc.vram_start));
  412. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  413. (u32)rdev->mc.vram_start);
  414. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  415. (u32)rdev->mc.vram_start);
  416. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  417. upper_32_bits(rdev->mc.vram_start));
  418. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  419. upper_32_bits(rdev->mc.vram_start));
  420. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  421. (u32)rdev->mc.vram_start);
  422. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  423. (u32)rdev->mc.vram_start);
  424. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  425. upper_32_bits(rdev->mc.vram_start));
  426. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  427. upper_32_bits(rdev->mc.vram_start));
  428. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  429. (u32)rdev->mc.vram_start);
  430. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  431. (u32)rdev->mc.vram_start);
  432. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  433. upper_32_bits(rdev->mc.vram_start));
  434. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  435. upper_32_bits(rdev->mc.vram_start));
  436. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  437. (u32)rdev->mc.vram_start);
  438. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  439. (u32)rdev->mc.vram_start);
  440. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  441. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  442. /* Unlock host access */
  443. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  444. mdelay(1);
  445. /* Restore video state */
  446. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  447. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  448. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  449. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  450. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  451. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  452. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  453. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  454. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  455. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  456. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  457. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  458. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  459. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  460. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  461. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  462. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  463. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  464. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  465. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  466. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  467. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  468. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  469. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  470. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  471. }
  472. static void evergreen_mc_program(struct radeon_device *rdev)
  473. {
  474. struct evergreen_mc_save save;
  475. u32 tmp;
  476. int i, j;
  477. /* Initialize HDP */
  478. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  479. WREG32((0x2c14 + j), 0x00000000);
  480. WREG32((0x2c18 + j), 0x00000000);
  481. WREG32((0x2c1c + j), 0x00000000);
  482. WREG32((0x2c20 + j), 0x00000000);
  483. WREG32((0x2c24 + j), 0x00000000);
  484. }
  485. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  486. evergreen_mc_stop(rdev, &save);
  487. if (evergreen_mc_wait_for_idle(rdev)) {
  488. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  489. }
  490. /* Lockout access through VGA aperture*/
  491. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  492. /* Update configuration */
  493. if (rdev->flags & RADEON_IS_AGP) {
  494. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  495. /* VRAM before AGP */
  496. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  497. rdev->mc.vram_start >> 12);
  498. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  499. rdev->mc.gtt_end >> 12);
  500. } else {
  501. /* VRAM after AGP */
  502. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  503. rdev->mc.gtt_start >> 12);
  504. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  505. rdev->mc.vram_end >> 12);
  506. }
  507. } else {
  508. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  509. rdev->mc.vram_start >> 12);
  510. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  511. rdev->mc.vram_end >> 12);
  512. }
  513. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  514. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  515. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  516. WREG32(MC_VM_FB_LOCATION, tmp);
  517. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  518. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  519. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  520. if (rdev->flags & RADEON_IS_AGP) {
  521. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  522. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  523. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  524. } else {
  525. WREG32(MC_VM_AGP_BASE, 0);
  526. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  527. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  528. }
  529. if (evergreen_mc_wait_for_idle(rdev)) {
  530. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  531. }
  532. evergreen_mc_resume(rdev, &save);
  533. /* we need to own VRAM, so turn off the VGA renderer here
  534. * to stop it overwriting our objects */
  535. rv515_vga_render_disable(rdev);
  536. }
  537. /*
  538. * CP.
  539. */
  540. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  541. {
  542. const __be32 *fw_data;
  543. int i;
  544. if (!rdev->me_fw || !rdev->pfp_fw)
  545. return -EINVAL;
  546. r700_cp_stop(rdev);
  547. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  548. fw_data = (const __be32 *)rdev->pfp_fw->data;
  549. WREG32(CP_PFP_UCODE_ADDR, 0);
  550. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  551. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  552. WREG32(CP_PFP_UCODE_ADDR, 0);
  553. fw_data = (const __be32 *)rdev->me_fw->data;
  554. WREG32(CP_ME_RAM_WADDR, 0);
  555. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  556. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  557. WREG32(CP_PFP_UCODE_ADDR, 0);
  558. WREG32(CP_ME_RAM_WADDR, 0);
  559. WREG32(CP_ME_RAM_RADDR, 0);
  560. return 0;
  561. }
  562. int evergreen_cp_resume(struct radeon_device *rdev)
  563. {
  564. u32 tmp;
  565. u32 rb_bufsz;
  566. int r;
  567. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  568. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  569. SOFT_RESET_PA |
  570. SOFT_RESET_SH |
  571. SOFT_RESET_VGT |
  572. SOFT_RESET_SX));
  573. RREG32(GRBM_SOFT_RESET);
  574. mdelay(15);
  575. WREG32(GRBM_SOFT_RESET, 0);
  576. RREG32(GRBM_SOFT_RESET);
  577. /* Set ring buffer size */
  578. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  579. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  580. #ifdef __BIG_ENDIAN
  581. tmp |= BUF_SWAP_32BIT;
  582. #endif
  583. WREG32(CP_RB_CNTL, tmp);
  584. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  585. /* Set the write pointer delay */
  586. WREG32(CP_RB_WPTR_DELAY, 0);
  587. /* Initialize the ring buffer's read and write pointers */
  588. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  589. WREG32(CP_RB_RPTR_WR, 0);
  590. WREG32(CP_RB_WPTR, 0);
  591. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  592. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  593. mdelay(1);
  594. WREG32(CP_RB_CNTL, tmp);
  595. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  596. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  597. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  598. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  599. r600_cp_start(rdev);
  600. rdev->cp.ready = true;
  601. r = radeon_ring_test(rdev);
  602. if (r) {
  603. rdev->cp.ready = false;
  604. return r;
  605. }
  606. return 0;
  607. }
  608. /*
  609. * Core functions
  610. */
  611. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  612. u32 num_tile_pipes,
  613. u32 num_backends,
  614. u32 backend_disable_mask)
  615. {
  616. u32 backend_map = 0;
  617. u32 enabled_backends_mask = 0;
  618. u32 enabled_backends_count = 0;
  619. u32 cur_pipe;
  620. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  621. u32 cur_backend = 0;
  622. u32 i;
  623. bool force_no_swizzle;
  624. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  625. num_tile_pipes = EVERGREEN_MAX_PIPES;
  626. if (num_tile_pipes < 1)
  627. num_tile_pipes = 1;
  628. if (num_backends > EVERGREEN_MAX_BACKENDS)
  629. num_backends = EVERGREEN_MAX_BACKENDS;
  630. if (num_backends < 1)
  631. num_backends = 1;
  632. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  633. if (((backend_disable_mask >> i) & 1) == 0) {
  634. enabled_backends_mask |= (1 << i);
  635. ++enabled_backends_count;
  636. }
  637. if (enabled_backends_count == num_backends)
  638. break;
  639. }
  640. if (enabled_backends_count == 0) {
  641. enabled_backends_mask = 1;
  642. enabled_backends_count = 1;
  643. }
  644. if (enabled_backends_count != num_backends)
  645. num_backends = enabled_backends_count;
  646. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  647. switch (rdev->family) {
  648. case CHIP_CEDAR:
  649. case CHIP_REDWOOD:
  650. force_no_swizzle = false;
  651. break;
  652. case CHIP_CYPRESS:
  653. case CHIP_HEMLOCK:
  654. case CHIP_JUNIPER:
  655. default:
  656. force_no_swizzle = true;
  657. break;
  658. }
  659. if (force_no_swizzle) {
  660. bool last_backend_enabled = false;
  661. force_no_swizzle = false;
  662. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  663. if (((enabled_backends_mask >> i) & 1) == 1) {
  664. if (last_backend_enabled)
  665. force_no_swizzle = true;
  666. last_backend_enabled = true;
  667. } else
  668. last_backend_enabled = false;
  669. }
  670. }
  671. switch (num_tile_pipes) {
  672. case 1:
  673. case 3:
  674. case 5:
  675. case 7:
  676. DRM_ERROR("odd number of pipes!\n");
  677. break;
  678. case 2:
  679. swizzle_pipe[0] = 0;
  680. swizzle_pipe[1] = 1;
  681. break;
  682. case 4:
  683. if (force_no_swizzle) {
  684. swizzle_pipe[0] = 0;
  685. swizzle_pipe[1] = 1;
  686. swizzle_pipe[2] = 2;
  687. swizzle_pipe[3] = 3;
  688. } else {
  689. swizzle_pipe[0] = 0;
  690. swizzle_pipe[1] = 2;
  691. swizzle_pipe[2] = 1;
  692. swizzle_pipe[3] = 3;
  693. }
  694. break;
  695. case 6:
  696. if (force_no_swizzle) {
  697. swizzle_pipe[0] = 0;
  698. swizzle_pipe[1] = 1;
  699. swizzle_pipe[2] = 2;
  700. swizzle_pipe[3] = 3;
  701. swizzle_pipe[4] = 4;
  702. swizzle_pipe[5] = 5;
  703. } else {
  704. swizzle_pipe[0] = 0;
  705. swizzle_pipe[1] = 2;
  706. swizzle_pipe[2] = 4;
  707. swizzle_pipe[3] = 1;
  708. swizzle_pipe[4] = 3;
  709. swizzle_pipe[5] = 5;
  710. }
  711. break;
  712. case 8:
  713. if (force_no_swizzle) {
  714. swizzle_pipe[0] = 0;
  715. swizzle_pipe[1] = 1;
  716. swizzle_pipe[2] = 2;
  717. swizzle_pipe[3] = 3;
  718. swizzle_pipe[4] = 4;
  719. swizzle_pipe[5] = 5;
  720. swizzle_pipe[6] = 6;
  721. swizzle_pipe[7] = 7;
  722. } else {
  723. swizzle_pipe[0] = 0;
  724. swizzle_pipe[1] = 2;
  725. swizzle_pipe[2] = 4;
  726. swizzle_pipe[3] = 6;
  727. swizzle_pipe[4] = 1;
  728. swizzle_pipe[5] = 3;
  729. swizzle_pipe[6] = 5;
  730. swizzle_pipe[7] = 7;
  731. }
  732. break;
  733. }
  734. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  735. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  736. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  737. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  738. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  739. }
  740. return backend_map;
  741. }
  742. static void evergreen_gpu_init(struct radeon_device *rdev)
  743. {
  744. u32 cc_rb_backend_disable = 0;
  745. u32 cc_gc_shader_pipe_config;
  746. u32 gb_addr_config = 0;
  747. u32 mc_shared_chmap, mc_arb_ramcfg;
  748. u32 gb_backend_map;
  749. u32 grbm_gfx_index;
  750. u32 sx_debug_1;
  751. u32 smx_dc_ctl0;
  752. u32 sq_config;
  753. u32 sq_lds_resource_mgmt;
  754. u32 sq_gpr_resource_mgmt_1;
  755. u32 sq_gpr_resource_mgmt_2;
  756. u32 sq_gpr_resource_mgmt_3;
  757. u32 sq_thread_resource_mgmt;
  758. u32 sq_thread_resource_mgmt_2;
  759. u32 sq_stack_resource_mgmt_1;
  760. u32 sq_stack_resource_mgmt_2;
  761. u32 sq_stack_resource_mgmt_3;
  762. u32 vgt_cache_invalidation;
  763. u32 hdp_host_path_cntl;
  764. int i, j, num_shader_engines, ps_thread_count;
  765. switch (rdev->family) {
  766. case CHIP_CYPRESS:
  767. case CHIP_HEMLOCK:
  768. rdev->config.evergreen.num_ses = 2;
  769. rdev->config.evergreen.max_pipes = 4;
  770. rdev->config.evergreen.max_tile_pipes = 8;
  771. rdev->config.evergreen.max_simds = 10;
  772. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  773. rdev->config.evergreen.max_gprs = 256;
  774. rdev->config.evergreen.max_threads = 248;
  775. rdev->config.evergreen.max_gs_threads = 32;
  776. rdev->config.evergreen.max_stack_entries = 512;
  777. rdev->config.evergreen.sx_num_of_sets = 4;
  778. rdev->config.evergreen.sx_max_export_size = 256;
  779. rdev->config.evergreen.sx_max_export_pos_size = 64;
  780. rdev->config.evergreen.sx_max_export_smx_size = 192;
  781. rdev->config.evergreen.max_hw_contexts = 8;
  782. rdev->config.evergreen.sq_num_cf_insts = 2;
  783. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  784. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  785. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  786. break;
  787. case CHIP_JUNIPER:
  788. rdev->config.evergreen.num_ses = 1;
  789. rdev->config.evergreen.max_pipes = 4;
  790. rdev->config.evergreen.max_tile_pipes = 4;
  791. rdev->config.evergreen.max_simds = 10;
  792. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  793. rdev->config.evergreen.max_gprs = 256;
  794. rdev->config.evergreen.max_threads = 248;
  795. rdev->config.evergreen.max_gs_threads = 32;
  796. rdev->config.evergreen.max_stack_entries = 512;
  797. rdev->config.evergreen.sx_num_of_sets = 4;
  798. rdev->config.evergreen.sx_max_export_size = 256;
  799. rdev->config.evergreen.sx_max_export_pos_size = 64;
  800. rdev->config.evergreen.sx_max_export_smx_size = 192;
  801. rdev->config.evergreen.max_hw_contexts = 8;
  802. rdev->config.evergreen.sq_num_cf_insts = 2;
  803. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  804. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  805. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  806. break;
  807. case CHIP_REDWOOD:
  808. rdev->config.evergreen.num_ses = 1;
  809. rdev->config.evergreen.max_pipes = 4;
  810. rdev->config.evergreen.max_tile_pipes = 4;
  811. rdev->config.evergreen.max_simds = 5;
  812. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  813. rdev->config.evergreen.max_gprs = 256;
  814. rdev->config.evergreen.max_threads = 248;
  815. rdev->config.evergreen.max_gs_threads = 32;
  816. rdev->config.evergreen.max_stack_entries = 256;
  817. rdev->config.evergreen.sx_num_of_sets = 4;
  818. rdev->config.evergreen.sx_max_export_size = 256;
  819. rdev->config.evergreen.sx_max_export_pos_size = 64;
  820. rdev->config.evergreen.sx_max_export_smx_size = 192;
  821. rdev->config.evergreen.max_hw_contexts = 8;
  822. rdev->config.evergreen.sq_num_cf_insts = 2;
  823. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  824. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  825. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  826. break;
  827. case CHIP_CEDAR:
  828. default:
  829. rdev->config.evergreen.num_ses = 1;
  830. rdev->config.evergreen.max_pipes = 2;
  831. rdev->config.evergreen.max_tile_pipes = 2;
  832. rdev->config.evergreen.max_simds = 2;
  833. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  834. rdev->config.evergreen.max_gprs = 256;
  835. rdev->config.evergreen.max_threads = 192;
  836. rdev->config.evergreen.max_gs_threads = 16;
  837. rdev->config.evergreen.max_stack_entries = 256;
  838. rdev->config.evergreen.sx_num_of_sets = 4;
  839. rdev->config.evergreen.sx_max_export_size = 128;
  840. rdev->config.evergreen.sx_max_export_pos_size = 32;
  841. rdev->config.evergreen.sx_max_export_smx_size = 96;
  842. rdev->config.evergreen.max_hw_contexts = 4;
  843. rdev->config.evergreen.sq_num_cf_insts = 1;
  844. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  845. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  846. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  847. break;
  848. }
  849. /* Initialize HDP */
  850. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  851. WREG32((0x2c14 + j), 0x00000000);
  852. WREG32((0x2c18 + j), 0x00000000);
  853. WREG32((0x2c1c + j), 0x00000000);
  854. WREG32((0x2c20 + j), 0x00000000);
  855. WREG32((0x2c24 + j), 0x00000000);
  856. }
  857. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  858. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  859. cc_gc_shader_pipe_config |=
  860. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  861. & EVERGREEN_MAX_PIPES_MASK);
  862. cc_gc_shader_pipe_config |=
  863. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  864. & EVERGREEN_MAX_SIMDS_MASK);
  865. cc_rb_backend_disable =
  866. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  867. & EVERGREEN_MAX_BACKENDS_MASK);
  868. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  869. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  870. switch (rdev->config.evergreen.max_tile_pipes) {
  871. case 1:
  872. default:
  873. gb_addr_config |= NUM_PIPES(0);
  874. break;
  875. case 2:
  876. gb_addr_config |= NUM_PIPES(1);
  877. break;
  878. case 4:
  879. gb_addr_config |= NUM_PIPES(2);
  880. break;
  881. case 8:
  882. gb_addr_config |= NUM_PIPES(3);
  883. break;
  884. }
  885. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  886. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  887. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  888. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  889. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  890. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  891. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  892. gb_addr_config |= ROW_SIZE(2);
  893. else
  894. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  895. if (rdev->ddev->pdev->device == 0x689e) {
  896. u32 efuse_straps_4;
  897. u32 efuse_straps_3;
  898. u8 efuse_box_bit_131_124;
  899. WREG32(RCU_IND_INDEX, 0x204);
  900. efuse_straps_4 = RREG32(RCU_IND_DATA);
  901. WREG32(RCU_IND_INDEX, 0x203);
  902. efuse_straps_3 = RREG32(RCU_IND_DATA);
  903. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  904. switch(efuse_box_bit_131_124) {
  905. case 0x00:
  906. gb_backend_map = 0x76543210;
  907. break;
  908. case 0x55:
  909. gb_backend_map = 0x77553311;
  910. break;
  911. case 0x56:
  912. gb_backend_map = 0x77553300;
  913. break;
  914. case 0x59:
  915. gb_backend_map = 0x77552211;
  916. break;
  917. case 0x66:
  918. gb_backend_map = 0x77443300;
  919. break;
  920. case 0x99:
  921. gb_backend_map = 0x66552211;
  922. break;
  923. case 0x5a:
  924. gb_backend_map = 0x77552200;
  925. break;
  926. case 0xaa:
  927. gb_backend_map = 0x66442200;
  928. break;
  929. case 0x95:
  930. gb_backend_map = 0x66553311;
  931. break;
  932. default:
  933. DRM_ERROR("bad backend map, using default\n");
  934. gb_backend_map =
  935. evergreen_get_tile_pipe_to_backend_map(rdev,
  936. rdev->config.evergreen.max_tile_pipes,
  937. rdev->config.evergreen.max_backends,
  938. ((EVERGREEN_MAX_BACKENDS_MASK <<
  939. rdev->config.evergreen.max_backends) &
  940. EVERGREEN_MAX_BACKENDS_MASK));
  941. break;
  942. }
  943. } else if (rdev->ddev->pdev->device == 0x68b9) {
  944. u32 efuse_straps_3;
  945. u8 efuse_box_bit_127_124;
  946. WREG32(RCU_IND_INDEX, 0x203);
  947. efuse_straps_3 = RREG32(RCU_IND_DATA);
  948. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  949. switch(efuse_box_bit_127_124) {
  950. case 0x0:
  951. gb_backend_map = 0x00003210;
  952. break;
  953. case 0x5:
  954. case 0x6:
  955. case 0x9:
  956. case 0xa:
  957. gb_backend_map = 0x00003311;
  958. break;
  959. default:
  960. DRM_ERROR("bad backend map, using default\n");
  961. gb_backend_map =
  962. evergreen_get_tile_pipe_to_backend_map(rdev,
  963. rdev->config.evergreen.max_tile_pipes,
  964. rdev->config.evergreen.max_backends,
  965. ((EVERGREEN_MAX_BACKENDS_MASK <<
  966. rdev->config.evergreen.max_backends) &
  967. EVERGREEN_MAX_BACKENDS_MASK));
  968. break;
  969. }
  970. } else
  971. gb_backend_map =
  972. evergreen_get_tile_pipe_to_backend_map(rdev,
  973. rdev->config.evergreen.max_tile_pipes,
  974. rdev->config.evergreen.max_backends,
  975. ((EVERGREEN_MAX_BACKENDS_MASK <<
  976. rdev->config.evergreen.max_backends) &
  977. EVERGREEN_MAX_BACKENDS_MASK));
  978. WREG32(GB_BACKEND_MAP, gb_backend_map);
  979. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  980. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  981. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  982. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  983. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  984. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  985. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  986. u32 sp = cc_gc_shader_pipe_config;
  987. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  988. if (i == num_shader_engines) {
  989. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  990. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  991. }
  992. WREG32(GRBM_GFX_INDEX, gfx);
  993. WREG32(RLC_GFX_INDEX, gfx);
  994. WREG32(CC_RB_BACKEND_DISABLE, rb);
  995. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  996. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  997. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  998. }
  999. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1000. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1001. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1002. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1003. WREG32(CGTS_TCC_DISABLE, 0);
  1004. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1005. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1006. /* set HW defaults for 3D engine */
  1007. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1008. ROQ_IB2_START(0x2b)));
  1009. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1010. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1011. SYNC_GRADIENT |
  1012. SYNC_WALKER |
  1013. SYNC_ALIGNER));
  1014. sx_debug_1 = RREG32(SX_DEBUG_1);
  1015. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1016. WREG32(SX_DEBUG_1, sx_debug_1);
  1017. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1018. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1019. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1020. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1021. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1022. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1023. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1024. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1025. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1026. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1027. WREG32(VGT_NUM_INSTANCES, 1);
  1028. WREG32(SPI_CONFIG_CNTL, 0);
  1029. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1030. WREG32(CP_PERFMON_CNTL, 0);
  1031. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1032. FETCH_FIFO_HIWATER(0x4) |
  1033. DONE_FIFO_HIWATER(0xe0) |
  1034. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1035. sq_config = RREG32(SQ_CONFIG);
  1036. sq_config &= ~(PS_PRIO(3) |
  1037. VS_PRIO(3) |
  1038. GS_PRIO(3) |
  1039. ES_PRIO(3));
  1040. sq_config |= (VC_ENABLE |
  1041. EXPORT_SRC_C |
  1042. PS_PRIO(0) |
  1043. VS_PRIO(1) |
  1044. GS_PRIO(2) |
  1045. ES_PRIO(3));
  1046. if (rdev->family == CHIP_CEDAR)
  1047. /* no vertex cache */
  1048. sq_config &= ~VC_ENABLE;
  1049. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1050. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1051. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1052. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1053. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1054. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1055. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1056. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1057. if (rdev->family == CHIP_CEDAR)
  1058. ps_thread_count = 96;
  1059. else
  1060. ps_thread_count = 128;
  1061. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1062. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1063. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1064. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1065. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1066. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1067. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1068. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1069. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1070. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1071. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1072. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1073. WREG32(SQ_CONFIG, sq_config);
  1074. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1075. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1076. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1077. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1078. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1079. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1080. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1081. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1082. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1083. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1084. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1085. FORCE_EOV_MAX_REZ_CNT(255)));
  1086. if (rdev->family == CHIP_CEDAR)
  1087. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1088. else
  1089. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1090. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1091. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1092. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1093. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1094. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1095. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1096. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1097. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1098. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1099. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1100. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1101. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1102. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1103. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1104. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1105. udelay(50);
  1106. }
  1107. int evergreen_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(MC_ARB_RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(MC_SHARED_CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1140. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1141. /* Setup GPU memory space */
  1142. /* size in MB on evergreen */
  1143. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1144. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1145. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1146. r600_vram_gtt_location(rdev, &rdev->mc);
  1147. radeon_update_bandwidth_info(rdev);
  1148. return 0;
  1149. }
  1150. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1151. {
  1152. /* FIXME: implement for evergreen */
  1153. return false;
  1154. }
  1155. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1156. {
  1157. struct evergreen_mc_save save;
  1158. u32 srbm_reset = 0;
  1159. u32 grbm_reset = 0;
  1160. dev_info(rdev->dev, "GPU softreset \n");
  1161. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1162. RREG32(GRBM_STATUS));
  1163. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1164. RREG32(GRBM_STATUS_SE0));
  1165. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1166. RREG32(GRBM_STATUS_SE1));
  1167. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1168. RREG32(SRBM_STATUS));
  1169. evergreen_mc_stop(rdev, &save);
  1170. if (evergreen_mc_wait_for_idle(rdev)) {
  1171. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1172. }
  1173. /* Disable CP parsing/prefetching */
  1174. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1175. /* reset all the gfx blocks */
  1176. grbm_reset = (SOFT_RESET_CP |
  1177. SOFT_RESET_CB |
  1178. SOFT_RESET_DB |
  1179. SOFT_RESET_PA |
  1180. SOFT_RESET_SC |
  1181. SOFT_RESET_SPI |
  1182. SOFT_RESET_SH |
  1183. SOFT_RESET_SX |
  1184. SOFT_RESET_TC |
  1185. SOFT_RESET_TA |
  1186. SOFT_RESET_VC |
  1187. SOFT_RESET_VGT);
  1188. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1189. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1190. (void)RREG32(GRBM_SOFT_RESET);
  1191. udelay(50);
  1192. WREG32(GRBM_SOFT_RESET, 0);
  1193. (void)RREG32(GRBM_SOFT_RESET);
  1194. /* reset all the system blocks */
  1195. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1196. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1197. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1198. (void)RREG32(SRBM_SOFT_RESET);
  1199. udelay(50);
  1200. WREG32(SRBM_SOFT_RESET, 0);
  1201. (void)RREG32(SRBM_SOFT_RESET);
  1202. /* Wait a little for things to settle down */
  1203. udelay(50);
  1204. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1205. RREG32(GRBM_STATUS));
  1206. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1207. RREG32(GRBM_STATUS_SE0));
  1208. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1209. RREG32(GRBM_STATUS_SE1));
  1210. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1211. RREG32(SRBM_STATUS));
  1212. /* After reset we need to reinit the asic as GPU often endup in an
  1213. * incoherent state.
  1214. */
  1215. atom_asic_init(rdev->mode_info.atom_context);
  1216. evergreen_mc_resume(rdev, &save);
  1217. return 0;
  1218. }
  1219. int evergreen_asic_reset(struct radeon_device *rdev)
  1220. {
  1221. return evergreen_gpu_soft_reset(rdev);
  1222. }
  1223. /* Interrupts */
  1224. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1225. {
  1226. switch (crtc) {
  1227. case 0:
  1228. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1229. case 1:
  1230. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1231. case 2:
  1232. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1233. case 3:
  1234. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1235. case 4:
  1236. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1237. case 5:
  1238. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1239. default:
  1240. return 0;
  1241. }
  1242. }
  1243. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1244. {
  1245. u32 tmp;
  1246. WREG32(CP_INT_CNTL, 0);
  1247. WREG32(GRBM_INT_CNTL, 0);
  1248. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1249. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1250. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1251. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1252. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1253. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1254. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1255. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1256. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1257. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1258. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1259. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1260. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1261. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1262. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1263. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1264. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1265. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1266. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1267. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1268. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1269. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1270. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1271. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1272. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1273. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1274. }
  1275. int evergreen_irq_set(struct radeon_device *rdev)
  1276. {
  1277. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1278. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1279. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1280. if (!rdev->irq.installed) {
  1281. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1282. return -EINVAL;
  1283. }
  1284. /* don't enable anything if the ih is disabled */
  1285. if (!rdev->ih.enabled) {
  1286. r600_disable_interrupts(rdev);
  1287. /* force the active interrupt state to all disabled */
  1288. evergreen_disable_interrupt_state(rdev);
  1289. return 0;
  1290. }
  1291. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1292. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1293. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1294. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1295. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1296. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1297. if (rdev->irq.sw_int) {
  1298. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1299. cp_int_cntl |= RB_INT_ENABLE;
  1300. }
  1301. if (rdev->irq.crtc_vblank_int[0]) {
  1302. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1303. crtc1 |= VBLANK_INT_MASK;
  1304. }
  1305. if (rdev->irq.crtc_vblank_int[1]) {
  1306. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1307. crtc2 |= VBLANK_INT_MASK;
  1308. }
  1309. if (rdev->irq.crtc_vblank_int[2]) {
  1310. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1311. crtc3 |= VBLANK_INT_MASK;
  1312. }
  1313. if (rdev->irq.crtc_vblank_int[3]) {
  1314. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1315. crtc4 |= VBLANK_INT_MASK;
  1316. }
  1317. if (rdev->irq.crtc_vblank_int[4]) {
  1318. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1319. crtc5 |= VBLANK_INT_MASK;
  1320. }
  1321. if (rdev->irq.crtc_vblank_int[5]) {
  1322. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1323. crtc6 |= VBLANK_INT_MASK;
  1324. }
  1325. if (rdev->irq.hpd[0]) {
  1326. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1327. hpd1 |= DC_HPDx_INT_EN;
  1328. }
  1329. if (rdev->irq.hpd[1]) {
  1330. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1331. hpd2 |= DC_HPDx_INT_EN;
  1332. }
  1333. if (rdev->irq.hpd[2]) {
  1334. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1335. hpd3 |= DC_HPDx_INT_EN;
  1336. }
  1337. if (rdev->irq.hpd[3]) {
  1338. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1339. hpd4 |= DC_HPDx_INT_EN;
  1340. }
  1341. if (rdev->irq.hpd[4]) {
  1342. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1343. hpd5 |= DC_HPDx_INT_EN;
  1344. }
  1345. if (rdev->irq.hpd[5]) {
  1346. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1347. hpd6 |= DC_HPDx_INT_EN;
  1348. }
  1349. WREG32(CP_INT_CNTL, cp_int_cntl);
  1350. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1351. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1352. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1353. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1354. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1355. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1356. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1357. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1358. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1359. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1360. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1361. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1362. return 0;
  1363. }
  1364. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1365. u32 *disp_int,
  1366. u32 *disp_int_cont,
  1367. u32 *disp_int_cont2,
  1368. u32 *disp_int_cont3,
  1369. u32 *disp_int_cont4,
  1370. u32 *disp_int_cont5)
  1371. {
  1372. u32 tmp;
  1373. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1374. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1375. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1376. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1377. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1378. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1379. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1380. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1381. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1382. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1383. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1384. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1385. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1386. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1387. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1388. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1389. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1390. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1391. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1392. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1393. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1394. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1395. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1396. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1397. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1398. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1399. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1400. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1401. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1402. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1403. if (*disp_int & DC_HPD1_INTERRUPT) {
  1404. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1405. tmp |= DC_HPDx_INT_ACK;
  1406. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1407. }
  1408. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1409. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1410. tmp |= DC_HPDx_INT_ACK;
  1411. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1412. }
  1413. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1414. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1415. tmp |= DC_HPDx_INT_ACK;
  1416. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1417. }
  1418. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1419. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1420. tmp |= DC_HPDx_INT_ACK;
  1421. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1422. }
  1423. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1424. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1425. tmp |= DC_HPDx_INT_ACK;
  1426. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1427. }
  1428. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1429. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1430. tmp |= DC_HPDx_INT_ACK;
  1431. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1432. }
  1433. }
  1434. void evergreen_irq_disable(struct radeon_device *rdev)
  1435. {
  1436. u32 disp_int, disp_int_cont, disp_int_cont2;
  1437. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1438. r600_disable_interrupts(rdev);
  1439. /* Wait and acknowledge irq */
  1440. mdelay(1);
  1441. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1442. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1443. evergreen_disable_interrupt_state(rdev);
  1444. }
  1445. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1446. {
  1447. evergreen_irq_disable(rdev);
  1448. r600_rlc_stop(rdev);
  1449. }
  1450. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1451. {
  1452. u32 wptr, tmp;
  1453. /* XXX use writeback */
  1454. wptr = RREG32(IH_RB_WPTR);
  1455. if (wptr & RB_OVERFLOW) {
  1456. /* When a ring buffer overflow happen start parsing interrupt
  1457. * from the last not overwritten vector (wptr + 16). Hopefully
  1458. * this should allow us to catchup.
  1459. */
  1460. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1461. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1462. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1463. tmp = RREG32(IH_RB_CNTL);
  1464. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1465. WREG32(IH_RB_CNTL, tmp);
  1466. }
  1467. return (wptr & rdev->ih.ptr_mask);
  1468. }
  1469. int evergreen_irq_process(struct radeon_device *rdev)
  1470. {
  1471. u32 wptr = evergreen_get_ih_wptr(rdev);
  1472. u32 rptr = rdev->ih.rptr;
  1473. u32 src_id, src_data;
  1474. u32 ring_index;
  1475. u32 disp_int, disp_int_cont, disp_int_cont2;
  1476. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1477. unsigned long flags;
  1478. bool queue_hotplug = false;
  1479. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1480. if (!rdev->ih.enabled)
  1481. return IRQ_NONE;
  1482. spin_lock_irqsave(&rdev->ih.lock, flags);
  1483. if (rptr == wptr) {
  1484. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1485. return IRQ_NONE;
  1486. }
  1487. if (rdev->shutdown) {
  1488. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1489. return IRQ_NONE;
  1490. }
  1491. restart_ih:
  1492. /* display interrupts */
  1493. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1494. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1495. rdev->ih.wptr = wptr;
  1496. while (rptr != wptr) {
  1497. /* wptr/rptr are in bytes! */
  1498. ring_index = rptr / 4;
  1499. src_id = rdev->ih.ring[ring_index] & 0xff;
  1500. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1501. switch (src_id) {
  1502. case 1: /* D1 vblank/vline */
  1503. switch (src_data) {
  1504. case 0: /* D1 vblank */
  1505. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1506. drm_handle_vblank(rdev->ddev, 0);
  1507. wake_up(&rdev->irq.vblank_queue);
  1508. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1509. DRM_DEBUG("IH: D1 vblank\n");
  1510. }
  1511. break;
  1512. case 1: /* D1 vline */
  1513. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1514. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1515. DRM_DEBUG("IH: D1 vline\n");
  1516. }
  1517. break;
  1518. default:
  1519. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1520. break;
  1521. }
  1522. break;
  1523. case 2: /* D2 vblank/vline */
  1524. switch (src_data) {
  1525. case 0: /* D2 vblank */
  1526. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1527. drm_handle_vblank(rdev->ddev, 1);
  1528. wake_up(&rdev->irq.vblank_queue);
  1529. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1530. DRM_DEBUG("IH: D2 vblank\n");
  1531. }
  1532. break;
  1533. case 1: /* D2 vline */
  1534. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1535. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1536. DRM_DEBUG("IH: D2 vline\n");
  1537. }
  1538. break;
  1539. default:
  1540. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1541. break;
  1542. }
  1543. break;
  1544. case 3: /* D3 vblank/vline */
  1545. switch (src_data) {
  1546. case 0: /* D3 vblank */
  1547. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1548. drm_handle_vblank(rdev->ddev, 2);
  1549. wake_up(&rdev->irq.vblank_queue);
  1550. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1551. DRM_DEBUG("IH: D3 vblank\n");
  1552. }
  1553. break;
  1554. case 1: /* D3 vline */
  1555. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1556. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1557. DRM_DEBUG("IH: D3 vline\n");
  1558. }
  1559. break;
  1560. default:
  1561. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1562. break;
  1563. }
  1564. break;
  1565. case 4: /* D4 vblank/vline */
  1566. switch (src_data) {
  1567. case 0: /* D4 vblank */
  1568. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1569. drm_handle_vblank(rdev->ddev, 3);
  1570. wake_up(&rdev->irq.vblank_queue);
  1571. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1572. DRM_DEBUG("IH: D4 vblank\n");
  1573. }
  1574. break;
  1575. case 1: /* D4 vline */
  1576. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1577. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1578. DRM_DEBUG("IH: D4 vline\n");
  1579. }
  1580. break;
  1581. default:
  1582. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1583. break;
  1584. }
  1585. break;
  1586. case 5: /* D5 vblank/vline */
  1587. switch (src_data) {
  1588. case 0: /* D5 vblank */
  1589. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1590. drm_handle_vblank(rdev->ddev, 4);
  1591. wake_up(&rdev->irq.vblank_queue);
  1592. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1593. DRM_DEBUG("IH: D5 vblank\n");
  1594. }
  1595. break;
  1596. case 1: /* D5 vline */
  1597. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1598. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1599. DRM_DEBUG("IH: D5 vline\n");
  1600. }
  1601. break;
  1602. default:
  1603. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1604. break;
  1605. }
  1606. break;
  1607. case 6: /* D6 vblank/vline */
  1608. switch (src_data) {
  1609. case 0: /* D6 vblank */
  1610. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1611. drm_handle_vblank(rdev->ddev, 5);
  1612. wake_up(&rdev->irq.vblank_queue);
  1613. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1614. DRM_DEBUG("IH: D6 vblank\n");
  1615. }
  1616. break;
  1617. case 1: /* D6 vline */
  1618. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1619. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1620. DRM_DEBUG("IH: D6 vline\n");
  1621. }
  1622. break;
  1623. default:
  1624. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1625. break;
  1626. }
  1627. break;
  1628. case 42: /* HPD hotplug */
  1629. switch (src_data) {
  1630. case 0:
  1631. if (disp_int & DC_HPD1_INTERRUPT) {
  1632. disp_int &= ~DC_HPD1_INTERRUPT;
  1633. queue_hotplug = true;
  1634. DRM_DEBUG("IH: HPD1\n");
  1635. }
  1636. break;
  1637. case 1:
  1638. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1639. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1640. queue_hotplug = true;
  1641. DRM_DEBUG("IH: HPD2\n");
  1642. }
  1643. break;
  1644. case 2:
  1645. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1646. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1647. queue_hotplug = true;
  1648. DRM_DEBUG("IH: HPD3\n");
  1649. }
  1650. break;
  1651. case 3:
  1652. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1653. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1654. queue_hotplug = true;
  1655. DRM_DEBUG("IH: HPD4\n");
  1656. }
  1657. break;
  1658. case 4:
  1659. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1660. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1661. queue_hotplug = true;
  1662. DRM_DEBUG("IH: HPD5\n");
  1663. }
  1664. break;
  1665. case 5:
  1666. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1667. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1668. queue_hotplug = true;
  1669. DRM_DEBUG("IH: HPD6\n");
  1670. }
  1671. break;
  1672. default:
  1673. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1674. break;
  1675. }
  1676. break;
  1677. case 176: /* CP_INT in ring buffer */
  1678. case 177: /* CP_INT in IB1 */
  1679. case 178: /* CP_INT in IB2 */
  1680. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1681. radeon_fence_process(rdev);
  1682. break;
  1683. case 181: /* CP EOP event */
  1684. DRM_DEBUG("IH: CP EOP\n");
  1685. break;
  1686. default:
  1687. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1688. break;
  1689. }
  1690. /* wptr/rptr are in bytes! */
  1691. rptr += 16;
  1692. rptr &= rdev->ih.ptr_mask;
  1693. }
  1694. /* make sure wptr hasn't changed while processing */
  1695. wptr = evergreen_get_ih_wptr(rdev);
  1696. if (wptr != rdev->ih.wptr)
  1697. goto restart_ih;
  1698. if (queue_hotplug)
  1699. queue_work(rdev->wq, &rdev->hotplug_work);
  1700. rdev->ih.rptr = rptr;
  1701. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1702. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1703. return IRQ_HANDLED;
  1704. }
  1705. static int evergreen_startup(struct radeon_device *rdev)
  1706. {
  1707. int r;
  1708. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1709. r = r600_init_microcode(rdev);
  1710. if (r) {
  1711. DRM_ERROR("Failed to load firmware!\n");
  1712. return r;
  1713. }
  1714. }
  1715. evergreen_mc_program(rdev);
  1716. if (rdev->flags & RADEON_IS_AGP) {
  1717. evergreen_agp_enable(rdev);
  1718. } else {
  1719. r = evergreen_pcie_gart_enable(rdev);
  1720. if (r)
  1721. return r;
  1722. }
  1723. evergreen_gpu_init(rdev);
  1724. #if 0
  1725. if (!rdev->r600_blit.shader_obj) {
  1726. r = r600_blit_init(rdev);
  1727. if (r) {
  1728. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1729. return r;
  1730. }
  1731. }
  1732. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1733. if (unlikely(r != 0))
  1734. return r;
  1735. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1736. &rdev->r600_blit.shader_gpu_addr);
  1737. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1738. if (r) {
  1739. DRM_ERROR("failed to pin blit object %d\n", r);
  1740. return r;
  1741. }
  1742. #endif
  1743. /* Enable IRQ */
  1744. r = r600_irq_init(rdev);
  1745. if (r) {
  1746. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1747. radeon_irq_kms_fini(rdev);
  1748. return r;
  1749. }
  1750. evergreen_irq_set(rdev);
  1751. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1752. if (r)
  1753. return r;
  1754. r = evergreen_cp_load_microcode(rdev);
  1755. if (r)
  1756. return r;
  1757. r = evergreen_cp_resume(rdev);
  1758. if (r)
  1759. return r;
  1760. /* write back buffer are not vital so don't worry about failure */
  1761. r600_wb_enable(rdev);
  1762. return 0;
  1763. }
  1764. int evergreen_resume(struct radeon_device *rdev)
  1765. {
  1766. int r;
  1767. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1768. * posting will perform necessary task to bring back GPU into good
  1769. * shape.
  1770. */
  1771. /* post card */
  1772. atom_asic_init(rdev->mode_info.atom_context);
  1773. /* Initialize clocks */
  1774. r = radeon_clocks_init(rdev);
  1775. if (r) {
  1776. return r;
  1777. }
  1778. r = evergreen_startup(rdev);
  1779. if (r) {
  1780. DRM_ERROR("r600 startup failed on resume\n");
  1781. return r;
  1782. }
  1783. r = r600_ib_test(rdev);
  1784. if (r) {
  1785. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1786. return r;
  1787. }
  1788. return r;
  1789. }
  1790. int evergreen_suspend(struct radeon_device *rdev)
  1791. {
  1792. #if 0
  1793. int r;
  1794. #endif
  1795. /* FIXME: we should wait for ring to be empty */
  1796. r700_cp_stop(rdev);
  1797. rdev->cp.ready = false;
  1798. evergreen_irq_suspend(rdev);
  1799. r600_wb_disable(rdev);
  1800. evergreen_pcie_gart_disable(rdev);
  1801. #if 0
  1802. /* unpin shaders bo */
  1803. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1804. if (likely(r == 0)) {
  1805. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1806. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1807. }
  1808. #endif
  1809. return 0;
  1810. }
  1811. static bool evergreen_card_posted(struct radeon_device *rdev)
  1812. {
  1813. u32 reg;
  1814. /* first check CRTCs */
  1815. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1816. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1817. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1818. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1819. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1820. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1821. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1822. return true;
  1823. /* then check MEM_SIZE, in case the crtcs are off */
  1824. if (RREG32(CONFIG_MEMSIZE))
  1825. return true;
  1826. return false;
  1827. }
  1828. /* Plan is to move initialization in that function and use
  1829. * helper function so that radeon_device_init pretty much
  1830. * do nothing more than calling asic specific function. This
  1831. * should also allow to remove a bunch of callback function
  1832. * like vram_info.
  1833. */
  1834. int evergreen_init(struct radeon_device *rdev)
  1835. {
  1836. int r;
  1837. r = radeon_dummy_page_init(rdev);
  1838. if (r)
  1839. return r;
  1840. /* This don't do much */
  1841. r = radeon_gem_init(rdev);
  1842. if (r)
  1843. return r;
  1844. /* Read BIOS */
  1845. if (!radeon_get_bios(rdev)) {
  1846. if (ASIC_IS_AVIVO(rdev))
  1847. return -EINVAL;
  1848. }
  1849. /* Must be an ATOMBIOS */
  1850. if (!rdev->is_atom_bios) {
  1851. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1852. return -EINVAL;
  1853. }
  1854. r = radeon_atombios_init(rdev);
  1855. if (r)
  1856. return r;
  1857. /* Post card if necessary */
  1858. if (!evergreen_card_posted(rdev)) {
  1859. if (!rdev->bios) {
  1860. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1861. return -EINVAL;
  1862. }
  1863. DRM_INFO("GPU not posted. posting now...\n");
  1864. atom_asic_init(rdev->mode_info.atom_context);
  1865. }
  1866. /* Initialize scratch registers */
  1867. r600_scratch_init(rdev);
  1868. /* Initialize surface registers */
  1869. radeon_surface_init(rdev);
  1870. /* Initialize clocks */
  1871. radeon_get_clock_info(rdev->ddev);
  1872. r = radeon_clocks_init(rdev);
  1873. if (r)
  1874. return r;
  1875. /* Initialize power management */
  1876. radeon_pm_init(rdev);
  1877. /* Fence driver */
  1878. r = radeon_fence_driver_init(rdev);
  1879. if (r)
  1880. return r;
  1881. /* initialize AGP */
  1882. if (rdev->flags & RADEON_IS_AGP) {
  1883. r = radeon_agp_init(rdev);
  1884. if (r)
  1885. radeon_agp_disable(rdev);
  1886. }
  1887. /* initialize memory controller */
  1888. r = evergreen_mc_init(rdev);
  1889. if (r)
  1890. return r;
  1891. /* Memory manager */
  1892. r = radeon_bo_init(rdev);
  1893. if (r)
  1894. return r;
  1895. r = radeon_irq_kms_init(rdev);
  1896. if (r)
  1897. return r;
  1898. rdev->cp.ring_obj = NULL;
  1899. r600_ring_init(rdev, 1024 * 1024);
  1900. rdev->ih.ring_obj = NULL;
  1901. r600_ih_ring_init(rdev, 64 * 1024);
  1902. r = r600_pcie_gart_init(rdev);
  1903. if (r)
  1904. return r;
  1905. rdev->accel_working = false;
  1906. r = evergreen_startup(rdev);
  1907. if (r) {
  1908. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1909. r700_cp_fini(rdev);
  1910. r600_wb_fini(rdev);
  1911. r600_irq_fini(rdev);
  1912. radeon_irq_kms_fini(rdev);
  1913. evergreen_pcie_gart_fini(rdev);
  1914. rdev->accel_working = false;
  1915. }
  1916. if (rdev->accel_working) {
  1917. r = radeon_ib_pool_init(rdev);
  1918. if (r) {
  1919. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1920. rdev->accel_working = false;
  1921. }
  1922. r = r600_ib_test(rdev);
  1923. if (r) {
  1924. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1925. rdev->accel_working = false;
  1926. }
  1927. }
  1928. return 0;
  1929. }
  1930. void evergreen_fini(struct radeon_device *rdev)
  1931. {
  1932. radeon_pm_fini(rdev);
  1933. /*r600_blit_fini(rdev);*/
  1934. r700_cp_fini(rdev);
  1935. r600_wb_fini(rdev);
  1936. r600_irq_fini(rdev);
  1937. radeon_irq_kms_fini(rdev);
  1938. evergreen_pcie_gart_fini(rdev);
  1939. radeon_gem_fini(rdev);
  1940. radeon_fence_driver_fini(rdev);
  1941. radeon_clocks_fini(rdev);
  1942. radeon_agp_fini(rdev);
  1943. radeon_bo_fini(rdev);
  1944. radeon_atombios_fini(rdev);
  1945. kfree(rdev->bios);
  1946. rdev->bios = NULL;
  1947. radeon_dummy_page_fini(rdev);
  1948. }