omap-mcbsp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jhnikula@gmail.com>
  7. * Peter Ujfalusi <peter.ujfalusi@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include <plat/dma.h>
  33. #include <plat/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  37. #define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
  38. xhandler_get, xhandler_put) \
  39. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  40. .info = omap_mcbsp_st_info_volsw, \
  41. .get = xhandler_get, .put = xhandler_put, \
  42. .private_value = (unsigned long) &(struct soc_mixer_control) \
  43. {.min = xmin, .max = xmax} }
  44. struct omap_mcbsp_data {
  45. unsigned int bus_id;
  46. struct omap_mcbsp_reg_cfg regs;
  47. unsigned int fmt;
  48. /*
  49. * Flags indicating is the bus already activated and configured by
  50. * another substream
  51. */
  52. int active;
  53. int configured;
  54. unsigned int in_freq;
  55. int clk_div;
  56. int wlen;
  57. };
  58. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  59. /*
  60. * Stream DMA parameters. DMA request line and port address are set runtime
  61. * since they are different between OMAP1 and later OMAPs
  62. */
  63. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  64. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  65. static const int omap1_dma_reqs[][2] = {
  66. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  67. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  68. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  69. };
  70. static const unsigned long omap1_mcbsp_port[][2] = {
  71. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  72. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  73. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  74. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  75. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  76. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  77. };
  78. #else
  79. static const int omap1_dma_reqs[][2] = {};
  80. static const unsigned long omap1_mcbsp_port[][2] = {};
  81. #endif
  82. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  83. static const int omap24xx_dma_reqs[][2] = {
  84. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  85. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  86. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3)
  87. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  88. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  89. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  90. #endif
  91. };
  92. #else
  93. static const int omap24xx_dma_reqs[][2] = {};
  94. #endif
  95. #if defined(CONFIG_ARCH_OMAP4)
  96. static const int omap44xx_dma_reqs[][2] = {
  97. { OMAP44XX_DMA_MCBSP1_TX, OMAP44XX_DMA_MCBSP1_RX },
  98. { OMAP44XX_DMA_MCBSP2_TX, OMAP44XX_DMA_MCBSP2_RX },
  99. { OMAP44XX_DMA_MCBSP3_TX, OMAP44XX_DMA_MCBSP3_RX },
  100. { OMAP44XX_DMA_MCBSP4_TX, OMAP44XX_DMA_MCBSP4_RX },
  101. };
  102. #else
  103. static const int omap44xx_dma_reqs[][2] = {};
  104. #endif
  105. #if defined(CONFIG_ARCH_OMAP2420)
  106. static const unsigned long omap2420_mcbsp_port[][2] = {
  107. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  108. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  109. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  110. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  111. };
  112. #else
  113. static const unsigned long omap2420_mcbsp_port[][2] = {};
  114. #endif
  115. #if defined(CONFIG_ARCH_OMAP2430)
  116. static const unsigned long omap2430_mcbsp_port[][2] = {
  117. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  118. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  119. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  120. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  121. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  122. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  123. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  124. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  125. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  126. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  127. };
  128. #else
  129. static const unsigned long omap2430_mcbsp_port[][2] = {};
  130. #endif
  131. #if defined(CONFIG_ARCH_OMAP3)
  132. static const unsigned long omap34xx_mcbsp_port[][2] = {
  133. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  134. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  135. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  136. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  137. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  138. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  139. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  140. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  141. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  142. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  143. };
  144. #else
  145. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  146. #endif
  147. #if defined(CONFIG_ARCH_OMAP4)
  148. static const unsigned long omap44xx_mcbsp_port[][2] = {
  149. { OMAP44XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  150. OMAP44XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  151. { OMAP44XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  152. OMAP44XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  153. { OMAP44XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  154. OMAP44XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  155. { OMAP44XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  156. OMAP44XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  157. };
  158. #else
  159. static const unsigned long omap44xx_mcbsp_port[][2] = {};
  160. #endif
  161. static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
  162. {
  163. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  164. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  165. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  166. struct omap_pcm_dma_data *dma_data;
  167. int dma_op_mode = omap_mcbsp_get_dma_op_mode(mcbsp_data->bus_id);
  168. int words;
  169. dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  170. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  171. if (dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
  172. /*
  173. * Configure McBSP threshold based on either:
  174. * packet_size, when the sDMA is in packet mode, or
  175. * based on the period size.
  176. */
  177. if (dma_data->packet_size)
  178. words = dma_data->packet_size;
  179. else
  180. words = snd_pcm_lib_period_bytes(substream) /
  181. (mcbsp_data->wlen / 8);
  182. else
  183. words = 1;
  184. /* Configure McBSP internal buffer usage */
  185. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  186. omap_mcbsp_set_tx_threshold(mcbsp_data->bus_id, words);
  187. else
  188. omap_mcbsp_set_rx_threshold(mcbsp_data->bus_id, words);
  189. }
  190. static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
  191. struct snd_pcm_hw_rule *rule)
  192. {
  193. struct snd_interval *buffer_size = hw_param_interval(params,
  194. SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
  195. struct snd_interval *channels = hw_param_interval(params,
  196. SNDRV_PCM_HW_PARAM_CHANNELS);
  197. struct omap_mcbsp_data *mcbsp_data = rule->private;
  198. struct snd_interval frames;
  199. int size;
  200. snd_interval_any(&frames);
  201. size = omap_mcbsp_get_fifo_size(mcbsp_data->bus_id);
  202. frames.min = size / channels->min;
  203. frames.integer = 1;
  204. return snd_interval_refine(buffer_size, &frames);
  205. }
  206. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  207. struct snd_soc_dai *cpu_dai)
  208. {
  209. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  210. int bus_id = mcbsp_data->bus_id;
  211. int err = 0;
  212. if (!cpu_dai->active)
  213. err = omap_mcbsp_request(bus_id);
  214. /*
  215. * OMAP3 McBSP FIFO is word structured.
  216. * McBSP2 has 1024 + 256 = 1280 word long buffer,
  217. * McBSP1,3,4,5 has 128 word long buffer
  218. * This means that the size of the FIFO depends on the sample format.
  219. * For example on McBSP3:
  220. * 16bit samples: size is 128 * 2 = 256 bytes
  221. * 32bit samples: size is 128 * 4 = 512 bytes
  222. * It is simpler to place constraint for buffer and period based on
  223. * channels.
  224. * McBSP3 as example again (16 or 32 bit samples):
  225. * 1 channel (mono): size is 128 frames (128 words)
  226. * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
  227. * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
  228. */
  229. if (cpu_is_omap343x() || cpu_is_omap44xx()) {
  230. /*
  231. * Rule for the buffer size. We should not allow
  232. * smaller buffer than the FIFO size to avoid underruns
  233. */
  234. snd_pcm_hw_rule_add(substream->runtime, 0,
  235. SNDRV_PCM_HW_PARAM_CHANNELS,
  236. omap_mcbsp_hwrule_min_buffersize,
  237. mcbsp_data,
  238. SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
  239. /* Make sure, that the period size is always even */
  240. snd_pcm_hw_constraint_step(substream->runtime, 0,
  241. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
  242. }
  243. return err;
  244. }
  245. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  246. struct snd_soc_dai *cpu_dai)
  247. {
  248. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  249. if (!cpu_dai->active) {
  250. omap_mcbsp_free(mcbsp_data->bus_id);
  251. mcbsp_data->configured = 0;
  252. }
  253. }
  254. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  255. struct snd_soc_dai *cpu_dai)
  256. {
  257. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  258. int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  259. switch (cmd) {
  260. case SNDRV_PCM_TRIGGER_START:
  261. case SNDRV_PCM_TRIGGER_RESUME:
  262. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  263. mcbsp_data->active++;
  264. omap_mcbsp_start(mcbsp_data->bus_id, play, !play);
  265. break;
  266. case SNDRV_PCM_TRIGGER_STOP:
  267. case SNDRV_PCM_TRIGGER_SUSPEND:
  268. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  269. omap_mcbsp_stop(mcbsp_data->bus_id, play, !play);
  270. mcbsp_data->active--;
  271. break;
  272. default:
  273. err = -EINVAL;
  274. }
  275. return err;
  276. }
  277. static snd_pcm_sframes_t omap_mcbsp_dai_delay(
  278. struct snd_pcm_substream *substream,
  279. struct snd_soc_dai *dai)
  280. {
  281. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  282. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  283. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  284. u16 fifo_use;
  285. snd_pcm_sframes_t delay;
  286. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  287. fifo_use = omap_mcbsp_get_tx_delay(mcbsp_data->bus_id);
  288. else
  289. fifo_use = omap_mcbsp_get_rx_delay(mcbsp_data->bus_id);
  290. /*
  291. * Divide the used locations with the channel count to get the
  292. * FIFO usage in samples (don't care about partial samples in the
  293. * buffer).
  294. */
  295. delay = fifo_use / substream->runtime->channels;
  296. return delay;
  297. }
  298. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  299. struct snd_pcm_hw_params *params,
  300. struct snd_soc_dai *cpu_dai)
  301. {
  302. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  303. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  304. struct omap_pcm_dma_data *dma_data;
  305. int dma, bus_id = mcbsp_data->bus_id;
  306. int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
  307. int pkt_size = 0;
  308. unsigned long port;
  309. unsigned int format, div, framesize, master;
  310. dma_data = &omap_mcbsp_dai_dma_params[cpu_dai->id][substream->stream];
  311. if (cpu_class_is_omap1()) {
  312. dma = omap1_dma_reqs[bus_id][substream->stream];
  313. port = omap1_mcbsp_port[bus_id][substream->stream];
  314. } else if (cpu_is_omap2420()) {
  315. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  316. port = omap2420_mcbsp_port[bus_id][substream->stream];
  317. } else if (cpu_is_omap2430()) {
  318. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  319. port = omap2430_mcbsp_port[bus_id][substream->stream];
  320. } else if (cpu_is_omap343x()) {
  321. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  322. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  323. } else if (cpu_is_omap44xx()) {
  324. dma = omap44xx_dma_reqs[bus_id][substream->stream];
  325. port = omap44xx_mcbsp_port[bus_id][substream->stream];
  326. } else {
  327. return -ENODEV;
  328. }
  329. switch (params_format(params)) {
  330. case SNDRV_PCM_FORMAT_S16_LE:
  331. dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
  332. wlen = 16;
  333. break;
  334. case SNDRV_PCM_FORMAT_S32_LE:
  335. dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
  336. wlen = 32;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. if (cpu_is_omap343x()) {
  342. dma_data->set_threshold = omap_mcbsp_set_threshold;
  343. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  344. if (omap_mcbsp_get_dma_op_mode(bus_id) ==
  345. MCBSP_DMA_MODE_THRESHOLD) {
  346. int period_words, max_thrsh;
  347. period_words = params_period_bytes(params) / (wlen / 8);
  348. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  349. max_thrsh = omap_mcbsp_get_max_tx_threshold(
  350. mcbsp_data->bus_id);
  351. else
  352. max_thrsh = omap_mcbsp_get_max_rx_threshold(
  353. mcbsp_data->bus_id);
  354. /*
  355. * If the period contains less or equal number of words,
  356. * we are using the original threshold mode setup:
  357. * McBSP threshold = sDMA frame size = period_size
  358. * Otherwise we switch to sDMA packet mode:
  359. * McBSP threshold = sDMA packet size
  360. * sDMA frame size = period size
  361. */
  362. if (period_words > max_thrsh) {
  363. int divider = 0;
  364. /*
  365. * Look for the biggest threshold value, which
  366. * divides the period size evenly.
  367. */
  368. divider = period_words / max_thrsh;
  369. if (period_words % max_thrsh)
  370. divider++;
  371. while (period_words % divider &&
  372. divider < period_words)
  373. divider++;
  374. if (divider == period_words)
  375. return -EINVAL;
  376. pkt_size = period_words / divider;
  377. sync_mode = OMAP_DMA_SYNC_PACKET;
  378. } else {
  379. sync_mode = OMAP_DMA_SYNC_FRAME;
  380. }
  381. }
  382. }
  383. dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
  384. dma_data->dma_req = dma;
  385. dma_data->port_addr = port;
  386. dma_data->sync_mode = sync_mode;
  387. dma_data->packet_size = pkt_size;
  388. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  389. if (mcbsp_data->configured) {
  390. /* McBSP already configured by another stream */
  391. return 0;
  392. }
  393. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  394. wpf = channels = params_channels(params);
  395. if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
  396. format == SND_SOC_DAIFMT_LEFT_J)) {
  397. /* Use dual-phase frames */
  398. regs->rcr2 |= RPHASE;
  399. regs->xcr2 |= XPHASE;
  400. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  401. wpf--;
  402. regs->rcr2 |= RFRLEN2(wpf - 1);
  403. regs->xcr2 |= XFRLEN2(wpf - 1);
  404. }
  405. regs->rcr1 |= RFRLEN1(wpf - 1);
  406. regs->xcr1 |= XFRLEN1(wpf - 1);
  407. switch (params_format(params)) {
  408. case SNDRV_PCM_FORMAT_S16_LE:
  409. /* Set word lengths */
  410. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  411. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  412. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  413. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  414. break;
  415. case SNDRV_PCM_FORMAT_S32_LE:
  416. /* Set word lengths */
  417. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
  418. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
  419. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
  420. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
  421. break;
  422. default:
  423. /* Unsupported PCM format */
  424. return -EINVAL;
  425. }
  426. /* In McBSP master modes, FRAME (i.e. sample rate) is generated
  427. * by _counting_ BCLKs. Calculate frame size in BCLKs */
  428. master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  429. if (master == SND_SOC_DAIFMT_CBS_CFS) {
  430. div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
  431. framesize = (mcbsp_data->in_freq / div) / params_rate(params);
  432. if (framesize < wlen * channels) {
  433. printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
  434. "channels\n", __func__);
  435. return -EINVAL;
  436. }
  437. } else
  438. framesize = wlen * channels;
  439. /* Set FS period and length in terms of bit clock periods */
  440. switch (format) {
  441. case SND_SOC_DAIFMT_I2S:
  442. case SND_SOC_DAIFMT_LEFT_J:
  443. regs->srgr2 |= FPER(framesize - 1);
  444. regs->srgr1 |= FWID((framesize >> 1) - 1);
  445. break;
  446. case SND_SOC_DAIFMT_DSP_A:
  447. case SND_SOC_DAIFMT_DSP_B:
  448. regs->srgr2 |= FPER(framesize - 1);
  449. regs->srgr1 |= FWID(0);
  450. break;
  451. }
  452. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  453. mcbsp_data->wlen = wlen;
  454. mcbsp_data->configured = 1;
  455. return 0;
  456. }
  457. /*
  458. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  459. * cache is initialized here
  460. */
  461. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  462. unsigned int fmt)
  463. {
  464. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  465. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  466. unsigned int temp_fmt = fmt;
  467. if (mcbsp_data->configured)
  468. return 0;
  469. mcbsp_data->fmt = fmt;
  470. memset(regs, 0, sizeof(*regs));
  471. /* Generic McBSP register settings */
  472. regs->spcr2 |= XINTM(3) | FREE;
  473. regs->spcr1 |= RINTM(3);
  474. /* RFIG and XFIG are not defined in 34xx */
  475. if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
  476. regs->rcr2 |= RFIG;
  477. regs->xcr2 |= XFIG;
  478. }
  479. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  480. regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
  481. regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
  482. }
  483. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  484. case SND_SOC_DAIFMT_I2S:
  485. /* 1-bit data delay */
  486. regs->rcr2 |= RDATDLY(1);
  487. regs->xcr2 |= XDATDLY(1);
  488. break;
  489. case SND_SOC_DAIFMT_LEFT_J:
  490. /* 0-bit data delay */
  491. regs->rcr2 |= RDATDLY(0);
  492. regs->xcr2 |= XDATDLY(0);
  493. regs->spcr1 |= RJUST(2);
  494. /* Invert FS polarity configuration */
  495. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  496. break;
  497. case SND_SOC_DAIFMT_DSP_A:
  498. /* 1-bit data delay */
  499. regs->rcr2 |= RDATDLY(1);
  500. regs->xcr2 |= XDATDLY(1);
  501. /* Invert FS polarity configuration */
  502. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  503. break;
  504. case SND_SOC_DAIFMT_DSP_B:
  505. /* 0-bit data delay */
  506. regs->rcr2 |= RDATDLY(0);
  507. regs->xcr2 |= XDATDLY(0);
  508. /* Invert FS polarity configuration */
  509. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  510. break;
  511. default:
  512. /* Unsupported data format */
  513. return -EINVAL;
  514. }
  515. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  516. case SND_SOC_DAIFMT_CBS_CFS:
  517. /* McBSP master. Set FS and bit clocks as outputs */
  518. regs->pcr0 |= FSXM | FSRM |
  519. CLKXM | CLKRM;
  520. /* Sample rate generator drives the FS */
  521. regs->srgr2 |= FSGM;
  522. break;
  523. case SND_SOC_DAIFMT_CBM_CFM:
  524. /* McBSP slave */
  525. break;
  526. default:
  527. /* Unsupported master/slave configuration */
  528. return -EINVAL;
  529. }
  530. /* Set bit clock (CLKX/CLKR) and FS polarities */
  531. switch (temp_fmt & SND_SOC_DAIFMT_INV_MASK) {
  532. case SND_SOC_DAIFMT_NB_NF:
  533. /*
  534. * Normal BCLK + FS.
  535. * FS active low. TX data driven on falling edge of bit clock
  536. * and RX data sampled on rising edge of bit clock.
  537. */
  538. regs->pcr0 |= FSXP | FSRP |
  539. CLKXP | CLKRP;
  540. break;
  541. case SND_SOC_DAIFMT_NB_IF:
  542. regs->pcr0 |= CLKXP | CLKRP;
  543. break;
  544. case SND_SOC_DAIFMT_IB_NF:
  545. regs->pcr0 |= FSXP | FSRP;
  546. break;
  547. case SND_SOC_DAIFMT_IB_IF:
  548. break;
  549. default:
  550. return -EINVAL;
  551. }
  552. return 0;
  553. }
  554. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  555. int div_id, int div)
  556. {
  557. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  558. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  559. if (div_id != OMAP_MCBSP_CLKGDV)
  560. return -ENODEV;
  561. mcbsp_data->clk_div = div;
  562. regs->srgr1 |= CLKGDV(div - 1);
  563. return 0;
  564. }
  565. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  566. int clk_id, unsigned int freq,
  567. int dir)
  568. {
  569. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  570. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  571. int err = 0;
  572. /* The McBSP signal muxing functions are only available on McBSP1 */
  573. if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
  574. clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
  575. clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
  576. clk_id == OMAP_MCBSP_FSR_SRC_FSX)
  577. if (cpu_class_is_omap1() || mcbsp_data->bus_id != 0)
  578. return -EINVAL;
  579. mcbsp_data->in_freq = freq;
  580. switch (clk_id) {
  581. case OMAP_MCBSP_SYSCLK_CLK:
  582. regs->srgr2 |= CLKSM;
  583. break;
  584. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  585. if (cpu_class_is_omap1()) {
  586. err = -EINVAL;
  587. break;
  588. }
  589. err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
  590. MCBSP_CLKS_PRCM_SRC);
  591. break;
  592. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  593. if (cpu_class_is_omap1()) {
  594. err = 0;
  595. break;
  596. }
  597. err = omap2_mcbsp_set_clks_src(mcbsp_data->bus_id,
  598. MCBSP_CLKS_PAD_SRC);
  599. break;
  600. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  601. regs->srgr2 |= CLKSM;
  602. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  603. regs->pcr0 |= SCLKME;
  604. break;
  605. case OMAP_MCBSP_CLKR_SRC_CLKR:
  606. if (cpu_class_is_omap1())
  607. break;
  608. omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKR);
  609. break;
  610. case OMAP_MCBSP_CLKR_SRC_CLKX:
  611. if (cpu_class_is_omap1())
  612. break;
  613. omap2_mcbsp1_mux_clkr_src(CLKR_SRC_CLKX);
  614. break;
  615. case OMAP_MCBSP_FSR_SRC_FSR:
  616. if (cpu_class_is_omap1())
  617. break;
  618. omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSR);
  619. break;
  620. case OMAP_MCBSP_FSR_SRC_FSX:
  621. if (cpu_class_is_omap1())
  622. break;
  623. omap2_mcbsp1_mux_fsr_src(FSR_SRC_FSX);
  624. break;
  625. default:
  626. err = -ENODEV;
  627. }
  628. return err;
  629. }
  630. static struct snd_soc_dai_ops mcbsp_dai_ops = {
  631. .startup = omap_mcbsp_dai_startup,
  632. .shutdown = omap_mcbsp_dai_shutdown,
  633. .trigger = omap_mcbsp_dai_trigger,
  634. .delay = omap_mcbsp_dai_delay,
  635. .hw_params = omap_mcbsp_dai_hw_params,
  636. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  637. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  638. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  639. };
  640. static int mcbsp_dai_probe(struct snd_soc_dai *dai)
  641. {
  642. mcbsp_data[dai->id].bus_id = dai->id;
  643. snd_soc_dai_set_drvdata(dai, &mcbsp_data[dai->id].bus_id);
  644. return 0;
  645. }
  646. static struct snd_soc_dai_driver omap_mcbsp_dai =
  647. {
  648. .probe = mcbsp_dai_probe,
  649. .playback = {
  650. .channels_min = 1,
  651. .channels_max = 16,
  652. .rates = OMAP_MCBSP_RATES,
  653. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  654. },
  655. .capture = {
  656. .channels_min = 1,
  657. .channels_max = 16,
  658. .rates = OMAP_MCBSP_RATES,
  659. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  660. },
  661. .ops = &mcbsp_dai_ops,
  662. };
  663. static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
  664. struct snd_ctl_elem_info *uinfo)
  665. {
  666. struct soc_mixer_control *mc =
  667. (struct soc_mixer_control *)kcontrol->private_value;
  668. int max = mc->max;
  669. int min = mc->min;
  670. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  671. uinfo->count = 1;
  672. uinfo->value.integer.min = min;
  673. uinfo->value.integer.max = max;
  674. return 0;
  675. }
  676. #define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(id, channel) \
  677. static int \
  678. omap_mcbsp##id##_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  679. struct snd_ctl_elem_value *uc) \
  680. { \
  681. struct soc_mixer_control *mc = \
  682. (struct soc_mixer_control *)kc->private_value; \
  683. int max = mc->max; \
  684. int min = mc->min; \
  685. int val = uc->value.integer.value[0]; \
  686. \
  687. if (val < min || val > max) \
  688. return -EINVAL; \
  689. \
  690. /* OMAP McBSP implementation uses index values 0..4 */ \
  691. return omap_st_set_chgain((id)-1, channel, val); \
  692. }
  693. #define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(id, channel) \
  694. static int \
  695. omap_mcbsp##id##_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  696. struct snd_ctl_elem_value *uc) \
  697. { \
  698. s16 chgain; \
  699. \
  700. if (omap_st_get_chgain((id)-1, channel, &chgain)) \
  701. return -EAGAIN; \
  702. \
  703. uc->value.integer.value[0] = chgain; \
  704. return 0; \
  705. }
  706. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 0)
  707. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 1)
  708. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 0)
  709. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 1)
  710. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 0)
  711. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 1)
  712. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 0)
  713. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 1)
  714. static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
  715. struct snd_ctl_elem_value *ucontrol)
  716. {
  717. struct soc_mixer_control *mc =
  718. (struct soc_mixer_control *)kcontrol->private_value;
  719. u8 value = ucontrol->value.integer.value[0];
  720. if (value == omap_st_is_enabled(mc->reg))
  721. return 0;
  722. if (value)
  723. omap_st_enable(mc->reg);
  724. else
  725. omap_st_disable(mc->reg);
  726. return 1;
  727. }
  728. static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
  729. struct snd_ctl_elem_value *ucontrol)
  730. {
  731. struct soc_mixer_control *mc =
  732. (struct soc_mixer_control *)kcontrol->private_value;
  733. ucontrol->value.integer.value[0] = omap_st_is_enabled(mc->reg);
  734. return 0;
  735. }
  736. static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
  737. SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
  738. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  739. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
  740. -32768, 32767,
  741. omap_mcbsp2_get_st_ch0_volume,
  742. omap_mcbsp2_set_st_ch0_volume),
  743. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
  744. -32768, 32767,
  745. omap_mcbsp2_get_st_ch1_volume,
  746. omap_mcbsp2_set_st_ch1_volume),
  747. };
  748. static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
  749. SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
  750. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  751. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
  752. -32768, 32767,
  753. omap_mcbsp3_get_st_ch0_volume,
  754. omap_mcbsp3_set_st_ch0_volume),
  755. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
  756. -32768, 32767,
  757. omap_mcbsp3_get_st_ch1_volume,
  758. omap_mcbsp3_set_st_ch1_volume),
  759. };
  760. int omap_mcbsp_st_add_controls(struct snd_soc_codec *codec, int mcbsp_id)
  761. {
  762. if (!cpu_is_omap34xx())
  763. return -ENODEV;
  764. switch (mcbsp_id) {
  765. case 1: /* McBSP 2 */
  766. return snd_soc_add_controls(codec, omap_mcbsp2_st_controls,
  767. ARRAY_SIZE(omap_mcbsp2_st_controls));
  768. case 2: /* McBSP 3 */
  769. return snd_soc_add_controls(codec, omap_mcbsp3_st_controls,
  770. ARRAY_SIZE(omap_mcbsp3_st_controls));
  771. default:
  772. break;
  773. }
  774. return -EINVAL;
  775. }
  776. EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
  777. static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
  778. {
  779. return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
  780. }
  781. static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
  782. {
  783. snd_soc_unregister_dai(&pdev->dev);
  784. return 0;
  785. }
  786. static struct platform_driver asoc_mcbsp_driver = {
  787. .driver = {
  788. .name = "omap-mcbsp-dai",
  789. .owner = THIS_MODULE,
  790. },
  791. .probe = asoc_mcbsp_probe,
  792. .remove = __devexit_p(asoc_mcbsp_remove),
  793. };
  794. static int __init snd_omap_mcbsp_init(void)
  795. {
  796. return platform_driver_register(&asoc_mcbsp_driver);
  797. }
  798. module_init(snd_omap_mcbsp_init);
  799. static void __exit snd_omap_mcbsp_exit(void)
  800. {
  801. platform_driver_unregister(&asoc_mcbsp_driver);
  802. }
  803. module_exit(snd_omap_mcbsp_exit);
  804. MODULE_AUTHOR("Jarkko Nikula <jhnikula@gmail.com>");
  805. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  806. MODULE_LICENSE("GPL");