wm8994.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. struct fll_config {
  38. int src;
  39. int in;
  40. int out;
  41. };
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static int wm8994_drc_base[] = {
  45. WM8994_AIF1_DRC1_1,
  46. WM8994_AIF1_DRC2_1,
  47. WM8994_AIF2_DRC_1,
  48. };
  49. static int wm8994_retune_mobile_base[] = {
  50. WM8994_AIF1_DAC1_EQ_GAINS_1,
  51. WM8994_AIF1_DAC2_EQ_GAINS_1,
  52. WM8994_AIF2_EQ_GAINS_1,
  53. };
  54. struct wm8994_micdet {
  55. struct snd_soc_jack *jack;
  56. int det;
  57. int shrt;
  58. };
  59. /* codec private data */
  60. struct wm8994_priv {
  61. struct wm_hubs_data hubs;
  62. enum snd_soc_control_type control_type;
  63. void *control_data;
  64. struct snd_soc_codec *codec;
  65. int sysclk[2];
  66. int sysclk_rate[2];
  67. int mclk[2];
  68. int aifclk[2];
  69. struct fll_config fll[2], fll_suspend[2];
  70. int dac_rates[2];
  71. int lrclk_shared[2];
  72. int mbc_ena[3];
  73. /* Platform dependant DRC configuration */
  74. const char **drc_texts;
  75. int drc_cfg[WM8994_NUM_DRC];
  76. struct soc_enum drc_enum;
  77. /* Platform dependant ReTune mobile configuration */
  78. int num_retune_mobile_texts;
  79. const char **retune_mobile_texts;
  80. int retune_mobile_cfg[WM8994_NUM_EQ];
  81. struct soc_enum retune_mobile_enum;
  82. /* Platform dependant MBC configuration */
  83. int mbc_cfg;
  84. const char **mbc_texts;
  85. struct soc_enum mbc_enum;
  86. struct wm8994_micdet micdet[2];
  87. wm8958_micdet_cb jack_cb;
  88. void *jack_cb_data;
  89. bool jack_is_mic;
  90. bool jack_is_video;
  91. int revision;
  92. struct wm8994_pdata *pdata;
  93. };
  94. static int wm8994_readable(unsigned int reg)
  95. {
  96. switch (reg) {
  97. case WM8994_GPIO_1:
  98. case WM8994_GPIO_2:
  99. case WM8994_GPIO_3:
  100. case WM8994_GPIO_4:
  101. case WM8994_GPIO_5:
  102. case WM8994_GPIO_6:
  103. case WM8994_GPIO_7:
  104. case WM8994_GPIO_8:
  105. case WM8994_GPIO_9:
  106. case WM8994_GPIO_10:
  107. case WM8994_GPIO_11:
  108. case WM8994_INTERRUPT_STATUS_1:
  109. case WM8994_INTERRUPT_STATUS_2:
  110. case WM8994_INTERRUPT_RAW_STATUS_2:
  111. return 1;
  112. default:
  113. break;
  114. }
  115. if (reg >= WM8994_CACHE_SIZE)
  116. return 0;
  117. return wm8994_access_masks[reg].readable != 0;
  118. }
  119. static int wm8994_volatile(unsigned int reg)
  120. {
  121. if (reg >= WM8994_CACHE_SIZE)
  122. return 1;
  123. switch (reg) {
  124. case WM8994_SOFTWARE_RESET:
  125. case WM8994_CHIP_REVISION:
  126. case WM8994_DC_SERVO_1:
  127. case WM8994_DC_SERVO_READBACK:
  128. case WM8994_RATE_STATUS:
  129. case WM8994_LDO_1:
  130. case WM8994_LDO_2:
  131. case WM8958_DSP2_EXECCONTROL:
  132. case WM8958_MIC_DETECT_3:
  133. return 1;
  134. default:
  135. return 0;
  136. }
  137. }
  138. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  139. unsigned int value)
  140. {
  141. int ret;
  142. BUG_ON(reg > WM8994_MAX_REGISTER);
  143. if (!wm8994_volatile(reg)) {
  144. ret = snd_soc_cache_write(codec, reg, value);
  145. if (ret != 0)
  146. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  147. reg, ret);
  148. }
  149. return wm8994_reg_write(codec->control_data, reg, value);
  150. }
  151. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  152. unsigned int reg)
  153. {
  154. unsigned int val;
  155. int ret;
  156. BUG_ON(reg > WM8994_MAX_REGISTER);
  157. if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
  158. reg < codec->driver->reg_cache_size) {
  159. ret = snd_soc_cache_read(codec, reg, &val);
  160. if (ret >= 0)
  161. return val;
  162. else
  163. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  164. reg, ret);
  165. }
  166. return wm8994_reg_read(codec->control_data, reg);
  167. }
  168. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  169. {
  170. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  171. int rate;
  172. int reg1 = 0;
  173. int offset;
  174. if (aif)
  175. offset = 4;
  176. else
  177. offset = 0;
  178. switch (wm8994->sysclk[aif]) {
  179. case WM8994_SYSCLK_MCLK1:
  180. rate = wm8994->mclk[0];
  181. break;
  182. case WM8994_SYSCLK_MCLK2:
  183. reg1 |= 0x8;
  184. rate = wm8994->mclk[1];
  185. break;
  186. case WM8994_SYSCLK_FLL1:
  187. reg1 |= 0x10;
  188. rate = wm8994->fll[0].out;
  189. break;
  190. case WM8994_SYSCLK_FLL2:
  191. reg1 |= 0x18;
  192. rate = wm8994->fll[1].out;
  193. break;
  194. default:
  195. return -EINVAL;
  196. }
  197. if (rate >= 13500000) {
  198. rate /= 2;
  199. reg1 |= WM8994_AIF1CLK_DIV;
  200. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  201. aif + 1, rate);
  202. }
  203. if (rate && rate < 3000000)
  204. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  205. aif + 1, rate);
  206. wm8994->aifclk[aif] = rate;
  207. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  208. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  209. reg1);
  210. return 0;
  211. }
  212. static int configure_clock(struct snd_soc_codec *codec)
  213. {
  214. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  215. int old, new;
  216. /* Bring up the AIF clocks first */
  217. configure_aif_clock(codec, 0);
  218. configure_aif_clock(codec, 1);
  219. /* Then switch CLK_SYS over to the higher of them; a change
  220. * can only happen as a result of a clocking change which can
  221. * only be made outside of DAPM so we can safely redo the
  222. * clocking.
  223. */
  224. /* If they're equal it doesn't matter which is used */
  225. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  226. return 0;
  227. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  228. new = WM8994_SYSCLK_SRC;
  229. else
  230. new = 0;
  231. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  232. /* If there's no change then we're done. */
  233. if (old == new)
  234. return 0;
  235. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  236. snd_soc_dapm_sync(&codec->dapm);
  237. return 0;
  238. }
  239. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  240. struct snd_soc_dapm_widget *sink)
  241. {
  242. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  243. const char *clk;
  244. /* Check what we're currently using for CLK_SYS */
  245. if (reg & WM8994_SYSCLK_SRC)
  246. clk = "AIF2CLK";
  247. else
  248. clk = "AIF1CLK";
  249. return strcmp(source->name, clk) == 0;
  250. }
  251. static const char *sidetone_hpf_text[] = {
  252. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  253. };
  254. static const struct soc_enum sidetone_hpf =
  255. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  256. static const char *adc_hpf_text[] = {
  257. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  258. };
  259. static const struct soc_enum aif1adc1_hpf =
  260. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  261. static const struct soc_enum aif1adc2_hpf =
  262. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  263. static const struct soc_enum aif2adc_hpf =
  264. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  265. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  266. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  267. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  268. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  269. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  270. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  271. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  272. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  273. .put = wm8994_put_drc_sw, \
  274. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  275. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  276. struct snd_ctl_elem_value *ucontrol)
  277. {
  278. struct soc_mixer_control *mc =
  279. (struct soc_mixer_control *)kcontrol->private_value;
  280. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  281. int mask, ret;
  282. /* Can't enable both ADC and DAC paths simultaneously */
  283. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  284. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  285. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  286. else
  287. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  288. ret = snd_soc_read(codec, mc->reg);
  289. if (ret < 0)
  290. return ret;
  291. if (ret & mask)
  292. return -EINVAL;
  293. return snd_soc_put_volsw(kcontrol, ucontrol);
  294. }
  295. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  296. {
  297. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  298. struct wm8994_pdata *pdata = wm8994->pdata;
  299. int base = wm8994_drc_base[drc];
  300. int cfg = wm8994->drc_cfg[drc];
  301. int save, i;
  302. /* Save any enables; the configuration should clear them. */
  303. save = snd_soc_read(codec, base);
  304. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  305. WM8994_AIF1ADC1R_DRC_ENA;
  306. for (i = 0; i < WM8994_DRC_REGS; i++)
  307. snd_soc_update_bits(codec, base + i, 0xffff,
  308. pdata->drc_cfgs[cfg].regs[i]);
  309. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  310. WM8994_AIF1ADC1L_DRC_ENA |
  311. WM8994_AIF1ADC1R_DRC_ENA, save);
  312. }
  313. /* Icky as hell but saves code duplication */
  314. static int wm8994_get_drc(const char *name)
  315. {
  316. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  317. return 0;
  318. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  319. return 1;
  320. if (strcmp(name, "AIF2DRC Mode") == 0)
  321. return 2;
  322. return -EINVAL;
  323. }
  324. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  325. struct snd_ctl_elem_value *ucontrol)
  326. {
  327. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  328. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  329. struct wm8994_pdata *pdata = wm8994->pdata;
  330. int drc = wm8994_get_drc(kcontrol->id.name);
  331. int value = ucontrol->value.integer.value[0];
  332. if (drc < 0)
  333. return drc;
  334. if (value >= pdata->num_drc_cfgs)
  335. return -EINVAL;
  336. wm8994->drc_cfg[drc] = value;
  337. wm8994_set_drc(codec, drc);
  338. return 0;
  339. }
  340. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  341. struct snd_ctl_elem_value *ucontrol)
  342. {
  343. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  344. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  345. int drc = wm8994_get_drc(kcontrol->id.name);
  346. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  347. return 0;
  348. }
  349. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  350. {
  351. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  352. struct wm8994_pdata *pdata = wm8994->pdata;
  353. int base = wm8994_retune_mobile_base[block];
  354. int iface, best, best_val, save, i, cfg;
  355. if (!pdata || !wm8994->num_retune_mobile_texts)
  356. return;
  357. switch (block) {
  358. case 0:
  359. case 1:
  360. iface = 0;
  361. break;
  362. case 2:
  363. iface = 1;
  364. break;
  365. default:
  366. return;
  367. }
  368. /* Find the version of the currently selected configuration
  369. * with the nearest sample rate. */
  370. cfg = wm8994->retune_mobile_cfg[block];
  371. best = 0;
  372. best_val = INT_MAX;
  373. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  374. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  375. wm8994->retune_mobile_texts[cfg]) == 0 &&
  376. abs(pdata->retune_mobile_cfgs[i].rate
  377. - wm8994->dac_rates[iface]) < best_val) {
  378. best = i;
  379. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  380. - wm8994->dac_rates[iface]);
  381. }
  382. }
  383. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  384. block,
  385. pdata->retune_mobile_cfgs[best].name,
  386. pdata->retune_mobile_cfgs[best].rate,
  387. wm8994->dac_rates[iface]);
  388. /* The EQ will be disabled while reconfiguring it, remember the
  389. * current configuration.
  390. */
  391. save = snd_soc_read(codec, base);
  392. save &= WM8994_AIF1DAC1_EQ_ENA;
  393. for (i = 0; i < WM8994_EQ_REGS; i++)
  394. snd_soc_update_bits(codec, base + i, 0xffff,
  395. pdata->retune_mobile_cfgs[best].regs[i]);
  396. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  397. }
  398. /* Icky as hell but saves code duplication */
  399. static int wm8994_get_retune_mobile_block(const char *name)
  400. {
  401. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  402. return 0;
  403. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  404. return 1;
  405. if (strcmp(name, "AIF2 EQ Mode") == 0)
  406. return 2;
  407. return -EINVAL;
  408. }
  409. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  410. struct snd_ctl_elem_value *ucontrol)
  411. {
  412. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  413. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  414. struct wm8994_pdata *pdata = wm8994->pdata;
  415. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  416. int value = ucontrol->value.integer.value[0];
  417. if (block < 0)
  418. return block;
  419. if (value >= pdata->num_retune_mobile_cfgs)
  420. return -EINVAL;
  421. wm8994->retune_mobile_cfg[block] = value;
  422. wm8994_set_retune_mobile(codec, block);
  423. return 0;
  424. }
  425. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  426. struct snd_ctl_elem_value *ucontrol)
  427. {
  428. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  429. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  430. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  431. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  432. return 0;
  433. }
  434. static const char *aif_chan_src_text[] = {
  435. "Left", "Right"
  436. };
  437. static const struct soc_enum aif1adcl_src =
  438. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  439. static const struct soc_enum aif1adcr_src =
  440. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  441. static const struct soc_enum aif2adcl_src =
  442. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  443. static const struct soc_enum aif2adcr_src =
  444. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  445. static const struct soc_enum aif1dacl_src =
  446. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  447. static const struct soc_enum aif1dacr_src =
  448. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  449. static const struct soc_enum aif2dacl_src =
  450. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  451. static const struct soc_enum aif2dacr_src =
  452. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  453. static const char *osr_text[] = {
  454. "Low Power", "High Performance",
  455. };
  456. static const struct soc_enum dac_osr =
  457. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  458. static const struct soc_enum adc_osr =
  459. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  460. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  461. {
  462. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  463. struct wm8994_pdata *pdata = wm8994->pdata;
  464. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  465. int ena, reg, aif, i;
  466. switch (mbc) {
  467. case 0:
  468. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  469. aif = 0;
  470. break;
  471. case 1:
  472. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  473. aif = 0;
  474. break;
  475. case 2:
  476. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  477. aif = 1;
  478. break;
  479. default:
  480. BUG();
  481. return;
  482. }
  483. /* We can only enable the MBC if the AIF is enabled and we
  484. * want it to be enabled. */
  485. ena = pwr_reg && wm8994->mbc_ena[mbc];
  486. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  487. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  488. mbc, start, pwr_reg, reg);
  489. if (start && ena) {
  490. /* If the DSP is already running then noop */
  491. if (reg & WM8958_DSP2_ENA)
  492. return;
  493. /* Switch the clock over to the appropriate AIF */
  494. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  495. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  496. aif << WM8958_DSP2CLK_SRC_SHIFT |
  497. WM8958_DSP2CLK_ENA);
  498. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  499. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  500. /* If we've got user supplied MBC settings use them */
  501. if (pdata && pdata->num_mbc_cfgs) {
  502. struct wm8958_mbc_cfg *cfg
  503. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  504. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  505. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  506. cfg->coeff_regs[i]);
  507. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  508. snd_soc_write(codec,
  509. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  510. cfg->cutoff_regs[i]);
  511. }
  512. /* Run the DSP */
  513. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  514. WM8958_DSP2_RUNR);
  515. /* And we're off! */
  516. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  517. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  518. mbc << WM8958_MBC_SEL_SHIFT |
  519. WM8958_MBC_ENA);
  520. } else {
  521. /* If the DSP is already stopped then noop */
  522. if (!(reg & WM8958_DSP2_ENA))
  523. return;
  524. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  525. WM8958_MBC_ENA, 0);
  526. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  527. WM8958_DSP2_ENA, 0);
  528. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  529. WM8958_DSP2CLK_ENA, 0);
  530. }
  531. }
  532. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  533. struct snd_kcontrol *kcontrol, int event)
  534. {
  535. struct snd_soc_codec *codec = w->codec;
  536. int mbc;
  537. switch (w->shift) {
  538. case 13:
  539. case 12:
  540. mbc = 2;
  541. break;
  542. case 11:
  543. case 10:
  544. mbc = 1;
  545. break;
  546. case 9:
  547. case 8:
  548. mbc = 0;
  549. break;
  550. default:
  551. BUG();
  552. return -EINVAL;
  553. }
  554. switch (event) {
  555. case SND_SOC_DAPM_POST_PMU:
  556. wm8958_mbc_apply(codec, mbc, 1);
  557. break;
  558. case SND_SOC_DAPM_POST_PMD:
  559. wm8958_mbc_apply(codec, mbc, 0);
  560. break;
  561. }
  562. return 0;
  563. }
  564. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  565. struct snd_ctl_elem_value *ucontrol)
  566. {
  567. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. struct wm8994_pdata *pdata = wm8994->pdata;
  570. int value = ucontrol->value.integer.value[0];
  571. int reg;
  572. /* Don't allow on the fly reconfiguration */
  573. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  574. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  575. return -EBUSY;
  576. if (value >= pdata->num_mbc_cfgs)
  577. return -EINVAL;
  578. wm8994->mbc_cfg = value;
  579. return 0;
  580. }
  581. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  582. struct snd_ctl_elem_value *ucontrol)
  583. {
  584. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  585. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  586. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  587. return 0;
  588. }
  589. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  590. struct snd_ctl_elem_info *uinfo)
  591. {
  592. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  593. uinfo->count = 1;
  594. uinfo->value.integer.min = 0;
  595. uinfo->value.integer.max = 1;
  596. return 0;
  597. }
  598. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  599. struct snd_ctl_elem_value *ucontrol)
  600. {
  601. int mbc = kcontrol->private_value;
  602. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  603. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  604. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  605. return 0;
  606. }
  607. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  608. struct snd_ctl_elem_value *ucontrol)
  609. {
  610. int mbc = kcontrol->private_value;
  611. int i;
  612. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  613. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  614. if (ucontrol->value.integer.value[0] > 1)
  615. return -EINVAL;
  616. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  617. if (mbc != i && wm8994->mbc_ena[i]) {
  618. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  619. return -EBUSY;
  620. }
  621. }
  622. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  623. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  624. return 0;
  625. }
  626. #define WM8958_MBC_SWITCH(xname, xval) {\
  627. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  628. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  629. .info = wm8958_mbc_info, \
  630. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  631. .private_value = xval }
  632. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  633. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  634. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  635. 1, 119, 0, digital_tlv),
  636. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  637. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  638. 1, 119, 0, digital_tlv),
  639. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  640. WM8994_AIF2_ADC_RIGHT_VOLUME,
  641. 1, 119, 0, digital_tlv),
  642. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  643. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  644. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  645. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  646. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  647. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  648. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  649. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  650. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  651. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  652. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  653. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  654. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  655. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  656. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  657. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  658. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  659. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  660. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  661. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  662. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  663. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  664. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  665. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  666. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  667. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  668. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  669. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  670. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  671. 5, 12, 0, st_tlv),
  672. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  673. 0, 12, 0, st_tlv),
  674. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  675. 5, 12, 0, st_tlv),
  676. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  677. 0, 12, 0, st_tlv),
  678. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  679. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  680. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  681. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  682. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  683. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  684. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  685. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  686. SOC_ENUM("ADC OSR", adc_osr),
  687. SOC_ENUM("DAC OSR", dac_osr),
  688. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  689. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  690. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  691. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  692. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  693. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  694. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  695. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  696. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  697. 6, 1, 1, wm_hubs_spkmix_tlv),
  698. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  699. 2, 1, 1, wm_hubs_spkmix_tlv),
  700. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  701. 6, 1, 1, wm_hubs_spkmix_tlv),
  702. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  703. 2, 1, 1, wm_hubs_spkmix_tlv),
  704. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  705. 10, 15, 0, wm8994_3d_tlv),
  706. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  707. 8, 1, 0),
  708. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  709. 10, 15, 0, wm8994_3d_tlv),
  710. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  711. 8, 1, 0),
  712. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  713. 10, 15, 0, wm8994_3d_tlv),
  714. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  715. 8, 1, 0),
  716. };
  717. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  718. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  719. eq_tlv),
  720. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  721. eq_tlv),
  722. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  723. eq_tlv),
  724. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  725. eq_tlv),
  726. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  727. eq_tlv),
  728. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  729. eq_tlv),
  730. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  731. eq_tlv),
  732. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  733. eq_tlv),
  734. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  735. eq_tlv),
  736. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  737. eq_tlv),
  738. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  739. eq_tlv),
  740. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  741. eq_tlv),
  742. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  743. eq_tlv),
  744. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  745. eq_tlv),
  746. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  747. eq_tlv),
  748. };
  749. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  750. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  751. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  752. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  753. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  754. };
  755. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  756. struct snd_kcontrol *kcontrol, int event)
  757. {
  758. struct snd_soc_codec *codec = w->codec;
  759. switch (event) {
  760. case SND_SOC_DAPM_PRE_PMU:
  761. return configure_clock(codec);
  762. case SND_SOC_DAPM_POST_PMD:
  763. configure_clock(codec);
  764. break;
  765. }
  766. return 0;
  767. }
  768. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  769. {
  770. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  771. int enable = 1;
  772. int source = 0; /* GCC flow analysis can't track enable */
  773. int reg, reg_r;
  774. /* Only support direct DAC->headphone paths */
  775. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  776. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  777. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  778. enable = 0;
  779. }
  780. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  781. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  782. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  783. enable = 0;
  784. }
  785. /* We also need the same setting for L/R and only one path */
  786. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  787. switch (reg) {
  788. case WM8994_AIF2DACL_TO_DAC1L:
  789. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  790. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  791. break;
  792. case WM8994_AIF1DAC2L_TO_DAC1L:
  793. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  794. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  795. break;
  796. case WM8994_AIF1DAC1L_TO_DAC1L:
  797. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  798. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  799. break;
  800. default:
  801. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  802. enable = 0;
  803. break;
  804. }
  805. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  806. if (reg_r != reg) {
  807. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  808. enable = 0;
  809. }
  810. if (enable) {
  811. dev_dbg(codec->dev, "Class W enabled\n");
  812. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  813. WM8994_CP_DYN_PWR |
  814. WM8994_CP_DYN_SRC_SEL_MASK,
  815. source | WM8994_CP_DYN_PWR);
  816. wm8994->hubs.class_w = true;
  817. } else {
  818. dev_dbg(codec->dev, "Class W disabled\n");
  819. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  820. WM8994_CP_DYN_PWR, 0);
  821. wm8994->hubs.class_w = false;
  822. }
  823. }
  824. static const char *hp_mux_text[] = {
  825. "Mixer",
  826. "DAC",
  827. };
  828. #define WM8994_HP_ENUM(xname, xenum) \
  829. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  830. .info = snd_soc_info_enum_double, \
  831. .get = snd_soc_dapm_get_enum_double, \
  832. .put = wm8994_put_hp_enum, \
  833. .private_value = (unsigned long)&xenum }
  834. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  835. struct snd_ctl_elem_value *ucontrol)
  836. {
  837. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  838. struct snd_soc_codec *codec = w->codec;
  839. int ret;
  840. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  841. wm8994_update_class_w(codec);
  842. return ret;
  843. }
  844. static const struct soc_enum hpl_enum =
  845. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  846. static const struct snd_kcontrol_new hpl_mux =
  847. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  848. static const struct soc_enum hpr_enum =
  849. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  850. static const struct snd_kcontrol_new hpr_mux =
  851. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  852. static const char *adc_mux_text[] = {
  853. "ADC",
  854. "DMIC",
  855. };
  856. static const struct soc_enum adc_enum =
  857. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  858. static const struct snd_kcontrol_new adcl_mux =
  859. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  860. static const struct snd_kcontrol_new adcr_mux =
  861. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  862. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  863. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  864. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  865. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  866. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  867. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  868. };
  869. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  870. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  871. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  872. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  873. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  874. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  875. };
  876. /* Debugging; dump chip status after DAPM transitions */
  877. static int post_ev(struct snd_soc_dapm_widget *w,
  878. struct snd_kcontrol *kcontrol, int event)
  879. {
  880. struct snd_soc_codec *codec = w->codec;
  881. dev_dbg(codec->dev, "SRC status: %x\n",
  882. snd_soc_read(codec,
  883. WM8994_RATE_STATUS));
  884. return 0;
  885. }
  886. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  887. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  888. 1, 1, 0),
  889. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  890. 0, 1, 0),
  891. };
  892. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  893. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  894. 1, 1, 0),
  895. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  896. 0, 1, 0),
  897. };
  898. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  899. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  900. 1, 1, 0),
  901. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  902. 0, 1, 0),
  903. };
  904. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  905. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  906. 1, 1, 0),
  907. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  908. 0, 1, 0),
  909. };
  910. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  911. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  912. 5, 1, 0),
  913. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  914. 4, 1, 0),
  915. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  916. 2, 1, 0),
  917. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  918. 1, 1, 0),
  919. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  920. 0, 1, 0),
  921. };
  922. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  923. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  924. 5, 1, 0),
  925. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  926. 4, 1, 0),
  927. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  928. 2, 1, 0),
  929. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  930. 1, 1, 0),
  931. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  932. 0, 1, 0),
  933. };
  934. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  935. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  936. .info = snd_soc_info_volsw, \
  937. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  938. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  939. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  940. struct snd_ctl_elem_value *ucontrol)
  941. {
  942. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  943. struct snd_soc_codec *codec = w->codec;
  944. int ret;
  945. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  946. wm8994_update_class_w(codec);
  947. return ret;
  948. }
  949. static const struct snd_kcontrol_new dac1l_mix[] = {
  950. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  951. 5, 1, 0),
  952. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  953. 4, 1, 0),
  954. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  955. 2, 1, 0),
  956. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  957. 1, 1, 0),
  958. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  959. 0, 1, 0),
  960. };
  961. static const struct snd_kcontrol_new dac1r_mix[] = {
  962. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  963. 5, 1, 0),
  964. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  965. 4, 1, 0),
  966. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  967. 2, 1, 0),
  968. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  969. 1, 1, 0),
  970. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  971. 0, 1, 0),
  972. };
  973. static const char *sidetone_text[] = {
  974. "ADC/DMIC1", "DMIC2",
  975. };
  976. static const struct soc_enum sidetone1_enum =
  977. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  978. static const struct snd_kcontrol_new sidetone1_mux =
  979. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  980. static const struct soc_enum sidetone2_enum =
  981. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  982. static const struct snd_kcontrol_new sidetone2_mux =
  983. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  984. static const char *aif1dac_text[] = {
  985. "AIF1DACDAT", "AIF3DACDAT",
  986. };
  987. static const struct soc_enum aif1dac_enum =
  988. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  989. static const struct snd_kcontrol_new aif1dac_mux =
  990. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  991. static const char *aif2dac_text[] = {
  992. "AIF2DACDAT", "AIF3DACDAT",
  993. };
  994. static const struct soc_enum aif2dac_enum =
  995. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  996. static const struct snd_kcontrol_new aif2dac_mux =
  997. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  998. static const char *aif2adc_text[] = {
  999. "AIF2ADCDAT", "AIF3DACDAT",
  1000. };
  1001. static const struct soc_enum aif2adc_enum =
  1002. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1003. static const struct snd_kcontrol_new aif2adc_mux =
  1004. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1005. static const char *aif3adc_text[] = {
  1006. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1007. };
  1008. static const struct soc_enum wm8994_aif3adc_enum =
  1009. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1010. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1011. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1012. static const struct soc_enum wm8958_aif3adc_enum =
  1013. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1014. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1015. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1016. static const char *mono_pcm_out_text[] = {
  1017. "None", "AIF2ADCL", "AIF2ADCR",
  1018. };
  1019. static const struct soc_enum mono_pcm_out_enum =
  1020. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1021. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1022. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1023. static const char *aif2dac_src_text[] = {
  1024. "AIF2", "AIF3",
  1025. };
  1026. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1027. static const struct soc_enum aif2dacl_src_enum =
  1028. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1029. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1030. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1031. static const struct soc_enum aif2dacr_src_enum =
  1032. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1033. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1034. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1035. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1036. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1037. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1038. SND_SOC_DAPM_INPUT("Clock"),
  1039. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1040. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1041. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1042. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1043. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1044. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1045. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1046. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  1047. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1048. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  1049. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1050. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1051. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1052. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1053. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1054. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1055. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1056. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  1057. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1058. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  1059. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1060. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1061. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1062. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1063. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1064. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1065. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1066. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1067. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1068. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1069. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1070. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1071. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1072. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1073. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1074. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1075. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1076. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1077. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1078. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1079. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1080. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1081. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1082. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1083. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1084. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1085. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1086. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1087. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1088. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1089. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1090. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1091. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1092. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1093. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1094. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1095. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1096. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1097. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1098. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1099. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1100. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1101. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1102. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1103. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1104. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1105. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1106. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1107. /* Power is done with the muxes since the ADC power also controls the
  1108. * downsampling chain, the chip will automatically manage the analogue
  1109. * specific portions.
  1110. */
  1111. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1112. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1113. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1114. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1115. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1116. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1117. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1118. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1119. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1120. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1121. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1122. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1123. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1124. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1125. SND_SOC_DAPM_POST("Debug log", post_ev),
  1126. };
  1127. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1128. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1129. };
  1130. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1131. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1132. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1133. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1134. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1135. };
  1136. static const struct snd_soc_dapm_route intercon[] = {
  1137. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1138. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1139. { "DSP1CLK", NULL, "CLK_SYS" },
  1140. { "DSP2CLK", NULL, "CLK_SYS" },
  1141. { "DSPINTCLK", NULL, "CLK_SYS" },
  1142. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1143. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1144. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1145. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1146. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1147. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1148. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1149. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1150. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1151. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1152. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1153. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1154. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1155. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1156. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1157. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1158. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1159. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1160. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1161. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1162. { "AIF2ADCL", NULL, "AIF2CLK" },
  1163. { "AIF2ADCL", NULL, "DSP2CLK" },
  1164. { "AIF2ADCR", NULL, "AIF2CLK" },
  1165. { "AIF2ADCR", NULL, "DSP2CLK" },
  1166. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1167. { "AIF2DACL", NULL, "AIF2CLK" },
  1168. { "AIF2DACL", NULL, "DSP2CLK" },
  1169. { "AIF2DACR", NULL, "AIF2CLK" },
  1170. { "AIF2DACR", NULL, "DSP2CLK" },
  1171. { "AIF2DACR", NULL, "DSPINTCLK" },
  1172. { "DMIC1L", NULL, "DMIC1DAT" },
  1173. { "DMIC1L", NULL, "CLK_SYS" },
  1174. { "DMIC1R", NULL, "DMIC1DAT" },
  1175. { "DMIC1R", NULL, "CLK_SYS" },
  1176. { "DMIC2L", NULL, "DMIC2DAT" },
  1177. { "DMIC2L", NULL, "CLK_SYS" },
  1178. { "DMIC2R", NULL, "DMIC2DAT" },
  1179. { "DMIC2R", NULL, "CLK_SYS" },
  1180. { "ADCL", NULL, "AIF1CLK" },
  1181. { "ADCL", NULL, "DSP1CLK" },
  1182. { "ADCL", NULL, "DSPINTCLK" },
  1183. { "ADCR", NULL, "AIF1CLK" },
  1184. { "ADCR", NULL, "DSP1CLK" },
  1185. { "ADCR", NULL, "DSPINTCLK" },
  1186. { "ADCL Mux", "ADC", "ADCL" },
  1187. { "ADCL Mux", "DMIC", "DMIC1L" },
  1188. { "ADCR Mux", "ADC", "ADCR" },
  1189. { "ADCR Mux", "DMIC", "DMIC1R" },
  1190. { "DAC1L", NULL, "AIF1CLK" },
  1191. { "DAC1L", NULL, "DSP1CLK" },
  1192. { "DAC1L", NULL, "DSPINTCLK" },
  1193. { "DAC1R", NULL, "AIF1CLK" },
  1194. { "DAC1R", NULL, "DSP1CLK" },
  1195. { "DAC1R", NULL, "DSPINTCLK" },
  1196. { "DAC2L", NULL, "AIF2CLK" },
  1197. { "DAC2L", NULL, "DSP2CLK" },
  1198. { "DAC2L", NULL, "DSPINTCLK" },
  1199. { "DAC2R", NULL, "AIF2DACR" },
  1200. { "DAC2R", NULL, "AIF2CLK" },
  1201. { "DAC2R", NULL, "DSP2CLK" },
  1202. { "DAC2R", NULL, "DSPINTCLK" },
  1203. { "TOCLK", NULL, "CLK_SYS" },
  1204. /* AIF1 outputs */
  1205. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1206. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1207. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1208. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1209. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1210. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1211. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1212. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1213. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1214. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1215. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1216. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1217. /* Pin level routing for AIF3 */
  1218. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1219. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1220. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1221. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1222. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1223. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1224. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1225. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1226. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1227. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1228. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1229. /* DAC1 inputs */
  1230. { "DAC1L", NULL, "DAC1L Mixer" },
  1231. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1232. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1233. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1234. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1235. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1236. { "DAC1R", NULL, "DAC1R Mixer" },
  1237. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1238. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1239. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1240. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1241. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1242. /* DAC2/AIF2 outputs */
  1243. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1244. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1245. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1246. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1247. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1248. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1249. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1250. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1251. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1252. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1253. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1254. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1255. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1256. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1257. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1258. /* AIF3 output */
  1259. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1260. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1261. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1262. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1263. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1264. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1265. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1266. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1267. /* Sidetone */
  1268. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1269. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1270. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1271. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1272. /* Output stages */
  1273. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1274. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1275. { "SPKL", "DAC1 Switch", "DAC1L" },
  1276. { "SPKL", "DAC2 Switch", "DAC2L" },
  1277. { "SPKR", "DAC1 Switch", "DAC1R" },
  1278. { "SPKR", "DAC2 Switch", "DAC2R" },
  1279. { "Left Headphone Mux", "DAC", "DAC1L" },
  1280. { "Right Headphone Mux", "DAC", "DAC1R" },
  1281. };
  1282. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1283. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1284. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1285. };
  1286. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1287. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1288. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1289. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1290. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1291. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1292. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1293. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1294. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1295. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1296. };
  1297. /* The size in bits of the FLL divide multiplied by 10
  1298. * to allow rounding later */
  1299. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1300. struct fll_div {
  1301. u16 outdiv;
  1302. u16 n;
  1303. u16 k;
  1304. u16 clk_ref_div;
  1305. u16 fll_fratio;
  1306. };
  1307. static int wm8994_get_fll_config(struct fll_div *fll,
  1308. int freq_in, int freq_out)
  1309. {
  1310. u64 Kpart;
  1311. unsigned int K, Ndiv, Nmod;
  1312. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1313. /* Scale the input frequency down to <= 13.5MHz */
  1314. fll->clk_ref_div = 0;
  1315. while (freq_in > 13500000) {
  1316. fll->clk_ref_div++;
  1317. freq_in /= 2;
  1318. if (fll->clk_ref_div > 3)
  1319. return -EINVAL;
  1320. }
  1321. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1322. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1323. fll->outdiv = 3;
  1324. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1325. fll->outdiv++;
  1326. if (fll->outdiv > 63)
  1327. return -EINVAL;
  1328. }
  1329. freq_out *= fll->outdiv + 1;
  1330. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1331. if (freq_in > 1000000) {
  1332. fll->fll_fratio = 0;
  1333. } else if (freq_in > 256000) {
  1334. fll->fll_fratio = 1;
  1335. freq_in *= 2;
  1336. } else if (freq_in > 128000) {
  1337. fll->fll_fratio = 2;
  1338. freq_in *= 4;
  1339. } else if (freq_in > 64000) {
  1340. fll->fll_fratio = 3;
  1341. freq_in *= 8;
  1342. } else {
  1343. fll->fll_fratio = 4;
  1344. freq_in *= 16;
  1345. }
  1346. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1347. /* Now, calculate N.K */
  1348. Ndiv = freq_out / freq_in;
  1349. fll->n = Ndiv;
  1350. Nmod = freq_out % freq_in;
  1351. pr_debug("Nmod=%d\n", Nmod);
  1352. /* Calculate fractional part - scale up so we can round. */
  1353. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1354. do_div(Kpart, freq_in);
  1355. K = Kpart & 0xFFFFFFFF;
  1356. if ((K % 10) >= 5)
  1357. K += 5;
  1358. /* Move down to proper range now rounding is done */
  1359. fll->k = K / 10;
  1360. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1361. return 0;
  1362. }
  1363. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1364. unsigned int freq_in, unsigned int freq_out)
  1365. {
  1366. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1367. int reg_offset, ret;
  1368. struct fll_div fll;
  1369. u16 reg, aif1, aif2;
  1370. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1371. & WM8994_AIF1CLK_ENA;
  1372. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1373. & WM8994_AIF2CLK_ENA;
  1374. switch (id) {
  1375. case WM8994_FLL1:
  1376. reg_offset = 0;
  1377. id = 0;
  1378. break;
  1379. case WM8994_FLL2:
  1380. reg_offset = 0x20;
  1381. id = 1;
  1382. break;
  1383. default:
  1384. return -EINVAL;
  1385. }
  1386. switch (src) {
  1387. case 0:
  1388. /* Allow no source specification when stopping */
  1389. if (freq_out)
  1390. return -EINVAL;
  1391. src = wm8994->fll[id].src;
  1392. break;
  1393. case WM8994_FLL_SRC_MCLK1:
  1394. case WM8994_FLL_SRC_MCLK2:
  1395. case WM8994_FLL_SRC_LRCLK:
  1396. case WM8994_FLL_SRC_BCLK:
  1397. break;
  1398. default:
  1399. return -EINVAL;
  1400. }
  1401. /* Are we changing anything? */
  1402. if (wm8994->fll[id].src == src &&
  1403. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1404. return 0;
  1405. /* If we're stopping the FLL redo the old config - no
  1406. * registers will actually be written but we avoid GCC flow
  1407. * analysis bugs spewing warnings.
  1408. */
  1409. if (freq_out)
  1410. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1411. else
  1412. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1413. wm8994->fll[id].out);
  1414. if (ret < 0)
  1415. return ret;
  1416. /* Gate the AIF clocks while we reclock */
  1417. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1418. WM8994_AIF1CLK_ENA, 0);
  1419. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1420. WM8994_AIF2CLK_ENA, 0);
  1421. /* We always need to disable the FLL while reconfiguring */
  1422. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1423. WM8994_FLL1_ENA, 0);
  1424. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1425. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1426. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1427. WM8994_FLL1_OUTDIV_MASK |
  1428. WM8994_FLL1_FRATIO_MASK, reg);
  1429. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1430. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1431. WM8994_FLL1_N_MASK,
  1432. fll.n << WM8994_FLL1_N_SHIFT);
  1433. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1434. WM8994_FLL1_REFCLK_DIV_MASK |
  1435. WM8994_FLL1_REFCLK_SRC_MASK,
  1436. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1437. (src - 1));
  1438. /* Enable (with fractional mode if required) */
  1439. if (freq_out) {
  1440. if (fll.k)
  1441. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1442. else
  1443. reg = WM8994_FLL1_ENA;
  1444. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1445. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1446. reg);
  1447. }
  1448. wm8994->fll[id].in = freq_in;
  1449. wm8994->fll[id].out = freq_out;
  1450. wm8994->fll[id].src = src;
  1451. /* Enable any gated AIF clocks */
  1452. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1453. WM8994_AIF1CLK_ENA, aif1);
  1454. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1455. WM8994_AIF2CLK_ENA, aif2);
  1456. configure_clock(codec);
  1457. return 0;
  1458. }
  1459. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1460. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1461. unsigned int freq_in, unsigned int freq_out)
  1462. {
  1463. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1464. }
  1465. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1466. int clk_id, unsigned int freq, int dir)
  1467. {
  1468. struct snd_soc_codec *codec = dai->codec;
  1469. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1470. int i;
  1471. switch (dai->id) {
  1472. case 1:
  1473. case 2:
  1474. break;
  1475. default:
  1476. /* AIF3 shares clocking with AIF1/2 */
  1477. return -EINVAL;
  1478. }
  1479. switch (clk_id) {
  1480. case WM8994_SYSCLK_MCLK1:
  1481. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1482. wm8994->mclk[0] = freq;
  1483. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1484. dai->id, freq);
  1485. break;
  1486. case WM8994_SYSCLK_MCLK2:
  1487. /* TODO: Set GPIO AF */
  1488. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1489. wm8994->mclk[1] = freq;
  1490. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1491. dai->id, freq);
  1492. break;
  1493. case WM8994_SYSCLK_FLL1:
  1494. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1495. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1496. break;
  1497. case WM8994_SYSCLK_FLL2:
  1498. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1499. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1500. break;
  1501. case WM8994_SYSCLK_OPCLK:
  1502. /* Special case - a division (times 10) is given and
  1503. * no effect on main clocking.
  1504. */
  1505. if (freq) {
  1506. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1507. if (opclk_divs[i] == freq)
  1508. break;
  1509. if (i == ARRAY_SIZE(opclk_divs))
  1510. return -EINVAL;
  1511. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1512. WM8994_OPCLK_DIV_MASK, i);
  1513. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1514. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1515. } else {
  1516. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1517. WM8994_OPCLK_ENA, 0);
  1518. }
  1519. default:
  1520. return -EINVAL;
  1521. }
  1522. configure_clock(codec);
  1523. return 0;
  1524. }
  1525. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1526. enum snd_soc_bias_level level)
  1527. {
  1528. struct wm8994 *control = codec->control_data;
  1529. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1530. switch (level) {
  1531. case SND_SOC_BIAS_ON:
  1532. break;
  1533. case SND_SOC_BIAS_PREPARE:
  1534. /* VMID=2x40k */
  1535. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1536. WM8994_VMID_SEL_MASK, 0x2);
  1537. break;
  1538. case SND_SOC_BIAS_STANDBY:
  1539. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1540. pm_runtime_get_sync(codec->dev);
  1541. switch (control->type) {
  1542. case WM8994:
  1543. if (wm8994->revision < 4) {
  1544. /* Tweak DC servo and DSP
  1545. * configuration for improved
  1546. * performance. */
  1547. snd_soc_write(codec, 0x102, 0x3);
  1548. snd_soc_write(codec, 0x56, 0x3);
  1549. snd_soc_write(codec, 0x817, 0);
  1550. snd_soc_write(codec, 0x102, 0);
  1551. }
  1552. break;
  1553. case WM8958:
  1554. if (wm8994->revision == 0) {
  1555. /* Optimise performance for rev A */
  1556. snd_soc_write(codec, 0x102, 0x3);
  1557. snd_soc_write(codec, 0xcb, 0x81);
  1558. snd_soc_write(codec, 0x817, 0);
  1559. snd_soc_write(codec, 0x102, 0);
  1560. snd_soc_update_bits(codec,
  1561. WM8958_CHARGE_PUMP_2,
  1562. WM8958_CP_DISCH,
  1563. WM8958_CP_DISCH);
  1564. }
  1565. break;
  1566. }
  1567. /* Discharge LINEOUT1 & 2 */
  1568. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1569. WM8994_LINEOUT1_DISCH |
  1570. WM8994_LINEOUT2_DISCH,
  1571. WM8994_LINEOUT1_DISCH |
  1572. WM8994_LINEOUT2_DISCH);
  1573. /* Startup bias, VMID ramp & buffer */
  1574. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1575. WM8994_STARTUP_BIAS_ENA |
  1576. WM8994_VMID_BUF_ENA |
  1577. WM8994_VMID_RAMP_MASK,
  1578. WM8994_STARTUP_BIAS_ENA |
  1579. WM8994_VMID_BUF_ENA |
  1580. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1581. /* Main bias enable, VMID=2x40k */
  1582. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1583. WM8994_BIAS_ENA |
  1584. WM8994_VMID_SEL_MASK,
  1585. WM8994_BIAS_ENA | 0x2);
  1586. msleep(20);
  1587. }
  1588. /* VMID=2x500k */
  1589. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1590. WM8994_VMID_SEL_MASK, 0x4);
  1591. break;
  1592. case SND_SOC_BIAS_OFF:
  1593. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1594. /* Switch over to startup biases */
  1595. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1596. WM8994_BIAS_SRC |
  1597. WM8994_STARTUP_BIAS_ENA |
  1598. WM8994_VMID_BUF_ENA |
  1599. WM8994_VMID_RAMP_MASK,
  1600. WM8994_BIAS_SRC |
  1601. WM8994_STARTUP_BIAS_ENA |
  1602. WM8994_VMID_BUF_ENA |
  1603. (1 << WM8994_VMID_RAMP_SHIFT));
  1604. /* Disable main biases */
  1605. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1606. WM8994_BIAS_ENA |
  1607. WM8994_VMID_SEL_MASK, 0);
  1608. /* Discharge line */
  1609. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1610. WM8994_LINEOUT1_DISCH |
  1611. WM8994_LINEOUT2_DISCH,
  1612. WM8994_LINEOUT1_DISCH |
  1613. WM8994_LINEOUT2_DISCH);
  1614. msleep(5);
  1615. /* Switch off startup biases */
  1616. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1617. WM8994_BIAS_SRC |
  1618. WM8994_STARTUP_BIAS_ENA |
  1619. WM8994_VMID_BUF_ENA |
  1620. WM8994_VMID_RAMP_MASK, 0);
  1621. pm_runtime_put(codec->dev);
  1622. }
  1623. break;
  1624. }
  1625. codec->dapm.bias_level = level;
  1626. return 0;
  1627. }
  1628. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1629. {
  1630. struct snd_soc_codec *codec = dai->codec;
  1631. struct wm8994 *control = codec->control_data;
  1632. int ms_reg;
  1633. int aif1_reg;
  1634. int ms = 0;
  1635. int aif1 = 0;
  1636. switch (dai->id) {
  1637. case 1:
  1638. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1639. aif1_reg = WM8994_AIF1_CONTROL_1;
  1640. break;
  1641. case 2:
  1642. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1643. aif1_reg = WM8994_AIF2_CONTROL_1;
  1644. break;
  1645. default:
  1646. return -EINVAL;
  1647. }
  1648. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1649. case SND_SOC_DAIFMT_CBS_CFS:
  1650. break;
  1651. case SND_SOC_DAIFMT_CBM_CFM:
  1652. ms = WM8994_AIF1_MSTR;
  1653. break;
  1654. default:
  1655. return -EINVAL;
  1656. }
  1657. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1658. case SND_SOC_DAIFMT_DSP_B:
  1659. aif1 |= WM8994_AIF1_LRCLK_INV;
  1660. case SND_SOC_DAIFMT_DSP_A:
  1661. aif1 |= 0x18;
  1662. break;
  1663. case SND_SOC_DAIFMT_I2S:
  1664. aif1 |= 0x10;
  1665. break;
  1666. case SND_SOC_DAIFMT_RIGHT_J:
  1667. break;
  1668. case SND_SOC_DAIFMT_LEFT_J:
  1669. aif1 |= 0x8;
  1670. break;
  1671. default:
  1672. return -EINVAL;
  1673. }
  1674. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1675. case SND_SOC_DAIFMT_DSP_A:
  1676. case SND_SOC_DAIFMT_DSP_B:
  1677. /* frame inversion not valid for DSP modes */
  1678. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1679. case SND_SOC_DAIFMT_NB_NF:
  1680. break;
  1681. case SND_SOC_DAIFMT_IB_NF:
  1682. aif1 |= WM8994_AIF1_BCLK_INV;
  1683. break;
  1684. default:
  1685. return -EINVAL;
  1686. }
  1687. break;
  1688. case SND_SOC_DAIFMT_I2S:
  1689. case SND_SOC_DAIFMT_RIGHT_J:
  1690. case SND_SOC_DAIFMT_LEFT_J:
  1691. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1692. case SND_SOC_DAIFMT_NB_NF:
  1693. break;
  1694. case SND_SOC_DAIFMT_IB_IF:
  1695. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1696. break;
  1697. case SND_SOC_DAIFMT_IB_NF:
  1698. aif1 |= WM8994_AIF1_BCLK_INV;
  1699. break;
  1700. case SND_SOC_DAIFMT_NB_IF:
  1701. aif1 |= WM8994_AIF1_LRCLK_INV;
  1702. break;
  1703. default:
  1704. return -EINVAL;
  1705. }
  1706. break;
  1707. default:
  1708. return -EINVAL;
  1709. }
  1710. /* The AIF2 format configuration needs to be mirrored to AIF3
  1711. * on WM8958 if it's in use so just do it all the time. */
  1712. if (control->type == WM8958 && dai->id == 2)
  1713. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1714. WM8994_AIF1_LRCLK_INV |
  1715. WM8958_AIF3_FMT_MASK, aif1);
  1716. snd_soc_update_bits(codec, aif1_reg,
  1717. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1718. WM8994_AIF1_FMT_MASK,
  1719. aif1);
  1720. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1721. ms);
  1722. return 0;
  1723. }
  1724. static struct {
  1725. int val, rate;
  1726. } srs[] = {
  1727. { 0, 8000 },
  1728. { 1, 11025 },
  1729. { 2, 12000 },
  1730. { 3, 16000 },
  1731. { 4, 22050 },
  1732. { 5, 24000 },
  1733. { 6, 32000 },
  1734. { 7, 44100 },
  1735. { 8, 48000 },
  1736. { 9, 88200 },
  1737. { 10, 96000 },
  1738. };
  1739. static int fs_ratios[] = {
  1740. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1741. };
  1742. static int bclk_divs[] = {
  1743. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1744. 640, 880, 960, 1280, 1760, 1920
  1745. };
  1746. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1747. struct snd_pcm_hw_params *params,
  1748. struct snd_soc_dai *dai)
  1749. {
  1750. struct snd_soc_codec *codec = dai->codec;
  1751. struct wm8994 *control = codec->control_data;
  1752. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1753. int aif1_reg;
  1754. int aif2_reg;
  1755. int bclk_reg;
  1756. int lrclk_reg;
  1757. int rate_reg;
  1758. int aif1 = 0;
  1759. int aif2 = 0;
  1760. int bclk = 0;
  1761. int lrclk = 0;
  1762. int rate_val = 0;
  1763. int id = dai->id - 1;
  1764. int i, cur_val, best_val, bclk_rate, best;
  1765. switch (dai->id) {
  1766. case 1:
  1767. aif1_reg = WM8994_AIF1_CONTROL_1;
  1768. aif2_reg = WM8994_AIF1_CONTROL_2;
  1769. bclk_reg = WM8994_AIF1_BCLK;
  1770. rate_reg = WM8994_AIF1_RATE;
  1771. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1772. wm8994->lrclk_shared[0]) {
  1773. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1774. } else {
  1775. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1776. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1777. }
  1778. break;
  1779. case 2:
  1780. aif1_reg = WM8994_AIF2_CONTROL_1;
  1781. aif2_reg = WM8994_AIF2_CONTROL_2;
  1782. bclk_reg = WM8994_AIF2_BCLK;
  1783. rate_reg = WM8994_AIF2_RATE;
  1784. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1785. wm8994->lrclk_shared[1]) {
  1786. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1787. } else {
  1788. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1789. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1790. }
  1791. break;
  1792. case 3:
  1793. switch (control->type) {
  1794. case WM8958:
  1795. aif1_reg = WM8958_AIF3_CONTROL_1;
  1796. break;
  1797. default:
  1798. return 0;
  1799. }
  1800. default:
  1801. return -EINVAL;
  1802. }
  1803. bclk_rate = params_rate(params) * 2;
  1804. switch (params_format(params)) {
  1805. case SNDRV_PCM_FORMAT_S16_LE:
  1806. bclk_rate *= 16;
  1807. break;
  1808. case SNDRV_PCM_FORMAT_S20_3LE:
  1809. bclk_rate *= 20;
  1810. aif1 |= 0x20;
  1811. break;
  1812. case SNDRV_PCM_FORMAT_S24_LE:
  1813. bclk_rate *= 24;
  1814. aif1 |= 0x40;
  1815. break;
  1816. case SNDRV_PCM_FORMAT_S32_LE:
  1817. bclk_rate *= 32;
  1818. aif1 |= 0x60;
  1819. break;
  1820. default:
  1821. return -EINVAL;
  1822. }
  1823. /* Try to find an appropriate sample rate; look for an exact match. */
  1824. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1825. if (srs[i].rate == params_rate(params))
  1826. break;
  1827. if (i == ARRAY_SIZE(srs))
  1828. return -EINVAL;
  1829. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1830. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1831. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1832. dai->id, wm8994->aifclk[id], bclk_rate);
  1833. if (params_channels(params) == 1 &&
  1834. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1835. aif2 |= WM8994_AIF1_MONO;
  1836. if (wm8994->aifclk[id] == 0) {
  1837. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1838. return -EINVAL;
  1839. }
  1840. /* AIFCLK/fs ratio; look for a close match in either direction */
  1841. best = 0;
  1842. best_val = abs((fs_ratios[0] * params_rate(params))
  1843. - wm8994->aifclk[id]);
  1844. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1845. cur_val = abs((fs_ratios[i] * params_rate(params))
  1846. - wm8994->aifclk[id]);
  1847. if (cur_val >= best_val)
  1848. continue;
  1849. best = i;
  1850. best_val = cur_val;
  1851. }
  1852. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1853. dai->id, fs_ratios[best]);
  1854. rate_val |= best;
  1855. /* We may not get quite the right frequency if using
  1856. * approximate clocks so look for the closest match that is
  1857. * higher than the target (we need to ensure that there enough
  1858. * BCLKs to clock out the samples).
  1859. */
  1860. best = 0;
  1861. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1862. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1863. if (cur_val < 0) /* BCLK table is sorted */
  1864. break;
  1865. best = i;
  1866. }
  1867. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1868. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1869. bclk_divs[best], bclk_rate);
  1870. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1871. lrclk = bclk_rate / params_rate(params);
  1872. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1873. lrclk, bclk_rate / lrclk);
  1874. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1875. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1876. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1877. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1878. lrclk);
  1879. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1880. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1881. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1882. switch (dai->id) {
  1883. case 1:
  1884. wm8994->dac_rates[0] = params_rate(params);
  1885. wm8994_set_retune_mobile(codec, 0);
  1886. wm8994_set_retune_mobile(codec, 1);
  1887. break;
  1888. case 2:
  1889. wm8994->dac_rates[1] = params_rate(params);
  1890. wm8994_set_retune_mobile(codec, 2);
  1891. break;
  1892. }
  1893. }
  1894. return 0;
  1895. }
  1896. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1897. struct snd_pcm_hw_params *params,
  1898. struct snd_soc_dai *dai)
  1899. {
  1900. struct snd_soc_codec *codec = dai->codec;
  1901. struct wm8994 *control = codec->control_data;
  1902. int aif1_reg;
  1903. int aif1 = 0;
  1904. switch (dai->id) {
  1905. case 3:
  1906. switch (control->type) {
  1907. case WM8958:
  1908. aif1_reg = WM8958_AIF3_CONTROL_1;
  1909. break;
  1910. default:
  1911. return 0;
  1912. }
  1913. default:
  1914. return 0;
  1915. }
  1916. switch (params_format(params)) {
  1917. case SNDRV_PCM_FORMAT_S16_LE:
  1918. break;
  1919. case SNDRV_PCM_FORMAT_S20_3LE:
  1920. aif1 |= 0x20;
  1921. break;
  1922. case SNDRV_PCM_FORMAT_S24_LE:
  1923. aif1 |= 0x40;
  1924. break;
  1925. case SNDRV_PCM_FORMAT_S32_LE:
  1926. aif1 |= 0x60;
  1927. break;
  1928. default:
  1929. return -EINVAL;
  1930. }
  1931. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1932. }
  1933. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1934. {
  1935. struct snd_soc_codec *codec = codec_dai->codec;
  1936. int mute_reg;
  1937. int reg;
  1938. switch (codec_dai->id) {
  1939. case 1:
  1940. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1941. break;
  1942. case 2:
  1943. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1944. break;
  1945. default:
  1946. return -EINVAL;
  1947. }
  1948. if (mute)
  1949. reg = WM8994_AIF1DAC1_MUTE;
  1950. else
  1951. reg = 0;
  1952. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1953. return 0;
  1954. }
  1955. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1956. {
  1957. struct snd_soc_codec *codec = codec_dai->codec;
  1958. int reg, val, mask;
  1959. switch (codec_dai->id) {
  1960. case 1:
  1961. reg = WM8994_AIF1_MASTER_SLAVE;
  1962. mask = WM8994_AIF1_TRI;
  1963. break;
  1964. case 2:
  1965. reg = WM8994_AIF2_MASTER_SLAVE;
  1966. mask = WM8994_AIF2_TRI;
  1967. break;
  1968. case 3:
  1969. reg = WM8994_POWER_MANAGEMENT_6;
  1970. mask = WM8994_AIF3_TRI;
  1971. break;
  1972. default:
  1973. return -EINVAL;
  1974. }
  1975. if (tristate)
  1976. val = mask;
  1977. else
  1978. val = 0;
  1979. return snd_soc_update_bits(codec, reg, mask, reg);
  1980. }
  1981. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1982. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1983. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1984. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1985. .set_sysclk = wm8994_set_dai_sysclk,
  1986. .set_fmt = wm8994_set_dai_fmt,
  1987. .hw_params = wm8994_hw_params,
  1988. .digital_mute = wm8994_aif_mute,
  1989. .set_pll = wm8994_set_fll,
  1990. .set_tristate = wm8994_set_tristate,
  1991. };
  1992. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1993. .set_sysclk = wm8994_set_dai_sysclk,
  1994. .set_fmt = wm8994_set_dai_fmt,
  1995. .hw_params = wm8994_hw_params,
  1996. .digital_mute = wm8994_aif_mute,
  1997. .set_pll = wm8994_set_fll,
  1998. .set_tristate = wm8994_set_tristate,
  1999. };
  2000. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2001. .hw_params = wm8994_aif3_hw_params,
  2002. .set_tristate = wm8994_set_tristate,
  2003. };
  2004. static struct snd_soc_dai_driver wm8994_dai[] = {
  2005. {
  2006. .name = "wm8994-aif1",
  2007. .id = 1,
  2008. .playback = {
  2009. .stream_name = "AIF1 Playback",
  2010. .channels_min = 1,
  2011. .channels_max = 2,
  2012. .rates = WM8994_RATES,
  2013. .formats = WM8994_FORMATS,
  2014. },
  2015. .capture = {
  2016. .stream_name = "AIF1 Capture",
  2017. .channels_min = 1,
  2018. .channels_max = 2,
  2019. .rates = WM8994_RATES,
  2020. .formats = WM8994_FORMATS,
  2021. },
  2022. .ops = &wm8994_aif1_dai_ops,
  2023. },
  2024. {
  2025. .name = "wm8994-aif2",
  2026. .id = 2,
  2027. .playback = {
  2028. .stream_name = "AIF2 Playback",
  2029. .channels_min = 1,
  2030. .channels_max = 2,
  2031. .rates = WM8994_RATES,
  2032. .formats = WM8994_FORMATS,
  2033. },
  2034. .capture = {
  2035. .stream_name = "AIF2 Capture",
  2036. .channels_min = 1,
  2037. .channels_max = 2,
  2038. .rates = WM8994_RATES,
  2039. .formats = WM8994_FORMATS,
  2040. },
  2041. .ops = &wm8994_aif2_dai_ops,
  2042. },
  2043. {
  2044. .name = "wm8994-aif3",
  2045. .id = 3,
  2046. .playback = {
  2047. .stream_name = "AIF3 Playback",
  2048. .channels_min = 1,
  2049. .channels_max = 2,
  2050. .rates = WM8994_RATES,
  2051. .formats = WM8994_FORMATS,
  2052. },
  2053. .capture = {
  2054. .stream_name = "AIF3 Capture",
  2055. .channels_min = 1,
  2056. .channels_max = 2,
  2057. .rates = WM8994_RATES,
  2058. .formats = WM8994_FORMATS,
  2059. },
  2060. .ops = &wm8994_aif3_dai_ops,
  2061. }
  2062. };
  2063. #ifdef CONFIG_PM
  2064. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2065. {
  2066. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2067. int i, ret;
  2068. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2069. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2070. sizeof(struct fll_config));
  2071. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2072. if (ret < 0)
  2073. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2074. i + 1, ret);
  2075. }
  2076. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2077. return 0;
  2078. }
  2079. static int wm8994_resume(struct snd_soc_codec *codec)
  2080. {
  2081. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2082. int i, ret;
  2083. /* Restore the registers */
  2084. ret = snd_soc_cache_sync(codec);
  2085. if (ret != 0)
  2086. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2087. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2088. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2089. if (!wm8994->fll_suspend[i].out)
  2090. continue;
  2091. ret = _wm8994_set_fll(codec, i + 1,
  2092. wm8994->fll_suspend[i].src,
  2093. wm8994->fll_suspend[i].in,
  2094. wm8994->fll_suspend[i].out);
  2095. if (ret < 0)
  2096. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2097. i + 1, ret);
  2098. }
  2099. return 0;
  2100. }
  2101. #else
  2102. #define wm8994_suspend NULL
  2103. #define wm8994_resume NULL
  2104. #endif
  2105. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2106. {
  2107. struct snd_soc_codec *codec = wm8994->codec;
  2108. struct wm8994_pdata *pdata = wm8994->pdata;
  2109. struct snd_kcontrol_new controls[] = {
  2110. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2111. wm8994->retune_mobile_enum,
  2112. wm8994_get_retune_mobile_enum,
  2113. wm8994_put_retune_mobile_enum),
  2114. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2115. wm8994->retune_mobile_enum,
  2116. wm8994_get_retune_mobile_enum,
  2117. wm8994_put_retune_mobile_enum),
  2118. SOC_ENUM_EXT("AIF2 EQ Mode",
  2119. wm8994->retune_mobile_enum,
  2120. wm8994_get_retune_mobile_enum,
  2121. wm8994_put_retune_mobile_enum),
  2122. };
  2123. int ret, i, j;
  2124. const char **t;
  2125. /* We need an array of texts for the enum API but the number
  2126. * of texts is likely to be less than the number of
  2127. * configurations due to the sample rate dependency of the
  2128. * configurations. */
  2129. wm8994->num_retune_mobile_texts = 0;
  2130. wm8994->retune_mobile_texts = NULL;
  2131. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2132. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2133. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2134. wm8994->retune_mobile_texts[j]) == 0)
  2135. break;
  2136. }
  2137. if (j != wm8994->num_retune_mobile_texts)
  2138. continue;
  2139. /* Expand the array... */
  2140. t = krealloc(wm8994->retune_mobile_texts,
  2141. sizeof(char *) *
  2142. (wm8994->num_retune_mobile_texts + 1),
  2143. GFP_KERNEL);
  2144. if (t == NULL)
  2145. continue;
  2146. /* ...store the new entry... */
  2147. t[wm8994->num_retune_mobile_texts] =
  2148. pdata->retune_mobile_cfgs[i].name;
  2149. /* ...and remember the new version. */
  2150. wm8994->num_retune_mobile_texts++;
  2151. wm8994->retune_mobile_texts = t;
  2152. }
  2153. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2154. wm8994->num_retune_mobile_texts);
  2155. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2156. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2157. ret = snd_soc_add_controls(wm8994->codec, controls,
  2158. ARRAY_SIZE(controls));
  2159. if (ret != 0)
  2160. dev_err(wm8994->codec->dev,
  2161. "Failed to add ReTune Mobile controls: %d\n", ret);
  2162. }
  2163. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2164. {
  2165. struct snd_soc_codec *codec = wm8994->codec;
  2166. struct wm8994_pdata *pdata = wm8994->pdata;
  2167. int ret, i;
  2168. if (!pdata)
  2169. return;
  2170. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2171. pdata->lineout2_diff,
  2172. pdata->lineout1fb,
  2173. pdata->lineout2fb,
  2174. pdata->jd_scthr,
  2175. pdata->jd_thr,
  2176. pdata->micbias1_lvl,
  2177. pdata->micbias2_lvl);
  2178. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2179. if (pdata->num_drc_cfgs) {
  2180. struct snd_kcontrol_new controls[] = {
  2181. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2182. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2183. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2184. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2185. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2186. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2187. };
  2188. /* We need an array of texts for the enum API */
  2189. wm8994->drc_texts = kmalloc(sizeof(char *)
  2190. * pdata->num_drc_cfgs, GFP_KERNEL);
  2191. if (!wm8994->drc_texts) {
  2192. dev_err(wm8994->codec->dev,
  2193. "Failed to allocate %d DRC config texts\n",
  2194. pdata->num_drc_cfgs);
  2195. return;
  2196. }
  2197. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2198. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2199. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2200. wm8994->drc_enum.texts = wm8994->drc_texts;
  2201. ret = snd_soc_add_controls(wm8994->codec, controls,
  2202. ARRAY_SIZE(controls));
  2203. if (ret != 0)
  2204. dev_err(wm8994->codec->dev,
  2205. "Failed to add DRC mode controls: %d\n", ret);
  2206. for (i = 0; i < WM8994_NUM_DRC; i++)
  2207. wm8994_set_drc(codec, i);
  2208. }
  2209. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2210. pdata->num_retune_mobile_cfgs);
  2211. if (pdata->num_mbc_cfgs) {
  2212. struct snd_kcontrol_new control[] = {
  2213. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2214. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2215. };
  2216. /* We need an array of texts for the enum API */
  2217. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2218. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2219. if (!wm8994->mbc_texts) {
  2220. dev_err(wm8994->codec->dev,
  2221. "Failed to allocate %d MBC config texts\n",
  2222. pdata->num_mbc_cfgs);
  2223. return;
  2224. }
  2225. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2226. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2227. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2228. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2229. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2230. if (ret != 0)
  2231. dev_err(wm8994->codec->dev,
  2232. "Failed to add MBC mode controls: %d\n", ret);
  2233. }
  2234. if (pdata->num_retune_mobile_cfgs)
  2235. wm8994_handle_retune_mobile_pdata(wm8994);
  2236. else
  2237. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2238. ARRAY_SIZE(wm8994_eq_controls));
  2239. }
  2240. /**
  2241. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2242. *
  2243. * @codec: WM8994 codec
  2244. * @jack: jack to report detection events on
  2245. * @micbias: microphone bias to detect on
  2246. * @det: value to report for presence detection
  2247. * @shrt: value to report for short detection
  2248. *
  2249. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2250. * being used to bring out signals to the processor then only platform
  2251. * data configuration is needed for WM8994 and processor GPIOs should
  2252. * be configured using snd_soc_jack_add_gpios() instead.
  2253. *
  2254. * Configuration of detection levels is available via the micbias1_lvl
  2255. * and micbias2_lvl platform data members.
  2256. */
  2257. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2258. int micbias, int det, int shrt)
  2259. {
  2260. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2261. struct wm8994_micdet *micdet;
  2262. struct wm8994 *control = codec->control_data;
  2263. int reg;
  2264. if (control->type != WM8994)
  2265. return -EINVAL;
  2266. switch (micbias) {
  2267. case 1:
  2268. micdet = &wm8994->micdet[0];
  2269. break;
  2270. case 2:
  2271. micdet = &wm8994->micdet[1];
  2272. break;
  2273. default:
  2274. return -EINVAL;
  2275. }
  2276. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2277. micbias, det, shrt);
  2278. /* Store the configuration */
  2279. micdet->jack = jack;
  2280. micdet->det = det;
  2281. micdet->shrt = shrt;
  2282. /* If either of the jacks is set up then enable detection */
  2283. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2284. reg = WM8994_MICD_ENA;
  2285. else
  2286. reg = 0;
  2287. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2288. return 0;
  2289. }
  2290. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2291. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2292. {
  2293. struct wm8994_priv *priv = data;
  2294. struct snd_soc_codec *codec = priv->codec;
  2295. int reg;
  2296. int report;
  2297. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2298. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2299. #endif
  2300. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2301. if (reg < 0) {
  2302. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2303. reg);
  2304. return IRQ_HANDLED;
  2305. }
  2306. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2307. report = 0;
  2308. if (reg & WM8994_MIC1_DET_STS)
  2309. report |= priv->micdet[0].det;
  2310. if (reg & WM8994_MIC1_SHRT_STS)
  2311. report |= priv->micdet[0].shrt;
  2312. snd_soc_jack_report(priv->micdet[0].jack, report,
  2313. priv->micdet[0].det | priv->micdet[0].shrt);
  2314. report = 0;
  2315. if (reg & WM8994_MIC2_DET_STS)
  2316. report |= priv->micdet[1].det;
  2317. if (reg & WM8994_MIC2_SHRT_STS)
  2318. report |= priv->micdet[1].shrt;
  2319. snd_soc_jack_report(priv->micdet[1].jack, report,
  2320. priv->micdet[1].det | priv->micdet[1].shrt);
  2321. return IRQ_HANDLED;
  2322. }
  2323. /* Default microphone detection handler for WM8958 - the user can
  2324. * override this if they wish.
  2325. */
  2326. static void wm8958_default_micdet(u16 status, void *data)
  2327. {
  2328. struct snd_soc_codec *codec = data;
  2329. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2330. int report = 0;
  2331. /* If nothing present then clear our statuses */
  2332. if (!(status & WM8958_MICD_STS)) {
  2333. wm8994->jack_is_video = false;
  2334. wm8994->jack_is_mic = false;
  2335. goto done;
  2336. }
  2337. /* Assume anything over 475 ohms is a microphone and remember
  2338. * that we've seen one (since buttons override it) */
  2339. if (status & 0x600)
  2340. wm8994->jack_is_mic = true;
  2341. if (wm8994->jack_is_mic)
  2342. report |= SND_JACK_MICROPHONE;
  2343. /* Video has an impedence of approximately 75 ohms; assume
  2344. * this isn't used as a button and remember it since buttons
  2345. * override it. */
  2346. if (status & 0x40)
  2347. wm8994->jack_is_video = true;
  2348. if (wm8994->jack_is_video)
  2349. report |= SND_JACK_VIDEOOUT;
  2350. /* Everything else is buttons; just assign slots */
  2351. if (status & 0x4)
  2352. report |= SND_JACK_BTN_0;
  2353. if (status & 0x8)
  2354. report |= SND_JACK_BTN_1;
  2355. if (status & 0x10)
  2356. report |= SND_JACK_BTN_2;
  2357. if (status & 0x20)
  2358. report |= SND_JACK_BTN_3;
  2359. if (status & 0x80)
  2360. report |= SND_JACK_BTN_4;
  2361. if (status & 0x100)
  2362. report |= SND_JACK_BTN_5;
  2363. done:
  2364. snd_soc_jack_report(wm8994->micdet[0].jack,
  2365. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2366. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2367. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
  2368. report);
  2369. }
  2370. /**
  2371. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2372. *
  2373. * @codec: WM8958 codec
  2374. * @jack: jack to report detection events on
  2375. *
  2376. * Enable microphone detection functionality for the WM8958. By
  2377. * default simple detection which supports the detection of up to 6
  2378. * buttons plus video and microphone functionality is supported.
  2379. *
  2380. * The WM8958 has an advanced jack detection facility which is able to
  2381. * support complex accessory detection, especially when used in
  2382. * conjunction with external circuitry. In order to provide maximum
  2383. * flexiblity a callback is provided which allows a completely custom
  2384. * detection algorithm.
  2385. */
  2386. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2387. wm8958_micdet_cb cb, void *cb_data)
  2388. {
  2389. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2390. struct wm8994 *control = codec->control_data;
  2391. if (control->type != WM8958)
  2392. return -EINVAL;
  2393. if (jack) {
  2394. if (!cb) {
  2395. dev_dbg(codec->dev, "Using default micdet callback\n");
  2396. cb = wm8958_default_micdet;
  2397. cb_data = codec;
  2398. }
  2399. wm8994->micdet[0].jack = jack;
  2400. wm8994->jack_cb = cb;
  2401. wm8994->jack_cb_data = cb_data;
  2402. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2403. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2404. } else {
  2405. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2406. WM8958_MICD_ENA, 0);
  2407. }
  2408. return 0;
  2409. }
  2410. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2411. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2412. {
  2413. struct wm8994_priv *wm8994 = data;
  2414. struct snd_soc_codec *codec = wm8994->codec;
  2415. int reg;
  2416. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2417. if (reg < 0) {
  2418. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2419. reg);
  2420. return IRQ_NONE;
  2421. }
  2422. if (!(reg & WM8958_MICD_VALID)) {
  2423. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2424. goto out;
  2425. }
  2426. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2427. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2428. #endif
  2429. if (wm8994->jack_cb)
  2430. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2431. else
  2432. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2433. out:
  2434. return IRQ_HANDLED;
  2435. }
  2436. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2437. {
  2438. struct wm8994 *control;
  2439. struct wm8994_priv *wm8994;
  2440. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2441. int ret, i;
  2442. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2443. control = codec->control_data;
  2444. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2445. if (wm8994 == NULL)
  2446. return -ENOMEM;
  2447. snd_soc_codec_set_drvdata(codec, wm8994);
  2448. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2449. wm8994->codec = codec;
  2450. pm_runtime_enable(codec->dev);
  2451. pm_runtime_resume(codec->dev);
  2452. /* Read our current status back from the chip - we don't want to
  2453. * reset as this may interfere with the GPIO or LDO operation. */
  2454. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2455. if (!wm8994_readable(i) || wm8994_volatile(i))
  2456. continue;
  2457. ret = wm8994_reg_read(codec->control_data, i);
  2458. if (ret <= 0)
  2459. continue;
  2460. ret = snd_soc_cache_write(codec, i, ret);
  2461. if (ret != 0) {
  2462. dev_err(codec->dev,
  2463. "Failed to initialise cache for 0x%x: %d\n",
  2464. i, ret);
  2465. goto err;
  2466. }
  2467. }
  2468. /* Set revision-specific configuration */
  2469. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2470. switch (control->type) {
  2471. case WM8994:
  2472. switch (wm8994->revision) {
  2473. case 2:
  2474. case 3:
  2475. wm8994->hubs.dcs_codes = -5;
  2476. wm8994->hubs.hp_startup_mode = 1;
  2477. wm8994->hubs.dcs_readback_mode = 1;
  2478. break;
  2479. default:
  2480. wm8994->hubs.dcs_readback_mode = 1;
  2481. break;
  2482. }
  2483. case WM8958:
  2484. wm8994->hubs.dcs_readback_mode = 1;
  2485. break;
  2486. default:
  2487. break;
  2488. }
  2489. switch (control->type) {
  2490. case WM8994:
  2491. ret = wm8994_request_irq(codec->control_data,
  2492. WM8994_IRQ_MIC1_DET,
  2493. wm8994_mic_irq, "Mic 1 detect",
  2494. wm8994);
  2495. if (ret != 0)
  2496. dev_warn(codec->dev,
  2497. "Failed to request Mic1 detect IRQ: %d\n",
  2498. ret);
  2499. ret = wm8994_request_irq(codec->control_data,
  2500. WM8994_IRQ_MIC1_SHRT,
  2501. wm8994_mic_irq, "Mic 1 short",
  2502. wm8994);
  2503. if (ret != 0)
  2504. dev_warn(codec->dev,
  2505. "Failed to request Mic1 short IRQ: %d\n",
  2506. ret);
  2507. ret = wm8994_request_irq(codec->control_data,
  2508. WM8994_IRQ_MIC2_DET,
  2509. wm8994_mic_irq, "Mic 2 detect",
  2510. wm8994);
  2511. if (ret != 0)
  2512. dev_warn(codec->dev,
  2513. "Failed to request Mic2 detect IRQ: %d\n",
  2514. ret);
  2515. ret = wm8994_request_irq(codec->control_data,
  2516. WM8994_IRQ_MIC2_SHRT,
  2517. wm8994_mic_irq, "Mic 2 short",
  2518. wm8994);
  2519. if (ret != 0)
  2520. dev_warn(codec->dev,
  2521. "Failed to request Mic2 short IRQ: %d\n",
  2522. ret);
  2523. break;
  2524. case WM8958:
  2525. ret = wm8994_request_irq(codec->control_data,
  2526. WM8994_IRQ_MIC1_DET,
  2527. wm8958_mic_irq, "Mic detect",
  2528. wm8994);
  2529. if (ret != 0)
  2530. dev_warn(codec->dev,
  2531. "Failed to request Mic detect IRQ: %d\n",
  2532. ret);
  2533. break;
  2534. }
  2535. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2536. * configured on init - if a system wants to do this dynamically
  2537. * at runtime we can deal with that then.
  2538. */
  2539. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2540. if (ret < 0) {
  2541. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2542. goto err_irq;
  2543. }
  2544. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2545. wm8994->lrclk_shared[0] = 1;
  2546. wm8994_dai[0].symmetric_rates = 1;
  2547. } else {
  2548. wm8994->lrclk_shared[0] = 0;
  2549. }
  2550. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2551. if (ret < 0) {
  2552. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2553. goto err_irq;
  2554. }
  2555. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2556. wm8994->lrclk_shared[1] = 1;
  2557. wm8994_dai[1].symmetric_rates = 1;
  2558. } else {
  2559. wm8994->lrclk_shared[1] = 0;
  2560. }
  2561. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2562. /* Latch volume updates (right only; we always do left then right). */
  2563. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2564. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2565. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2566. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2567. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2568. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2569. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2570. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2571. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2572. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2573. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2574. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2575. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2576. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2577. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2578. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2579. /* Set the low bit of the 3D stereo depth so TLV matches */
  2580. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2581. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2582. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2583. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2584. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2585. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2586. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2587. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2588. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2589. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2590. * behaviour on idle TDM clock cycles. */
  2591. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2592. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2593. wm8994_update_class_w(codec);
  2594. wm8994_handle_pdata(wm8994);
  2595. wm_hubs_add_analogue_controls(codec);
  2596. snd_soc_add_controls(codec, wm8994_snd_controls,
  2597. ARRAY_SIZE(wm8994_snd_controls));
  2598. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2599. ARRAY_SIZE(wm8994_dapm_widgets));
  2600. switch (control->type) {
  2601. case WM8994:
  2602. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2603. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2604. break;
  2605. case WM8958:
  2606. snd_soc_add_controls(codec, wm8958_snd_controls,
  2607. ARRAY_SIZE(wm8958_snd_controls));
  2608. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2609. ARRAY_SIZE(wm8958_dapm_widgets));
  2610. break;
  2611. }
  2612. wm_hubs_add_analogue_routes(codec, 0, 0);
  2613. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2614. switch (control->type) {
  2615. case WM8994:
  2616. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2617. ARRAY_SIZE(wm8994_intercon));
  2618. break;
  2619. case WM8958:
  2620. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2621. ARRAY_SIZE(wm8958_intercon));
  2622. break;
  2623. }
  2624. return 0;
  2625. err_irq:
  2626. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2627. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2628. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2629. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2630. err:
  2631. kfree(wm8994);
  2632. return ret;
  2633. }
  2634. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2635. {
  2636. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2637. struct wm8994 *control = codec->control_data;
  2638. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2639. pm_runtime_disable(codec->dev);
  2640. switch (control->type) {
  2641. case WM8994:
  2642. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2643. wm8994);
  2644. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2645. wm8994);
  2646. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2647. wm8994);
  2648. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2649. wm8994);
  2650. break;
  2651. case WM8958:
  2652. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2653. wm8994);
  2654. break;
  2655. }
  2656. kfree(wm8994->retune_mobile_texts);
  2657. kfree(wm8994->drc_texts);
  2658. kfree(wm8994);
  2659. return 0;
  2660. }
  2661. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2662. .probe = wm8994_codec_probe,
  2663. .remove = wm8994_codec_remove,
  2664. .suspend = wm8994_suspend,
  2665. .resume = wm8994_resume,
  2666. .read = wm8994_read,
  2667. .write = wm8994_write,
  2668. .readable_register = wm8994_readable,
  2669. .volatile_register = wm8994_volatile,
  2670. .set_bias_level = wm8994_set_bias_level,
  2671. .reg_cache_size = WM8994_CACHE_SIZE,
  2672. .reg_cache_default = wm8994_reg_defaults,
  2673. .reg_word_size = 2,
  2674. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2675. };
  2676. static int __devinit wm8994_probe(struct platform_device *pdev)
  2677. {
  2678. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2679. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2680. }
  2681. static int __devexit wm8994_remove(struct platform_device *pdev)
  2682. {
  2683. snd_soc_unregister_codec(&pdev->dev);
  2684. return 0;
  2685. }
  2686. static struct platform_driver wm8994_codec_driver = {
  2687. .driver = {
  2688. .name = "wm8994-codec",
  2689. .owner = THIS_MODULE,
  2690. },
  2691. .probe = wm8994_probe,
  2692. .remove = __devexit_p(wm8994_remove),
  2693. };
  2694. static __init int wm8994_init(void)
  2695. {
  2696. return platform_driver_register(&wm8994_codec_driver);
  2697. }
  2698. module_init(wm8994_init);
  2699. static __exit void wm8994_exit(void)
  2700. {
  2701. platform_driver_unregister(&wm8994_codec_driver);
  2702. }
  2703. module_exit(wm8994_exit);
  2704. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2705. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2706. MODULE_LICENSE("GPL");
  2707. MODULE_ALIAS("platform:wm8994-codec");