iwl-agn.c 133 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. void iwl_update_chain_flags(struct iwl_priv *priv)
  79. {
  80. struct iwl_rxon_context *ctx;
  81. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  82. for_each_context(priv, ctx) {
  83. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  84. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  85. iwlcore_commit_rxon(priv, ctx);
  86. }
  87. }
  88. }
  89. static void iwl_clear_free_frames(struct iwl_priv *priv)
  90. {
  91. struct list_head *element;
  92. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  93. priv->frames_count);
  94. while (!list_empty(&priv->free_frames)) {
  95. element = priv->free_frames.next;
  96. list_del(element);
  97. kfree(list_entry(element, struct iwl_frame, list));
  98. priv->frames_count--;
  99. }
  100. if (priv->frames_count) {
  101. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  102. priv->frames_count);
  103. priv->frames_count = 0;
  104. }
  105. }
  106. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  107. {
  108. struct iwl_frame *frame;
  109. struct list_head *element;
  110. if (list_empty(&priv->free_frames)) {
  111. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  112. if (!frame) {
  113. IWL_ERR(priv, "Could not allocate frame!\n");
  114. return NULL;
  115. }
  116. priv->frames_count++;
  117. return frame;
  118. }
  119. element = priv->free_frames.next;
  120. list_del(element);
  121. return list_entry(element, struct iwl_frame, list);
  122. }
  123. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  124. {
  125. memset(frame, 0, sizeof(*frame));
  126. list_add(&frame->list, &priv->free_frames);
  127. }
  128. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  129. struct ieee80211_hdr *hdr,
  130. int left)
  131. {
  132. lockdep_assert_held(&priv->mutex);
  133. if (!priv->beacon_skb)
  134. return 0;
  135. if (priv->beacon_skb->len > left)
  136. return 0;
  137. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  138. return priv->beacon_skb->len;
  139. }
  140. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  141. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  142. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  143. u8 *beacon, u32 frame_size)
  144. {
  145. u16 tim_idx;
  146. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  147. /*
  148. * The index is relative to frame start but we start looking at the
  149. * variable-length part of the beacon.
  150. */
  151. tim_idx = mgmt->u.beacon.variable - beacon;
  152. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  153. while ((tim_idx < (frame_size - 2)) &&
  154. (beacon[tim_idx] != WLAN_EID_TIM))
  155. tim_idx += beacon[tim_idx+1] + 2;
  156. /* If TIM field was found, set variables */
  157. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  158. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  159. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  160. } else
  161. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  162. }
  163. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  164. struct iwl_frame *frame)
  165. {
  166. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  167. u32 frame_size;
  168. u32 rate_flags;
  169. u32 rate;
  170. /*
  171. * We have to set up the TX command, the TX Beacon command, and the
  172. * beacon contents.
  173. */
  174. lockdep_assert_held(&priv->mutex);
  175. if (!priv->beacon_ctx) {
  176. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  177. return 0;
  178. }
  179. /* Initialize memory */
  180. tx_beacon_cmd = &frame->u.beacon;
  181. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  182. /* Set up TX beacon contents */
  183. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  184. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  185. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  186. return 0;
  187. if (!frame_size)
  188. return 0;
  189. /* Set up TX command fields */
  190. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  191. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  192. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  193. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  194. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  195. /* Set up TX beacon command fields */
  196. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  197. frame_size);
  198. /* Set up packet rate and flags */
  199. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  200. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  201. priv->hw_params.valid_tx_ant);
  202. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  203. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  204. rate_flags |= RATE_MCS_CCK_MSK;
  205. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  206. rate_flags);
  207. return sizeof(*tx_beacon_cmd) + frame_size;
  208. }
  209. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  210. {
  211. struct iwl_frame *frame;
  212. unsigned int frame_size;
  213. int rc;
  214. frame = iwl_get_free_frame(priv);
  215. if (!frame) {
  216. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  217. "command.\n");
  218. return -ENOMEM;
  219. }
  220. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  221. if (!frame_size) {
  222. IWL_ERR(priv, "Error configuring the beacon command\n");
  223. iwl_free_frame(priv, frame);
  224. return -EINVAL;
  225. }
  226. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  227. &frame->u.cmd[0]);
  228. iwl_free_frame(priv, frame);
  229. return rc;
  230. }
  231. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  232. {
  233. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  234. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  235. if (sizeof(dma_addr_t) > sizeof(u32))
  236. addr |=
  237. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  238. return addr;
  239. }
  240. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  241. {
  242. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  243. return le16_to_cpu(tb->hi_n_len) >> 4;
  244. }
  245. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  246. dma_addr_t addr, u16 len)
  247. {
  248. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  249. u16 hi_n_len = len << 4;
  250. put_unaligned_le32(addr, &tb->lo);
  251. if (sizeof(dma_addr_t) > sizeof(u32))
  252. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  253. tb->hi_n_len = cpu_to_le16(hi_n_len);
  254. tfd->num_tbs = idx + 1;
  255. }
  256. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  257. {
  258. return tfd->num_tbs & 0x1f;
  259. }
  260. /**
  261. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  262. * @priv - driver private data
  263. * @txq - tx queue
  264. *
  265. * Does NOT advance any TFD circular buffer read/write indexes
  266. * Does NOT free the TFD itself (which is within circular buffer)
  267. */
  268. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  269. {
  270. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  271. struct iwl_tfd *tfd;
  272. struct pci_dev *dev = priv->pci_dev;
  273. int index = txq->q.read_ptr;
  274. int i;
  275. int num_tbs;
  276. tfd = &tfd_tmp[index];
  277. /* Sanity check on number of chunks */
  278. num_tbs = iwl_tfd_get_num_tbs(tfd);
  279. if (num_tbs >= IWL_NUM_OF_TBS) {
  280. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  281. /* @todo issue fatal error, it is quite serious situation */
  282. return;
  283. }
  284. /* Unmap tx_cmd */
  285. if (num_tbs)
  286. pci_unmap_single(dev,
  287. dma_unmap_addr(&txq->meta[index], mapping),
  288. dma_unmap_len(&txq->meta[index], len),
  289. PCI_DMA_BIDIRECTIONAL);
  290. /* Unmap chunks, if any. */
  291. for (i = 1; i < num_tbs; i++)
  292. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  293. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  294. /* free SKB */
  295. if (txq->txb) {
  296. struct sk_buff *skb;
  297. skb = txq->txb[txq->q.read_ptr].skb;
  298. /* can be called from irqs-disabled context */
  299. if (skb) {
  300. dev_kfree_skb_any(skb);
  301. txq->txb[txq->q.read_ptr].skb = NULL;
  302. }
  303. }
  304. }
  305. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  306. struct iwl_tx_queue *txq,
  307. dma_addr_t addr, u16 len,
  308. u8 reset, u8 pad)
  309. {
  310. struct iwl_queue *q;
  311. struct iwl_tfd *tfd, *tfd_tmp;
  312. u32 num_tbs;
  313. q = &txq->q;
  314. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  315. tfd = &tfd_tmp[q->write_ptr];
  316. if (reset)
  317. memset(tfd, 0, sizeof(*tfd));
  318. num_tbs = iwl_tfd_get_num_tbs(tfd);
  319. /* Each TFD can point to a maximum 20 Tx buffers */
  320. if (num_tbs >= IWL_NUM_OF_TBS) {
  321. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  322. IWL_NUM_OF_TBS);
  323. return -EINVAL;
  324. }
  325. BUG_ON(addr & ~DMA_BIT_MASK(36));
  326. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  327. IWL_ERR(priv, "Unaligned address = %llx\n",
  328. (unsigned long long)addr);
  329. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  330. return 0;
  331. }
  332. /*
  333. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  334. * given Tx queue, and enable the DMA channel used for that queue.
  335. *
  336. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  337. * channels supported in hardware.
  338. */
  339. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  340. struct iwl_tx_queue *txq)
  341. {
  342. int txq_id = txq->q.id;
  343. /* Circular buffer (TFD queue in DRAM) physical base address */
  344. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  345. txq->q.dma_addr >> 8);
  346. return 0;
  347. }
  348. /******************************************************************************
  349. *
  350. * Generic RX handler implementations
  351. *
  352. ******************************************************************************/
  353. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. struct iwl_alive_resp *palive;
  358. struct delayed_work *pwork;
  359. palive = &pkt->u.alive_frame;
  360. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  361. "0x%01X 0x%01X\n",
  362. palive->is_valid, palive->ver_type,
  363. palive->ver_subtype);
  364. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  365. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  366. memcpy(&priv->card_alive_init,
  367. &pkt->u.alive_frame,
  368. sizeof(struct iwl_init_alive_resp));
  369. pwork = &priv->init_alive_start;
  370. } else {
  371. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  372. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  373. sizeof(struct iwl_alive_resp));
  374. pwork = &priv->alive_start;
  375. }
  376. /* We delay the ALIVE response by 5ms to
  377. * give the HW RF Kill time to activate... */
  378. if (palive->is_valid == UCODE_VALID_OK)
  379. queue_delayed_work(priv->workqueue, pwork,
  380. msecs_to_jiffies(5));
  381. else
  382. IWL_WARN(priv, "uCode did not respond OK.\n");
  383. }
  384. static void iwl_bg_beacon_update(struct work_struct *work)
  385. {
  386. struct iwl_priv *priv =
  387. container_of(work, struct iwl_priv, beacon_update);
  388. struct sk_buff *beacon;
  389. mutex_lock(&priv->mutex);
  390. if (!priv->beacon_ctx) {
  391. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  392. goto out;
  393. }
  394. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  395. /*
  396. * The ucode will send beacon notifications even in
  397. * IBSS mode, but we don't want to process them. But
  398. * we need to defer the type check to here due to
  399. * requiring locking around the beacon_ctx access.
  400. */
  401. goto out;
  402. }
  403. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  404. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  405. if (!beacon) {
  406. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  407. goto out;
  408. }
  409. /* new beacon skb is allocated every time; dispose previous.*/
  410. dev_kfree_skb(priv->beacon_skb);
  411. priv->beacon_skb = beacon;
  412. iwlagn_send_beacon_cmd(priv);
  413. out:
  414. mutex_unlock(&priv->mutex);
  415. }
  416. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  417. {
  418. struct iwl_priv *priv =
  419. container_of(work, struct iwl_priv, bt_runtime_config);
  420. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  421. return;
  422. /* dont send host command if rf-kill is on */
  423. if (!iwl_is_ready_rf(priv))
  424. return;
  425. priv->cfg->ops->hcmd->send_bt_config(priv);
  426. }
  427. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  428. {
  429. struct iwl_priv *priv =
  430. container_of(work, struct iwl_priv, bt_full_concurrency);
  431. struct iwl_rxon_context *ctx;
  432. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  433. return;
  434. /* dont send host command if rf-kill is on */
  435. if (!iwl_is_ready_rf(priv))
  436. return;
  437. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  438. priv->bt_full_concurrent ?
  439. "full concurrency" : "3-wire");
  440. /*
  441. * LQ & RXON updated cmds must be sent before BT Config cmd
  442. * to avoid 3-wire collisions
  443. */
  444. mutex_lock(&priv->mutex);
  445. for_each_context(priv, ctx) {
  446. if (priv->cfg->ops->hcmd->set_rxon_chain)
  447. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  448. iwlcore_commit_rxon(priv, ctx);
  449. }
  450. mutex_unlock(&priv->mutex);
  451. priv->cfg->ops->hcmd->send_bt_config(priv);
  452. }
  453. /**
  454. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  455. *
  456. * This callback is provided in order to send a statistics request.
  457. *
  458. * This timer function is continually reset to execute within
  459. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  460. * was received. We need to ensure we receive the statistics in order
  461. * to update the temperature used for calibrating the TXPOWER.
  462. */
  463. static void iwl_bg_statistics_periodic(unsigned long data)
  464. {
  465. struct iwl_priv *priv = (struct iwl_priv *)data;
  466. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  467. return;
  468. /* dont send host command if rf-kill is on */
  469. if (!iwl_is_ready_rf(priv))
  470. return;
  471. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  472. }
  473. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  474. u32 start_idx, u32 num_events,
  475. u32 mode)
  476. {
  477. u32 i;
  478. u32 ptr; /* SRAM byte address of log data */
  479. u32 ev, time, data; /* event log data */
  480. unsigned long reg_flags;
  481. if (mode == 0)
  482. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  483. else
  484. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  485. /* Make sure device is powered up for SRAM reads */
  486. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  487. if (iwl_grab_nic_access(priv)) {
  488. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  489. return;
  490. }
  491. /* Set starting address; reads will auto-increment */
  492. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  493. rmb();
  494. /*
  495. * "time" is actually "data" for mode 0 (no timestamp).
  496. * place event id # at far right for easier visual parsing.
  497. */
  498. for (i = 0; i < num_events; i++) {
  499. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  500. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  501. if (mode == 0) {
  502. trace_iwlwifi_dev_ucode_cont_event(priv,
  503. 0, time, ev);
  504. } else {
  505. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  506. trace_iwlwifi_dev_ucode_cont_event(priv,
  507. time, data, ev);
  508. }
  509. }
  510. /* Allow device to power down */
  511. iwl_release_nic_access(priv);
  512. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  513. }
  514. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  515. {
  516. u32 capacity; /* event log capacity in # entries */
  517. u32 base; /* SRAM byte address of event log header */
  518. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  519. u32 num_wraps; /* # times uCode wrapped to top of log */
  520. u32 next_entry; /* index of next entry to be written by uCode */
  521. if (priv->ucode_type == UCODE_INIT)
  522. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  523. else
  524. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  525. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  526. capacity = iwl_read_targ_mem(priv, base);
  527. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  528. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  529. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  530. } else
  531. return;
  532. if (num_wraps == priv->event_log.num_wraps) {
  533. iwl_print_cont_event_trace(priv,
  534. base, priv->event_log.next_entry,
  535. next_entry - priv->event_log.next_entry,
  536. mode);
  537. priv->event_log.non_wraps_count++;
  538. } else {
  539. if ((num_wraps - priv->event_log.num_wraps) > 1)
  540. priv->event_log.wraps_more_count++;
  541. else
  542. priv->event_log.wraps_once_count++;
  543. trace_iwlwifi_dev_ucode_wrap_event(priv,
  544. num_wraps - priv->event_log.num_wraps,
  545. next_entry, priv->event_log.next_entry);
  546. if (next_entry < priv->event_log.next_entry) {
  547. iwl_print_cont_event_trace(priv, base,
  548. priv->event_log.next_entry,
  549. capacity - priv->event_log.next_entry,
  550. mode);
  551. iwl_print_cont_event_trace(priv, base, 0,
  552. next_entry, mode);
  553. } else {
  554. iwl_print_cont_event_trace(priv, base,
  555. next_entry, capacity - next_entry,
  556. mode);
  557. iwl_print_cont_event_trace(priv, base, 0,
  558. next_entry, mode);
  559. }
  560. }
  561. priv->event_log.num_wraps = num_wraps;
  562. priv->event_log.next_entry = next_entry;
  563. }
  564. /**
  565. * iwl_bg_ucode_trace - Timer callback to log ucode event
  566. *
  567. * The timer is continually set to execute every
  568. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  569. * this function is to perform continuous uCode event logging operation
  570. * if enabled
  571. */
  572. static void iwl_bg_ucode_trace(unsigned long data)
  573. {
  574. struct iwl_priv *priv = (struct iwl_priv *)data;
  575. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  576. return;
  577. if (priv->event_log.ucode_trace) {
  578. iwl_continuous_event_trace(priv);
  579. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  580. mod_timer(&priv->ucode_trace,
  581. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  582. }
  583. }
  584. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  585. struct iwl_rx_mem_buffer *rxb)
  586. {
  587. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  588. struct iwl4965_beacon_notif *beacon =
  589. (struct iwl4965_beacon_notif *)pkt->u.raw;
  590. #ifdef CONFIG_IWLWIFI_DEBUG
  591. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  592. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  593. "tsf %d %d rate %d\n",
  594. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  595. beacon->beacon_notify_hdr.failure_frame,
  596. le32_to_cpu(beacon->ibss_mgr_status),
  597. le32_to_cpu(beacon->high_tsf),
  598. le32_to_cpu(beacon->low_tsf), rate);
  599. #endif
  600. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  601. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  602. queue_work(priv->workqueue, &priv->beacon_update);
  603. }
  604. /* Handle notification from uCode that card's power state is changing
  605. * due to software, hardware, or critical temperature RFKILL */
  606. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  607. struct iwl_rx_mem_buffer *rxb)
  608. {
  609. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  610. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  611. unsigned long status = priv->status;
  612. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  613. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  614. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  615. (flags & CT_CARD_DISABLED) ?
  616. "Reached" : "Not reached");
  617. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  618. CT_CARD_DISABLED)) {
  619. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  620. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  621. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  622. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  623. if (!(flags & RXON_CARD_DISABLED)) {
  624. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  625. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  626. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  627. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  628. }
  629. if (flags & CT_CARD_DISABLED)
  630. iwl_tt_enter_ct_kill(priv);
  631. }
  632. if (!(flags & CT_CARD_DISABLED))
  633. iwl_tt_exit_ct_kill(priv);
  634. if (flags & HW_CARD_DISABLED)
  635. set_bit(STATUS_RF_KILL_HW, &priv->status);
  636. else
  637. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  638. if (!(flags & RXON_CARD_DISABLED))
  639. iwl_scan_cancel(priv);
  640. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  641. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  642. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  643. test_bit(STATUS_RF_KILL_HW, &priv->status));
  644. else
  645. wake_up_interruptible(&priv->wait_command_queue);
  646. }
  647. static void iwl_bg_tx_flush(struct work_struct *work)
  648. {
  649. struct iwl_priv *priv =
  650. container_of(work, struct iwl_priv, tx_flush);
  651. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  652. return;
  653. /* do nothing if rf-kill is on */
  654. if (!iwl_is_ready_rf(priv))
  655. return;
  656. if (priv->cfg->ops->lib->txfifo_flush) {
  657. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  658. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  659. }
  660. }
  661. /**
  662. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  663. *
  664. * Setup the RX handlers for each of the reply types sent from the uCode
  665. * to the host.
  666. *
  667. * This function chains into the hardware specific files for them to setup
  668. * any hardware specific handlers as well.
  669. */
  670. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  671. {
  672. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  673. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  674. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  675. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  676. iwl_rx_spectrum_measure_notif;
  677. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  678. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  679. iwl_rx_pm_debug_statistics_notif;
  680. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  681. /*
  682. * The same handler is used for both the REPLY to a discrete
  683. * statistics request from the host as well as for the periodic
  684. * statistics notifications (after received beacons) from the uCode.
  685. */
  686. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  687. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  688. iwl_setup_rx_scan_handlers(priv);
  689. /* status change handler */
  690. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  691. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  692. iwl_rx_missed_beacon_notif;
  693. /* Rx handlers */
  694. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  695. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  696. /* block ack */
  697. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  698. /* Set up hardware specific Rx handlers */
  699. priv->cfg->ops->lib->rx_handler_setup(priv);
  700. }
  701. /**
  702. * iwl_rx_handle - Main entry function for receiving responses from uCode
  703. *
  704. * Uses the priv->rx_handlers callback function array to invoke
  705. * the appropriate handlers, including command responses,
  706. * frame-received notifications, and other notifications.
  707. */
  708. void iwl_rx_handle(struct iwl_priv *priv)
  709. {
  710. struct iwl_rx_mem_buffer *rxb;
  711. struct iwl_rx_packet *pkt;
  712. struct iwl_rx_queue *rxq = &priv->rxq;
  713. u32 r, i;
  714. int reclaim;
  715. unsigned long flags;
  716. u8 fill_rx = 0;
  717. u32 count = 8;
  718. int total_empty;
  719. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  720. * buffer that the driver may process (last buffer filled by ucode). */
  721. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  722. i = rxq->read;
  723. /* Rx interrupt, but nothing sent from uCode */
  724. if (i == r)
  725. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  726. /* calculate total frames need to be restock after handling RX */
  727. total_empty = r - rxq->write_actual;
  728. if (total_empty < 0)
  729. total_empty += RX_QUEUE_SIZE;
  730. if (total_empty > (RX_QUEUE_SIZE / 2))
  731. fill_rx = 1;
  732. while (i != r) {
  733. int len;
  734. rxb = rxq->queue[i];
  735. /* If an RXB doesn't have a Rx queue slot associated with it,
  736. * then a bug has been introduced in the queue refilling
  737. * routines -- catch it here */
  738. BUG_ON(rxb == NULL);
  739. rxq->queue[i] = NULL;
  740. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  741. PAGE_SIZE << priv->hw_params.rx_page_order,
  742. PCI_DMA_FROMDEVICE);
  743. pkt = rxb_addr(rxb);
  744. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  745. len += sizeof(u32); /* account for status word */
  746. trace_iwlwifi_dev_rx(priv, pkt, len);
  747. /* Reclaim a command buffer only if this packet is a response
  748. * to a (driver-originated) command.
  749. * If the packet (e.g. Rx frame) originated from uCode,
  750. * there is no command buffer to reclaim.
  751. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  752. * but apparently a few don't get set; catch them here. */
  753. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  754. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  755. (pkt->hdr.cmd != REPLY_RX) &&
  756. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  757. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  758. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  759. (pkt->hdr.cmd != REPLY_TX);
  760. /* Based on type of command response or notification,
  761. * handle those that need handling via function in
  762. * rx_handlers table. See iwl_setup_rx_handlers() */
  763. if (priv->rx_handlers[pkt->hdr.cmd]) {
  764. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  765. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  766. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  767. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  768. } else {
  769. /* No handling needed */
  770. IWL_DEBUG_RX(priv,
  771. "r %d i %d No handler needed for %s, 0x%02x\n",
  772. r, i, get_cmd_string(pkt->hdr.cmd),
  773. pkt->hdr.cmd);
  774. }
  775. /*
  776. * XXX: After here, we should always check rxb->page
  777. * against NULL before touching it or its virtual
  778. * memory (pkt). Because some rx_handler might have
  779. * already taken or freed the pages.
  780. */
  781. if (reclaim) {
  782. /* Invoke any callbacks, transfer the buffer to caller,
  783. * and fire off the (possibly) blocking iwl_send_cmd()
  784. * as we reclaim the driver command queue */
  785. if (rxb->page)
  786. iwl_tx_cmd_complete(priv, rxb);
  787. else
  788. IWL_WARN(priv, "Claim null rxb?\n");
  789. }
  790. /* Reuse the page if possible. For notification packets and
  791. * SKBs that fail to Rx correctly, add them back into the
  792. * rx_free list for reuse later. */
  793. spin_lock_irqsave(&rxq->lock, flags);
  794. if (rxb->page != NULL) {
  795. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  796. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  797. PCI_DMA_FROMDEVICE);
  798. list_add_tail(&rxb->list, &rxq->rx_free);
  799. rxq->free_count++;
  800. } else
  801. list_add_tail(&rxb->list, &rxq->rx_used);
  802. spin_unlock_irqrestore(&rxq->lock, flags);
  803. i = (i + 1) & RX_QUEUE_MASK;
  804. /* If there are a lot of unused frames,
  805. * restock the Rx queue so ucode wont assert. */
  806. if (fill_rx) {
  807. count++;
  808. if (count >= 8) {
  809. rxq->read = i;
  810. iwlagn_rx_replenish_now(priv);
  811. count = 0;
  812. }
  813. }
  814. }
  815. /* Backtrack one entry */
  816. rxq->read = i;
  817. if (fill_rx)
  818. iwlagn_rx_replenish_now(priv);
  819. else
  820. iwlagn_rx_queue_restock(priv);
  821. }
  822. /* call this function to flush any scheduled tasklet */
  823. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  824. {
  825. /* wait to make sure we flush pending tasklet*/
  826. synchronize_irq(priv->pci_dev->irq);
  827. tasklet_kill(&priv->irq_tasklet);
  828. }
  829. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  830. {
  831. u32 inta, handled = 0;
  832. u32 inta_fh;
  833. unsigned long flags;
  834. u32 i;
  835. #ifdef CONFIG_IWLWIFI_DEBUG
  836. u32 inta_mask;
  837. #endif
  838. spin_lock_irqsave(&priv->lock, flags);
  839. /* Ack/clear/reset pending uCode interrupts.
  840. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  841. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  842. inta = iwl_read32(priv, CSR_INT);
  843. iwl_write32(priv, CSR_INT, inta);
  844. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  845. * Any new interrupts that happen after this, either while we're
  846. * in this tasklet, or later, will show up in next ISR/tasklet. */
  847. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  848. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  849. #ifdef CONFIG_IWLWIFI_DEBUG
  850. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  851. /* just for debug */
  852. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  853. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  854. inta, inta_mask, inta_fh);
  855. }
  856. #endif
  857. spin_unlock_irqrestore(&priv->lock, flags);
  858. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  859. * atomic, make sure that inta covers all the interrupts that
  860. * we've discovered, even if FH interrupt came in just after
  861. * reading CSR_INT. */
  862. if (inta_fh & CSR49_FH_INT_RX_MASK)
  863. inta |= CSR_INT_BIT_FH_RX;
  864. if (inta_fh & CSR49_FH_INT_TX_MASK)
  865. inta |= CSR_INT_BIT_FH_TX;
  866. /* Now service all interrupt bits discovered above. */
  867. if (inta & CSR_INT_BIT_HW_ERR) {
  868. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  869. /* Tell the device to stop sending interrupts */
  870. iwl_disable_interrupts(priv);
  871. priv->isr_stats.hw++;
  872. iwl_irq_handle_error(priv);
  873. handled |= CSR_INT_BIT_HW_ERR;
  874. return;
  875. }
  876. #ifdef CONFIG_IWLWIFI_DEBUG
  877. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  878. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  879. if (inta & CSR_INT_BIT_SCD) {
  880. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  881. "the frame/frames.\n");
  882. priv->isr_stats.sch++;
  883. }
  884. /* Alive notification via Rx interrupt will do the real work */
  885. if (inta & CSR_INT_BIT_ALIVE) {
  886. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  887. priv->isr_stats.alive++;
  888. }
  889. }
  890. #endif
  891. /* Safely ignore these bits for debug checks below */
  892. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  893. /* HW RF KILL switch toggled */
  894. if (inta & CSR_INT_BIT_RF_KILL) {
  895. int hw_rf_kill = 0;
  896. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  897. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  898. hw_rf_kill = 1;
  899. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  900. hw_rf_kill ? "disable radio" : "enable radio");
  901. priv->isr_stats.rfkill++;
  902. /* driver only loads ucode once setting the interface up.
  903. * the driver allows loading the ucode even if the radio
  904. * is killed. Hence update the killswitch state here. The
  905. * rfkill handler will care about restarting if needed.
  906. */
  907. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  908. if (hw_rf_kill)
  909. set_bit(STATUS_RF_KILL_HW, &priv->status);
  910. else
  911. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  912. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  913. }
  914. handled |= CSR_INT_BIT_RF_KILL;
  915. }
  916. /* Chip got too hot and stopped itself */
  917. if (inta & CSR_INT_BIT_CT_KILL) {
  918. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  919. priv->isr_stats.ctkill++;
  920. handled |= CSR_INT_BIT_CT_KILL;
  921. }
  922. /* Error detected by uCode */
  923. if (inta & CSR_INT_BIT_SW_ERR) {
  924. IWL_ERR(priv, "Microcode SW error detected. "
  925. " Restarting 0x%X.\n", inta);
  926. priv->isr_stats.sw++;
  927. iwl_irq_handle_error(priv);
  928. handled |= CSR_INT_BIT_SW_ERR;
  929. }
  930. /*
  931. * uCode wakes up after power-down sleep.
  932. * Tell device about any new tx or host commands enqueued,
  933. * and about any Rx buffers made available while asleep.
  934. */
  935. if (inta & CSR_INT_BIT_WAKEUP) {
  936. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  937. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  938. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  939. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  940. priv->isr_stats.wakeup++;
  941. handled |= CSR_INT_BIT_WAKEUP;
  942. }
  943. /* All uCode command responses, including Tx command responses,
  944. * Rx "responses" (frame-received notification), and other
  945. * notifications from uCode come through here*/
  946. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  947. iwl_rx_handle(priv);
  948. priv->isr_stats.rx++;
  949. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  950. }
  951. /* This "Tx" DMA channel is used only for loading uCode */
  952. if (inta & CSR_INT_BIT_FH_TX) {
  953. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  954. priv->isr_stats.tx++;
  955. handled |= CSR_INT_BIT_FH_TX;
  956. /* Wake up uCode load routine, now that load is complete */
  957. priv->ucode_write_complete = 1;
  958. wake_up_interruptible(&priv->wait_command_queue);
  959. }
  960. if (inta & ~handled) {
  961. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  962. priv->isr_stats.unhandled++;
  963. }
  964. if (inta & ~(priv->inta_mask)) {
  965. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  966. inta & ~priv->inta_mask);
  967. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  968. }
  969. /* Re-enable all interrupts */
  970. /* only Re-enable if disabled by irq */
  971. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  972. iwl_enable_interrupts(priv);
  973. #ifdef CONFIG_IWLWIFI_DEBUG
  974. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  975. inta = iwl_read32(priv, CSR_INT);
  976. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  977. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  978. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  979. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  980. }
  981. #endif
  982. }
  983. /* tasklet for iwlagn interrupt */
  984. static void iwl_irq_tasklet(struct iwl_priv *priv)
  985. {
  986. u32 inta = 0;
  987. u32 handled = 0;
  988. unsigned long flags;
  989. u32 i;
  990. #ifdef CONFIG_IWLWIFI_DEBUG
  991. u32 inta_mask;
  992. #endif
  993. spin_lock_irqsave(&priv->lock, flags);
  994. /* Ack/clear/reset pending uCode interrupts.
  995. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  996. */
  997. /* There is a hardware bug in the interrupt mask function that some
  998. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  999. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1000. * ICT interrupt handling mechanism has another bug that might cause
  1001. * these unmasked interrupts fail to be detected. We workaround the
  1002. * hardware bugs here by ACKing all the possible interrupts so that
  1003. * interrupt coalescing can still be achieved.
  1004. */
  1005. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1006. inta = priv->_agn.inta;
  1007. #ifdef CONFIG_IWLWIFI_DEBUG
  1008. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1009. /* just for debug */
  1010. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1011. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1012. inta, inta_mask);
  1013. }
  1014. #endif
  1015. spin_unlock_irqrestore(&priv->lock, flags);
  1016. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1017. priv->_agn.inta = 0;
  1018. /* Now service all interrupt bits discovered above. */
  1019. if (inta & CSR_INT_BIT_HW_ERR) {
  1020. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1021. /* Tell the device to stop sending interrupts */
  1022. iwl_disable_interrupts(priv);
  1023. priv->isr_stats.hw++;
  1024. iwl_irq_handle_error(priv);
  1025. handled |= CSR_INT_BIT_HW_ERR;
  1026. return;
  1027. }
  1028. #ifdef CONFIG_IWLWIFI_DEBUG
  1029. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1030. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1031. if (inta & CSR_INT_BIT_SCD) {
  1032. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1033. "the frame/frames.\n");
  1034. priv->isr_stats.sch++;
  1035. }
  1036. /* Alive notification via Rx interrupt will do the real work */
  1037. if (inta & CSR_INT_BIT_ALIVE) {
  1038. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1039. priv->isr_stats.alive++;
  1040. }
  1041. }
  1042. #endif
  1043. /* Safely ignore these bits for debug checks below */
  1044. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1045. /* HW RF KILL switch toggled */
  1046. if (inta & CSR_INT_BIT_RF_KILL) {
  1047. int hw_rf_kill = 0;
  1048. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1049. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1050. hw_rf_kill = 1;
  1051. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1052. hw_rf_kill ? "disable radio" : "enable radio");
  1053. priv->isr_stats.rfkill++;
  1054. /* driver only loads ucode once setting the interface up.
  1055. * the driver allows loading the ucode even if the radio
  1056. * is killed. Hence update the killswitch state here. The
  1057. * rfkill handler will care about restarting if needed.
  1058. */
  1059. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1060. if (hw_rf_kill)
  1061. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1062. else
  1063. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1064. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1065. }
  1066. handled |= CSR_INT_BIT_RF_KILL;
  1067. }
  1068. /* Chip got too hot and stopped itself */
  1069. if (inta & CSR_INT_BIT_CT_KILL) {
  1070. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1071. priv->isr_stats.ctkill++;
  1072. handled |= CSR_INT_BIT_CT_KILL;
  1073. }
  1074. /* Error detected by uCode */
  1075. if (inta & CSR_INT_BIT_SW_ERR) {
  1076. IWL_ERR(priv, "Microcode SW error detected. "
  1077. " Restarting 0x%X.\n", inta);
  1078. priv->isr_stats.sw++;
  1079. iwl_irq_handle_error(priv);
  1080. handled |= CSR_INT_BIT_SW_ERR;
  1081. }
  1082. /* uCode wakes up after power-down sleep */
  1083. if (inta & CSR_INT_BIT_WAKEUP) {
  1084. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1085. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1086. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1087. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1088. priv->isr_stats.wakeup++;
  1089. handled |= CSR_INT_BIT_WAKEUP;
  1090. }
  1091. /* All uCode command responses, including Tx command responses,
  1092. * Rx "responses" (frame-received notification), and other
  1093. * notifications from uCode come through here*/
  1094. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1095. CSR_INT_BIT_RX_PERIODIC)) {
  1096. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1097. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1098. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1099. iwl_write32(priv, CSR_FH_INT_STATUS,
  1100. CSR49_FH_INT_RX_MASK);
  1101. }
  1102. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1103. handled |= CSR_INT_BIT_RX_PERIODIC;
  1104. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1105. }
  1106. /* Sending RX interrupt require many steps to be done in the
  1107. * the device:
  1108. * 1- write interrupt to current index in ICT table.
  1109. * 2- dma RX frame.
  1110. * 3- update RX shared data to indicate last write index.
  1111. * 4- send interrupt.
  1112. * This could lead to RX race, driver could receive RX interrupt
  1113. * but the shared data changes does not reflect this;
  1114. * periodic interrupt will detect any dangling Rx activity.
  1115. */
  1116. /* Disable periodic interrupt; we use it as just a one-shot. */
  1117. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1118. CSR_INT_PERIODIC_DIS);
  1119. iwl_rx_handle(priv);
  1120. /*
  1121. * Enable periodic interrupt in 8 msec only if we received
  1122. * real RX interrupt (instead of just periodic int), to catch
  1123. * any dangling Rx interrupt. If it was just the periodic
  1124. * interrupt, there was no dangling Rx activity, and no need
  1125. * to extend the periodic interrupt; one-shot is enough.
  1126. */
  1127. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1128. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1129. CSR_INT_PERIODIC_ENA);
  1130. priv->isr_stats.rx++;
  1131. }
  1132. /* This "Tx" DMA channel is used only for loading uCode */
  1133. if (inta & CSR_INT_BIT_FH_TX) {
  1134. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1135. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1136. priv->isr_stats.tx++;
  1137. handled |= CSR_INT_BIT_FH_TX;
  1138. /* Wake up uCode load routine, now that load is complete */
  1139. priv->ucode_write_complete = 1;
  1140. wake_up_interruptible(&priv->wait_command_queue);
  1141. }
  1142. if (inta & ~handled) {
  1143. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1144. priv->isr_stats.unhandled++;
  1145. }
  1146. if (inta & ~(priv->inta_mask)) {
  1147. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1148. inta & ~priv->inta_mask);
  1149. }
  1150. /* Re-enable all interrupts */
  1151. /* only Re-enable if disabled by irq */
  1152. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1153. iwl_enable_interrupts(priv);
  1154. }
  1155. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1156. #define ACK_CNT_RATIO (50)
  1157. #define BA_TIMEOUT_CNT (5)
  1158. #define BA_TIMEOUT_MAX (16)
  1159. /**
  1160. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1161. *
  1162. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1163. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1164. * operation state.
  1165. */
  1166. bool iwl_good_ack_health(struct iwl_priv *priv,
  1167. struct iwl_rx_packet *pkt)
  1168. {
  1169. bool rc = true;
  1170. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1171. int ba_timeout_delta;
  1172. actual_ack_cnt_delta =
  1173. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1174. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1175. expected_ack_cnt_delta =
  1176. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1177. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1178. ba_timeout_delta =
  1179. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1180. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1181. if ((priv->_agn.agg_tids_count > 0) &&
  1182. (expected_ack_cnt_delta > 0) &&
  1183. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1184. < ACK_CNT_RATIO) &&
  1185. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1186. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1187. " expected_ack_cnt = %d\n",
  1188. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1189. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1190. /*
  1191. * This is ifdef'ed on DEBUGFS because otherwise the
  1192. * statistics aren't available. If DEBUGFS is set but
  1193. * DEBUG is not, these will just compile out.
  1194. */
  1195. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1196. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1197. IWL_DEBUG_RADIO(priv,
  1198. "ack_or_ba_timeout_collision delta = %d\n",
  1199. priv->_agn.delta_statistics.tx.
  1200. ack_or_ba_timeout_collision);
  1201. #endif
  1202. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1203. ba_timeout_delta);
  1204. if (!actual_ack_cnt_delta &&
  1205. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1206. rc = false;
  1207. }
  1208. return rc;
  1209. }
  1210. /*****************************************************************************
  1211. *
  1212. * sysfs attributes
  1213. *
  1214. *****************************************************************************/
  1215. #ifdef CONFIG_IWLWIFI_DEBUG
  1216. /*
  1217. * The following adds a new attribute to the sysfs representation
  1218. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1219. * used for controlling the debug level.
  1220. *
  1221. * See the level definitions in iwl for details.
  1222. *
  1223. * The debug_level being managed using sysfs below is a per device debug
  1224. * level that is used instead of the global debug level if it (the per
  1225. * device debug level) is set.
  1226. */
  1227. static ssize_t show_debug_level(struct device *d,
  1228. struct device_attribute *attr, char *buf)
  1229. {
  1230. struct iwl_priv *priv = dev_get_drvdata(d);
  1231. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1232. }
  1233. static ssize_t store_debug_level(struct device *d,
  1234. struct device_attribute *attr,
  1235. const char *buf, size_t count)
  1236. {
  1237. struct iwl_priv *priv = dev_get_drvdata(d);
  1238. unsigned long val;
  1239. int ret;
  1240. ret = strict_strtoul(buf, 0, &val);
  1241. if (ret)
  1242. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1243. else {
  1244. priv->debug_level = val;
  1245. if (iwl_alloc_traffic_mem(priv))
  1246. IWL_ERR(priv,
  1247. "Not enough memory to generate traffic log\n");
  1248. }
  1249. return strnlen(buf, count);
  1250. }
  1251. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1252. show_debug_level, store_debug_level);
  1253. #endif /* CONFIG_IWLWIFI_DEBUG */
  1254. static ssize_t show_temperature(struct device *d,
  1255. struct device_attribute *attr, char *buf)
  1256. {
  1257. struct iwl_priv *priv = dev_get_drvdata(d);
  1258. if (!iwl_is_alive(priv))
  1259. return -EAGAIN;
  1260. return sprintf(buf, "%d\n", priv->temperature);
  1261. }
  1262. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1263. static ssize_t show_tx_power(struct device *d,
  1264. struct device_attribute *attr, char *buf)
  1265. {
  1266. struct iwl_priv *priv = dev_get_drvdata(d);
  1267. if (!iwl_is_ready_rf(priv))
  1268. return sprintf(buf, "off\n");
  1269. else
  1270. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1271. }
  1272. static ssize_t store_tx_power(struct device *d,
  1273. struct device_attribute *attr,
  1274. const char *buf, size_t count)
  1275. {
  1276. struct iwl_priv *priv = dev_get_drvdata(d);
  1277. unsigned long val;
  1278. int ret;
  1279. ret = strict_strtoul(buf, 10, &val);
  1280. if (ret)
  1281. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1282. else {
  1283. ret = iwl_set_tx_power(priv, val, false);
  1284. if (ret)
  1285. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1286. ret);
  1287. else
  1288. ret = count;
  1289. }
  1290. return ret;
  1291. }
  1292. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1293. static struct attribute *iwl_sysfs_entries[] = {
  1294. &dev_attr_temperature.attr,
  1295. &dev_attr_tx_power.attr,
  1296. #ifdef CONFIG_IWLWIFI_DEBUG
  1297. &dev_attr_debug_level.attr,
  1298. #endif
  1299. NULL
  1300. };
  1301. static struct attribute_group iwl_attribute_group = {
  1302. .name = NULL, /* put in device directory */
  1303. .attrs = iwl_sysfs_entries,
  1304. };
  1305. /******************************************************************************
  1306. *
  1307. * uCode download functions
  1308. *
  1309. ******************************************************************************/
  1310. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1311. {
  1312. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1313. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1314. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1315. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1316. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1317. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1318. }
  1319. static void iwl_nic_start(struct iwl_priv *priv)
  1320. {
  1321. /* Remove all resets to allow NIC to operate */
  1322. iwl_write32(priv, CSR_RESET, 0);
  1323. }
  1324. struct iwlagn_ucode_capabilities {
  1325. u32 max_probe_length;
  1326. u32 standard_phy_calibration_size;
  1327. bool pan;
  1328. };
  1329. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1330. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1331. struct iwlagn_ucode_capabilities *capa);
  1332. #define UCODE_EXPERIMENTAL_INDEX 100
  1333. #define UCODE_EXPERIMENTAL_TAG "exp"
  1334. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1335. {
  1336. const char *name_pre = priv->cfg->fw_name_pre;
  1337. char tag[8];
  1338. if (first) {
  1339. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1340. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1341. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1342. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1343. #endif
  1344. priv->fw_index = priv->cfg->ucode_api_max;
  1345. sprintf(tag, "%d", priv->fw_index);
  1346. } else {
  1347. priv->fw_index--;
  1348. sprintf(tag, "%d", priv->fw_index);
  1349. }
  1350. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1351. IWL_ERR(priv, "no suitable firmware found!\n");
  1352. return -ENOENT;
  1353. }
  1354. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1355. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1356. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1357. ? "EXPERIMENTAL " : "",
  1358. priv->firmware_name);
  1359. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1360. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1361. iwl_ucode_callback);
  1362. }
  1363. struct iwlagn_firmware_pieces {
  1364. const void *inst, *data, *init, *init_data, *boot;
  1365. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1366. u32 build;
  1367. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1368. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1369. };
  1370. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1371. const struct firmware *ucode_raw,
  1372. struct iwlagn_firmware_pieces *pieces)
  1373. {
  1374. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1375. u32 api_ver, hdr_size;
  1376. const u8 *src;
  1377. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1378. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1379. switch (api_ver) {
  1380. default:
  1381. /*
  1382. * 4965 doesn't revision the firmware file format
  1383. * along with the API version, it always uses v1
  1384. * file format.
  1385. */
  1386. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1387. CSR_HW_REV_TYPE_4965) {
  1388. hdr_size = 28;
  1389. if (ucode_raw->size < hdr_size) {
  1390. IWL_ERR(priv, "File size too small!\n");
  1391. return -EINVAL;
  1392. }
  1393. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1394. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1395. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1396. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1397. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1398. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1399. src = ucode->u.v2.data;
  1400. break;
  1401. }
  1402. /* fall through for 4965 */
  1403. case 0:
  1404. case 1:
  1405. case 2:
  1406. hdr_size = 24;
  1407. if (ucode_raw->size < hdr_size) {
  1408. IWL_ERR(priv, "File size too small!\n");
  1409. return -EINVAL;
  1410. }
  1411. pieces->build = 0;
  1412. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1413. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1414. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1415. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1416. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1417. src = ucode->u.v1.data;
  1418. break;
  1419. }
  1420. /* Verify size of file vs. image size info in file's header */
  1421. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1422. pieces->data_size + pieces->init_size +
  1423. pieces->init_data_size + pieces->boot_size) {
  1424. IWL_ERR(priv,
  1425. "uCode file size %d does not match expected size\n",
  1426. (int)ucode_raw->size);
  1427. return -EINVAL;
  1428. }
  1429. pieces->inst = src;
  1430. src += pieces->inst_size;
  1431. pieces->data = src;
  1432. src += pieces->data_size;
  1433. pieces->init = src;
  1434. src += pieces->init_size;
  1435. pieces->init_data = src;
  1436. src += pieces->init_data_size;
  1437. pieces->boot = src;
  1438. src += pieces->boot_size;
  1439. return 0;
  1440. }
  1441. static int iwlagn_wanted_ucode_alternative = 1;
  1442. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1443. const struct firmware *ucode_raw,
  1444. struct iwlagn_firmware_pieces *pieces,
  1445. struct iwlagn_ucode_capabilities *capa)
  1446. {
  1447. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1448. struct iwl_ucode_tlv *tlv;
  1449. size_t len = ucode_raw->size;
  1450. const u8 *data;
  1451. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1452. u64 alternatives;
  1453. u32 tlv_len;
  1454. enum iwl_ucode_tlv_type tlv_type;
  1455. const u8 *tlv_data;
  1456. if (len < sizeof(*ucode)) {
  1457. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1458. return -EINVAL;
  1459. }
  1460. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1461. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1462. le32_to_cpu(ucode->magic));
  1463. return -EINVAL;
  1464. }
  1465. /*
  1466. * Check which alternatives are present, and "downgrade"
  1467. * when the chosen alternative is not present, warning
  1468. * the user when that happens. Some files may not have
  1469. * any alternatives, so don't warn in that case.
  1470. */
  1471. alternatives = le64_to_cpu(ucode->alternatives);
  1472. tmp = wanted_alternative;
  1473. if (wanted_alternative > 63)
  1474. wanted_alternative = 63;
  1475. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1476. wanted_alternative--;
  1477. if (wanted_alternative && wanted_alternative != tmp)
  1478. IWL_WARN(priv,
  1479. "uCode alternative %d not available, choosing %d\n",
  1480. tmp, wanted_alternative);
  1481. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1482. pieces->build = le32_to_cpu(ucode->build);
  1483. data = ucode->data;
  1484. len -= sizeof(*ucode);
  1485. while (len >= sizeof(*tlv)) {
  1486. u16 tlv_alt;
  1487. len -= sizeof(*tlv);
  1488. tlv = (void *)data;
  1489. tlv_len = le32_to_cpu(tlv->length);
  1490. tlv_type = le16_to_cpu(tlv->type);
  1491. tlv_alt = le16_to_cpu(tlv->alternative);
  1492. tlv_data = tlv->data;
  1493. if (len < tlv_len) {
  1494. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1495. len, tlv_len);
  1496. return -EINVAL;
  1497. }
  1498. len -= ALIGN(tlv_len, 4);
  1499. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1500. /*
  1501. * Alternative 0 is always valid.
  1502. *
  1503. * Skip alternative TLVs that are not selected.
  1504. */
  1505. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1506. continue;
  1507. switch (tlv_type) {
  1508. case IWL_UCODE_TLV_INST:
  1509. pieces->inst = tlv_data;
  1510. pieces->inst_size = tlv_len;
  1511. break;
  1512. case IWL_UCODE_TLV_DATA:
  1513. pieces->data = tlv_data;
  1514. pieces->data_size = tlv_len;
  1515. break;
  1516. case IWL_UCODE_TLV_INIT:
  1517. pieces->init = tlv_data;
  1518. pieces->init_size = tlv_len;
  1519. break;
  1520. case IWL_UCODE_TLV_INIT_DATA:
  1521. pieces->init_data = tlv_data;
  1522. pieces->init_data_size = tlv_len;
  1523. break;
  1524. case IWL_UCODE_TLV_BOOT:
  1525. pieces->boot = tlv_data;
  1526. pieces->boot_size = tlv_len;
  1527. break;
  1528. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1529. if (tlv_len != sizeof(u32))
  1530. goto invalid_tlv_len;
  1531. capa->max_probe_length =
  1532. le32_to_cpup((__le32 *)tlv_data);
  1533. break;
  1534. case IWL_UCODE_TLV_PAN:
  1535. if (tlv_len)
  1536. goto invalid_tlv_len;
  1537. capa->pan = true;
  1538. break;
  1539. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1540. if (tlv_len != sizeof(u32))
  1541. goto invalid_tlv_len;
  1542. pieces->init_evtlog_ptr =
  1543. le32_to_cpup((__le32 *)tlv_data);
  1544. break;
  1545. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1546. if (tlv_len != sizeof(u32))
  1547. goto invalid_tlv_len;
  1548. pieces->init_evtlog_size =
  1549. le32_to_cpup((__le32 *)tlv_data);
  1550. break;
  1551. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1552. if (tlv_len != sizeof(u32))
  1553. goto invalid_tlv_len;
  1554. pieces->init_errlog_ptr =
  1555. le32_to_cpup((__le32 *)tlv_data);
  1556. break;
  1557. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1558. if (tlv_len != sizeof(u32))
  1559. goto invalid_tlv_len;
  1560. pieces->inst_evtlog_ptr =
  1561. le32_to_cpup((__le32 *)tlv_data);
  1562. break;
  1563. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1564. if (tlv_len != sizeof(u32))
  1565. goto invalid_tlv_len;
  1566. pieces->inst_evtlog_size =
  1567. le32_to_cpup((__le32 *)tlv_data);
  1568. break;
  1569. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1570. if (tlv_len != sizeof(u32))
  1571. goto invalid_tlv_len;
  1572. pieces->inst_errlog_ptr =
  1573. le32_to_cpup((__le32 *)tlv_data);
  1574. break;
  1575. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1576. if (tlv_len)
  1577. goto invalid_tlv_len;
  1578. priv->enhance_sensitivity_table = true;
  1579. break;
  1580. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1581. if (tlv_len != sizeof(u32))
  1582. goto invalid_tlv_len;
  1583. capa->standard_phy_calibration_size =
  1584. le32_to_cpup((__le32 *)tlv_data);
  1585. break;
  1586. default:
  1587. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1588. break;
  1589. }
  1590. }
  1591. if (len) {
  1592. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1593. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1594. return -EINVAL;
  1595. }
  1596. return 0;
  1597. invalid_tlv_len:
  1598. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1599. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1600. return -EINVAL;
  1601. }
  1602. /**
  1603. * iwl_ucode_callback - callback when firmware was loaded
  1604. *
  1605. * If loaded successfully, copies the firmware into buffers
  1606. * for the card to fetch (via DMA).
  1607. */
  1608. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1609. {
  1610. struct iwl_priv *priv = context;
  1611. struct iwl_ucode_header *ucode;
  1612. int err;
  1613. struct iwlagn_firmware_pieces pieces;
  1614. const unsigned int api_max = priv->cfg->ucode_api_max;
  1615. const unsigned int api_min = priv->cfg->ucode_api_min;
  1616. u32 api_ver;
  1617. char buildstr[25];
  1618. u32 build;
  1619. struct iwlagn_ucode_capabilities ucode_capa = {
  1620. .max_probe_length = 200,
  1621. .standard_phy_calibration_size =
  1622. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1623. };
  1624. memset(&pieces, 0, sizeof(pieces));
  1625. if (!ucode_raw) {
  1626. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1627. IWL_ERR(priv,
  1628. "request for firmware file '%s' failed.\n",
  1629. priv->firmware_name);
  1630. goto try_again;
  1631. }
  1632. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1633. priv->firmware_name, ucode_raw->size);
  1634. /* Make sure that we got at least the API version number */
  1635. if (ucode_raw->size < 4) {
  1636. IWL_ERR(priv, "File size way too small!\n");
  1637. goto try_again;
  1638. }
  1639. /* Data from ucode file: header followed by uCode images */
  1640. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1641. if (ucode->ver)
  1642. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1643. else
  1644. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1645. &ucode_capa);
  1646. if (err)
  1647. goto try_again;
  1648. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1649. build = pieces.build;
  1650. /*
  1651. * api_ver should match the api version forming part of the
  1652. * firmware filename ... but we don't check for that and only rely
  1653. * on the API version read from firmware header from here on forward
  1654. */
  1655. /* no api version check required for experimental uCode */
  1656. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1657. if (api_ver < api_min || api_ver > api_max) {
  1658. IWL_ERR(priv,
  1659. "Driver unable to support your firmware API. "
  1660. "Driver supports v%u, firmware is v%u.\n",
  1661. api_max, api_ver);
  1662. goto try_again;
  1663. }
  1664. if (api_ver != api_max)
  1665. IWL_ERR(priv,
  1666. "Firmware has old API version. Expected v%u, "
  1667. "got v%u. New firmware can be obtained "
  1668. "from http://www.intellinuxwireless.org.\n",
  1669. api_max, api_ver);
  1670. }
  1671. if (build)
  1672. sprintf(buildstr, " build %u%s", build,
  1673. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1674. ? " (EXP)" : "");
  1675. else
  1676. buildstr[0] = '\0';
  1677. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1678. IWL_UCODE_MAJOR(priv->ucode_ver),
  1679. IWL_UCODE_MINOR(priv->ucode_ver),
  1680. IWL_UCODE_API(priv->ucode_ver),
  1681. IWL_UCODE_SERIAL(priv->ucode_ver),
  1682. buildstr);
  1683. snprintf(priv->hw->wiphy->fw_version,
  1684. sizeof(priv->hw->wiphy->fw_version),
  1685. "%u.%u.%u.%u%s",
  1686. IWL_UCODE_MAJOR(priv->ucode_ver),
  1687. IWL_UCODE_MINOR(priv->ucode_ver),
  1688. IWL_UCODE_API(priv->ucode_ver),
  1689. IWL_UCODE_SERIAL(priv->ucode_ver),
  1690. buildstr);
  1691. /*
  1692. * For any of the failures below (before allocating pci memory)
  1693. * we will try to load a version with a smaller API -- maybe the
  1694. * user just got a corrupted version of the latest API.
  1695. */
  1696. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1697. priv->ucode_ver);
  1698. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1699. pieces.inst_size);
  1700. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1701. pieces.data_size);
  1702. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1703. pieces.init_size);
  1704. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1705. pieces.init_data_size);
  1706. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1707. pieces.boot_size);
  1708. /* Verify that uCode images will fit in card's SRAM */
  1709. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1710. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1711. pieces.inst_size);
  1712. goto try_again;
  1713. }
  1714. if (pieces.data_size > priv->hw_params.max_data_size) {
  1715. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1716. pieces.data_size);
  1717. goto try_again;
  1718. }
  1719. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1720. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1721. pieces.init_size);
  1722. goto try_again;
  1723. }
  1724. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1725. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1726. pieces.init_data_size);
  1727. goto try_again;
  1728. }
  1729. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1730. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1731. pieces.boot_size);
  1732. goto try_again;
  1733. }
  1734. /* Allocate ucode buffers for card's bus-master loading ... */
  1735. /* Runtime instructions and 2 copies of data:
  1736. * 1) unmodified from disk
  1737. * 2) backup cache for save/restore during power-downs */
  1738. priv->ucode_code.len = pieces.inst_size;
  1739. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1740. priv->ucode_data.len = pieces.data_size;
  1741. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1742. priv->ucode_data_backup.len = pieces.data_size;
  1743. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1744. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1745. !priv->ucode_data_backup.v_addr)
  1746. goto err_pci_alloc;
  1747. /* Initialization instructions and data */
  1748. if (pieces.init_size && pieces.init_data_size) {
  1749. priv->ucode_init.len = pieces.init_size;
  1750. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1751. priv->ucode_init_data.len = pieces.init_data_size;
  1752. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1753. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1754. goto err_pci_alloc;
  1755. }
  1756. /* Bootstrap (instructions only, no data) */
  1757. if (pieces.boot_size) {
  1758. priv->ucode_boot.len = pieces.boot_size;
  1759. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1760. if (!priv->ucode_boot.v_addr)
  1761. goto err_pci_alloc;
  1762. }
  1763. /* Now that we can no longer fail, copy information */
  1764. /*
  1765. * The (size - 16) / 12 formula is based on the information recorded
  1766. * for each event, which is of mode 1 (including timestamp) for all
  1767. * new microcodes that include this information.
  1768. */
  1769. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1770. if (pieces.init_evtlog_size)
  1771. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1772. else
  1773. priv->_agn.init_evtlog_size =
  1774. priv->cfg->base_params->max_event_log_size;
  1775. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1776. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1777. if (pieces.inst_evtlog_size)
  1778. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1779. else
  1780. priv->_agn.inst_evtlog_size =
  1781. priv->cfg->base_params->max_event_log_size;
  1782. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1783. if (ucode_capa.pan) {
  1784. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1785. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1786. } else
  1787. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1788. /* Copy images into buffers for card's bus-master reads ... */
  1789. /* Runtime instructions (first block of data in file) */
  1790. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1791. pieces.inst_size);
  1792. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1793. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1794. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1795. /*
  1796. * Runtime data
  1797. * NOTE: Copy into backup buffer will be done in iwl_up()
  1798. */
  1799. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1800. pieces.data_size);
  1801. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1802. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1803. /* Initialization instructions */
  1804. if (pieces.init_size) {
  1805. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1806. pieces.init_size);
  1807. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1808. }
  1809. /* Initialization data */
  1810. if (pieces.init_data_size) {
  1811. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1812. pieces.init_data_size);
  1813. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1814. pieces.init_data_size);
  1815. }
  1816. /* Bootstrap instructions */
  1817. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1818. pieces.boot_size);
  1819. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1820. /*
  1821. * figure out the offset of chain noise reset and gain commands
  1822. * base on the size of standard phy calibration commands table size
  1823. */
  1824. if (ucode_capa.standard_phy_calibration_size >
  1825. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1826. ucode_capa.standard_phy_calibration_size =
  1827. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1828. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1829. ucode_capa.standard_phy_calibration_size;
  1830. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1831. ucode_capa.standard_phy_calibration_size + 1;
  1832. /**************************************************
  1833. * This is still part of probe() in a sense...
  1834. *
  1835. * 9. Setup and register with mac80211 and debugfs
  1836. **************************************************/
  1837. err = iwl_mac_setup_register(priv, &ucode_capa);
  1838. if (err)
  1839. goto out_unbind;
  1840. err = iwl_dbgfs_register(priv, DRV_NAME);
  1841. if (err)
  1842. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1843. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1844. &iwl_attribute_group);
  1845. if (err) {
  1846. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1847. goto out_unbind;
  1848. }
  1849. /* We have our copies now, allow OS release its copies */
  1850. release_firmware(ucode_raw);
  1851. complete(&priv->_agn.firmware_loading_complete);
  1852. return;
  1853. try_again:
  1854. /* try next, if any */
  1855. if (iwl_request_firmware(priv, false))
  1856. goto out_unbind;
  1857. release_firmware(ucode_raw);
  1858. return;
  1859. err_pci_alloc:
  1860. IWL_ERR(priv, "failed to allocate pci memory\n");
  1861. iwl_dealloc_ucode_pci(priv);
  1862. out_unbind:
  1863. complete(&priv->_agn.firmware_loading_complete);
  1864. device_release_driver(&priv->pci_dev->dev);
  1865. release_firmware(ucode_raw);
  1866. }
  1867. static const char *desc_lookup_text[] = {
  1868. "OK",
  1869. "FAIL",
  1870. "BAD_PARAM",
  1871. "BAD_CHECKSUM",
  1872. "NMI_INTERRUPT_WDG",
  1873. "SYSASSERT",
  1874. "FATAL_ERROR",
  1875. "BAD_COMMAND",
  1876. "HW_ERROR_TUNE_LOCK",
  1877. "HW_ERROR_TEMPERATURE",
  1878. "ILLEGAL_CHAN_FREQ",
  1879. "VCC_NOT_STABLE",
  1880. "FH_ERROR",
  1881. "NMI_INTERRUPT_HOST",
  1882. "NMI_INTERRUPT_ACTION_PT",
  1883. "NMI_INTERRUPT_UNKNOWN",
  1884. "UCODE_VERSION_MISMATCH",
  1885. "HW_ERROR_ABS_LOCK",
  1886. "HW_ERROR_CAL_LOCK_FAIL",
  1887. "NMI_INTERRUPT_INST_ACTION_PT",
  1888. "NMI_INTERRUPT_DATA_ACTION_PT",
  1889. "NMI_TRM_HW_ER",
  1890. "NMI_INTERRUPT_TRM",
  1891. "NMI_INTERRUPT_BREAK_POINT"
  1892. "DEBUG_0",
  1893. "DEBUG_1",
  1894. "DEBUG_2",
  1895. "DEBUG_3",
  1896. };
  1897. static struct { char *name; u8 num; } advanced_lookup[] = {
  1898. { "NMI_INTERRUPT_WDG", 0x34 },
  1899. { "SYSASSERT", 0x35 },
  1900. { "UCODE_VERSION_MISMATCH", 0x37 },
  1901. { "BAD_COMMAND", 0x38 },
  1902. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1903. { "FATAL_ERROR", 0x3D },
  1904. { "NMI_TRM_HW_ERR", 0x46 },
  1905. { "NMI_INTERRUPT_TRM", 0x4C },
  1906. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1907. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1908. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1909. { "NMI_INTERRUPT_HOST", 0x66 },
  1910. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1911. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1912. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1913. { "ADVANCED_SYSASSERT", 0 },
  1914. };
  1915. static const char *desc_lookup(u32 num)
  1916. {
  1917. int i;
  1918. int max = ARRAY_SIZE(desc_lookup_text);
  1919. if (num < max)
  1920. return desc_lookup_text[num];
  1921. max = ARRAY_SIZE(advanced_lookup) - 1;
  1922. for (i = 0; i < max; i++) {
  1923. if (advanced_lookup[i].num == num)
  1924. break;;
  1925. }
  1926. return advanced_lookup[i].name;
  1927. }
  1928. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1929. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1930. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1931. {
  1932. u32 data2, line;
  1933. u32 desc, time, count, base, data1;
  1934. u32 blink1, blink2, ilink1, ilink2;
  1935. u32 pc, hcmd;
  1936. if (priv->ucode_type == UCODE_INIT) {
  1937. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1938. if (!base)
  1939. base = priv->_agn.init_errlog_ptr;
  1940. } else {
  1941. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1942. if (!base)
  1943. base = priv->_agn.inst_errlog_ptr;
  1944. }
  1945. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1946. IWL_ERR(priv,
  1947. "Not valid error log pointer 0x%08X for %s uCode\n",
  1948. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1949. return;
  1950. }
  1951. count = iwl_read_targ_mem(priv, base);
  1952. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1953. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1954. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1955. priv->status, count);
  1956. }
  1957. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1958. priv->isr_stats.err_code = desc;
  1959. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1960. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1961. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1962. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1963. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1964. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1965. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1966. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1967. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1968. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1969. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1970. blink1, blink2, ilink1, ilink2);
  1971. IWL_ERR(priv, "Desc Time "
  1972. "data1 data2 line\n");
  1973. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1974. desc_lookup(desc), desc, time, data1, data2, line);
  1975. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1976. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1977. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1978. }
  1979. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1980. /**
  1981. * iwl_print_event_log - Dump error event log to syslog
  1982. *
  1983. */
  1984. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1985. u32 num_events, u32 mode,
  1986. int pos, char **buf, size_t bufsz)
  1987. {
  1988. u32 i;
  1989. u32 base; /* SRAM byte address of event log header */
  1990. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1991. u32 ptr; /* SRAM byte address of log data */
  1992. u32 ev, time, data; /* event log data */
  1993. unsigned long reg_flags;
  1994. if (num_events == 0)
  1995. return pos;
  1996. if (priv->ucode_type == UCODE_INIT) {
  1997. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1998. if (!base)
  1999. base = priv->_agn.init_evtlog_ptr;
  2000. } else {
  2001. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2002. if (!base)
  2003. base = priv->_agn.inst_evtlog_ptr;
  2004. }
  2005. if (mode == 0)
  2006. event_size = 2 * sizeof(u32);
  2007. else
  2008. event_size = 3 * sizeof(u32);
  2009. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2010. /* Make sure device is powered up for SRAM reads */
  2011. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2012. iwl_grab_nic_access(priv);
  2013. /* Set starting address; reads will auto-increment */
  2014. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2015. rmb();
  2016. /* "time" is actually "data" for mode 0 (no timestamp).
  2017. * place event id # at far right for easier visual parsing. */
  2018. for (i = 0; i < num_events; i++) {
  2019. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2020. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2021. if (mode == 0) {
  2022. /* data, ev */
  2023. if (bufsz) {
  2024. pos += scnprintf(*buf + pos, bufsz - pos,
  2025. "EVT_LOG:0x%08x:%04u\n",
  2026. time, ev);
  2027. } else {
  2028. trace_iwlwifi_dev_ucode_event(priv, 0,
  2029. time, ev);
  2030. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2031. time, ev);
  2032. }
  2033. } else {
  2034. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2035. if (bufsz) {
  2036. pos += scnprintf(*buf + pos, bufsz - pos,
  2037. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2038. time, data, ev);
  2039. } else {
  2040. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2041. time, data, ev);
  2042. trace_iwlwifi_dev_ucode_event(priv, time,
  2043. data, ev);
  2044. }
  2045. }
  2046. }
  2047. /* Allow device to power down */
  2048. iwl_release_nic_access(priv);
  2049. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2050. return pos;
  2051. }
  2052. /**
  2053. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2054. */
  2055. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2056. u32 num_wraps, u32 next_entry,
  2057. u32 size, u32 mode,
  2058. int pos, char **buf, size_t bufsz)
  2059. {
  2060. /*
  2061. * display the newest DEFAULT_LOG_ENTRIES entries
  2062. * i.e the entries just before the next ont that uCode would fill.
  2063. */
  2064. if (num_wraps) {
  2065. if (next_entry < size) {
  2066. pos = iwl_print_event_log(priv,
  2067. capacity - (size - next_entry),
  2068. size - next_entry, mode,
  2069. pos, buf, bufsz);
  2070. pos = iwl_print_event_log(priv, 0,
  2071. next_entry, mode,
  2072. pos, buf, bufsz);
  2073. } else
  2074. pos = iwl_print_event_log(priv, next_entry - size,
  2075. size, mode, pos, buf, bufsz);
  2076. } else {
  2077. if (next_entry < size) {
  2078. pos = iwl_print_event_log(priv, 0, next_entry,
  2079. mode, pos, buf, bufsz);
  2080. } else {
  2081. pos = iwl_print_event_log(priv, next_entry - size,
  2082. size, mode, pos, buf, bufsz);
  2083. }
  2084. }
  2085. return pos;
  2086. }
  2087. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2088. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2089. char **buf, bool display)
  2090. {
  2091. u32 base; /* SRAM byte address of event log header */
  2092. u32 capacity; /* event log capacity in # entries */
  2093. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2094. u32 num_wraps; /* # times uCode wrapped to top of log */
  2095. u32 next_entry; /* index of next entry to be written by uCode */
  2096. u32 size; /* # entries that we'll print */
  2097. u32 logsize;
  2098. int pos = 0;
  2099. size_t bufsz = 0;
  2100. if (priv->ucode_type == UCODE_INIT) {
  2101. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2102. logsize = priv->_agn.init_evtlog_size;
  2103. if (!base)
  2104. base = priv->_agn.init_evtlog_ptr;
  2105. } else {
  2106. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2107. logsize = priv->_agn.inst_evtlog_size;
  2108. if (!base)
  2109. base = priv->_agn.inst_evtlog_ptr;
  2110. }
  2111. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2112. IWL_ERR(priv,
  2113. "Invalid event log pointer 0x%08X for %s uCode\n",
  2114. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2115. return -EINVAL;
  2116. }
  2117. /* event log header */
  2118. capacity = iwl_read_targ_mem(priv, base);
  2119. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2120. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2121. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2122. if (capacity > logsize) {
  2123. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2124. capacity, logsize);
  2125. capacity = logsize;
  2126. }
  2127. if (next_entry > logsize) {
  2128. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2129. next_entry, logsize);
  2130. next_entry = logsize;
  2131. }
  2132. size = num_wraps ? capacity : next_entry;
  2133. /* bail out if nothing in log */
  2134. if (size == 0) {
  2135. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2136. return pos;
  2137. }
  2138. /* enable/disable bt channel inhibition */
  2139. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2140. #ifdef CONFIG_IWLWIFI_DEBUG
  2141. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2142. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2143. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2144. #else
  2145. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2146. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2147. #endif
  2148. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2149. size);
  2150. #ifdef CONFIG_IWLWIFI_DEBUG
  2151. if (display) {
  2152. if (full_log)
  2153. bufsz = capacity * 48;
  2154. else
  2155. bufsz = size * 48;
  2156. *buf = kmalloc(bufsz, GFP_KERNEL);
  2157. if (!*buf)
  2158. return -ENOMEM;
  2159. }
  2160. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2161. /*
  2162. * if uCode has wrapped back to top of log,
  2163. * start at the oldest entry,
  2164. * i.e the next one that uCode would fill.
  2165. */
  2166. if (num_wraps)
  2167. pos = iwl_print_event_log(priv, next_entry,
  2168. capacity - next_entry, mode,
  2169. pos, buf, bufsz);
  2170. /* (then/else) start at top of log */
  2171. pos = iwl_print_event_log(priv, 0,
  2172. next_entry, mode, pos, buf, bufsz);
  2173. } else
  2174. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2175. next_entry, size, mode,
  2176. pos, buf, bufsz);
  2177. #else
  2178. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2179. next_entry, size, mode,
  2180. pos, buf, bufsz);
  2181. #endif
  2182. return pos;
  2183. }
  2184. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2185. {
  2186. struct iwl_ct_kill_config cmd;
  2187. struct iwl_ct_kill_throttling_config adv_cmd;
  2188. unsigned long flags;
  2189. int ret = 0;
  2190. spin_lock_irqsave(&priv->lock, flags);
  2191. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2192. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2193. spin_unlock_irqrestore(&priv->lock, flags);
  2194. priv->thermal_throttle.ct_kill_toggle = false;
  2195. if (priv->cfg->base_params->support_ct_kill_exit) {
  2196. adv_cmd.critical_temperature_enter =
  2197. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2198. adv_cmd.critical_temperature_exit =
  2199. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2200. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2201. sizeof(adv_cmd), &adv_cmd);
  2202. if (ret)
  2203. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2204. else
  2205. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2206. "succeeded, "
  2207. "critical temperature enter is %d,"
  2208. "exit is %d\n",
  2209. priv->hw_params.ct_kill_threshold,
  2210. priv->hw_params.ct_kill_exit_threshold);
  2211. } else {
  2212. cmd.critical_temperature_R =
  2213. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2214. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2215. sizeof(cmd), &cmd);
  2216. if (ret)
  2217. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2218. else
  2219. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2220. "succeeded, "
  2221. "critical temperature is %d\n",
  2222. priv->hw_params.ct_kill_threshold);
  2223. }
  2224. }
  2225. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2226. {
  2227. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2228. struct iwl_host_cmd cmd = {
  2229. .id = CALIBRATION_CFG_CMD,
  2230. .len = sizeof(struct iwl_calib_cfg_cmd),
  2231. .data = &calib_cfg_cmd,
  2232. };
  2233. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2234. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2235. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2236. return iwl_send_cmd(priv, &cmd);
  2237. }
  2238. /**
  2239. * iwl_alive_start - called after REPLY_ALIVE notification received
  2240. * from protocol/runtime uCode (initialization uCode's
  2241. * Alive gets handled by iwl_init_alive_start()).
  2242. */
  2243. static void iwl_alive_start(struct iwl_priv *priv)
  2244. {
  2245. int ret = 0;
  2246. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2247. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2248. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2249. /* We had an error bringing up the hardware, so take it
  2250. * all the way back down so we can try again */
  2251. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2252. goto restart;
  2253. }
  2254. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2255. * This is a paranoid check, because we would not have gotten the
  2256. * "runtime" alive if code weren't properly loaded. */
  2257. if (iwl_verify_ucode(priv)) {
  2258. /* Runtime instruction load was bad;
  2259. * take it all the way back down so we can try again */
  2260. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2261. goto restart;
  2262. }
  2263. ret = priv->cfg->ops->lib->alive_notify(priv);
  2264. if (ret) {
  2265. IWL_WARN(priv,
  2266. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2267. goto restart;
  2268. }
  2269. /* After the ALIVE response, we can send host commands to the uCode */
  2270. set_bit(STATUS_ALIVE, &priv->status);
  2271. /* Enable watchdog to monitor the driver tx queues */
  2272. iwl_setup_watchdog(priv);
  2273. if (iwl_is_rfkill(priv))
  2274. return;
  2275. /* download priority table before any calibration request */
  2276. if (priv->cfg->bt_params &&
  2277. priv->cfg->bt_params->advanced_bt_coexist) {
  2278. /* Configure Bluetooth device coexistence support */
  2279. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2280. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2281. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2282. priv->cfg->ops->hcmd->send_bt_config(priv);
  2283. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2284. iwlagn_send_prio_tbl(priv);
  2285. /* FIXME: w/a to force change uCode BT state machine */
  2286. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2287. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2288. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2289. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2290. }
  2291. if (priv->hw_params.calib_rt_cfg)
  2292. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2293. ieee80211_wake_queues(priv->hw);
  2294. priv->active_rate = IWL_RATES_MASK;
  2295. /* Configure Tx antenna selection based on H/W config */
  2296. if (priv->cfg->ops->hcmd->set_tx_ant)
  2297. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2298. if (iwl_is_associated_ctx(ctx)) {
  2299. struct iwl_rxon_cmd *active_rxon =
  2300. (struct iwl_rxon_cmd *)&ctx->active;
  2301. /* apply any changes in staging */
  2302. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2303. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2304. } else {
  2305. struct iwl_rxon_context *tmp;
  2306. /* Initialize our rx_config data */
  2307. for_each_context(priv, tmp)
  2308. iwl_connection_init_rx_config(priv, tmp);
  2309. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2310. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2311. }
  2312. if (priv->cfg->bt_params &&
  2313. !priv->cfg->bt_params->advanced_bt_coexist) {
  2314. /* Configure Bluetooth device coexistence support */
  2315. priv->cfg->ops->hcmd->send_bt_config(priv);
  2316. }
  2317. iwl_reset_run_time_calib(priv);
  2318. set_bit(STATUS_READY, &priv->status);
  2319. /* Configure the adapter for unassociated operation */
  2320. iwlcore_commit_rxon(priv, ctx);
  2321. /* At this point, the NIC is initialized and operational */
  2322. iwl_rf_kill_ct_config(priv);
  2323. iwl_leds_init(priv);
  2324. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2325. wake_up_interruptible(&priv->wait_command_queue);
  2326. iwl_power_update_mode(priv, true);
  2327. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2328. return;
  2329. restart:
  2330. queue_work(priv->workqueue, &priv->restart);
  2331. }
  2332. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2333. static void __iwl_down(struct iwl_priv *priv)
  2334. {
  2335. unsigned long flags;
  2336. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2337. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2338. iwl_scan_cancel_timeout(priv, 200);
  2339. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2340. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2341. * to prevent rearm timer */
  2342. del_timer_sync(&priv->watchdog);
  2343. iwl_clear_ucode_stations(priv, NULL);
  2344. iwl_dealloc_bcast_stations(priv);
  2345. iwl_clear_driver_stations(priv);
  2346. /* reset BT coex data */
  2347. priv->bt_status = 0;
  2348. if (priv->cfg->bt_params)
  2349. priv->bt_traffic_load =
  2350. priv->cfg->bt_params->bt_init_traffic_load;
  2351. else
  2352. priv->bt_traffic_load = 0;
  2353. priv->bt_sco_active = false;
  2354. priv->bt_full_concurrent = false;
  2355. priv->bt_ci_compliance = 0;
  2356. /* Unblock any waiting calls */
  2357. wake_up_interruptible_all(&priv->wait_command_queue);
  2358. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2359. * exiting the module */
  2360. if (!exit_pending)
  2361. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2362. /* stop and reset the on-board processor */
  2363. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2364. /* tell the device to stop sending interrupts */
  2365. spin_lock_irqsave(&priv->lock, flags);
  2366. iwl_disable_interrupts(priv);
  2367. spin_unlock_irqrestore(&priv->lock, flags);
  2368. iwl_synchronize_irq(priv);
  2369. if (priv->mac80211_registered)
  2370. ieee80211_stop_queues(priv->hw);
  2371. /* If we have not previously called iwl_init() then
  2372. * clear all bits but the RF Kill bit and return */
  2373. if (!iwl_is_init(priv)) {
  2374. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2375. STATUS_RF_KILL_HW |
  2376. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2377. STATUS_GEO_CONFIGURED |
  2378. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2379. STATUS_EXIT_PENDING;
  2380. goto exit;
  2381. }
  2382. /* ...otherwise clear out all the status bits but the RF Kill
  2383. * bit and continue taking the NIC down. */
  2384. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2385. STATUS_RF_KILL_HW |
  2386. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2387. STATUS_GEO_CONFIGURED |
  2388. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2389. STATUS_FW_ERROR |
  2390. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2391. STATUS_EXIT_PENDING;
  2392. /* device going down, Stop using ICT table */
  2393. if (priv->cfg->ops->lib->isr_ops.disable)
  2394. priv->cfg->ops->lib->isr_ops.disable(priv);
  2395. iwlagn_txq_ctx_stop(priv);
  2396. iwlagn_rxq_stop(priv);
  2397. /* Power-down device's busmaster DMA clocks */
  2398. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2399. udelay(5);
  2400. /* Make sure (redundant) we've released our request to stay awake */
  2401. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2402. /* Stop the device, and put it in low power state */
  2403. iwl_apm_stop(priv);
  2404. exit:
  2405. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2406. dev_kfree_skb(priv->beacon_skb);
  2407. priv->beacon_skb = NULL;
  2408. /* clear out any free frames */
  2409. iwl_clear_free_frames(priv);
  2410. }
  2411. static void iwl_down(struct iwl_priv *priv)
  2412. {
  2413. mutex_lock(&priv->mutex);
  2414. __iwl_down(priv);
  2415. mutex_unlock(&priv->mutex);
  2416. iwl_cancel_deferred_work(priv);
  2417. }
  2418. #define HW_READY_TIMEOUT (50)
  2419. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2420. {
  2421. int ret = 0;
  2422. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2423. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2424. /* See if we got it */
  2425. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2426. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2427. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2428. HW_READY_TIMEOUT);
  2429. if (ret != -ETIMEDOUT)
  2430. priv->hw_ready = true;
  2431. else
  2432. priv->hw_ready = false;
  2433. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2434. (priv->hw_ready == 1) ? "ready" : "not ready");
  2435. return ret;
  2436. }
  2437. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2438. {
  2439. int ret = 0;
  2440. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2441. ret = iwl_set_hw_ready(priv);
  2442. if (priv->hw_ready)
  2443. return ret;
  2444. /* If HW is not ready, prepare the conditions to check again */
  2445. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2446. CSR_HW_IF_CONFIG_REG_PREPARE);
  2447. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2448. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2449. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2450. /* HW should be ready by now, check again. */
  2451. if (ret != -ETIMEDOUT)
  2452. iwl_set_hw_ready(priv);
  2453. return ret;
  2454. }
  2455. #define MAX_HW_RESTARTS 5
  2456. static int __iwl_up(struct iwl_priv *priv)
  2457. {
  2458. struct iwl_rxon_context *ctx;
  2459. int i;
  2460. int ret;
  2461. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2462. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2463. return -EIO;
  2464. }
  2465. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2466. IWL_ERR(priv, "ucode not available for device bringup\n");
  2467. return -EIO;
  2468. }
  2469. for_each_context(priv, ctx) {
  2470. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2471. if (ret) {
  2472. iwl_dealloc_bcast_stations(priv);
  2473. return ret;
  2474. }
  2475. }
  2476. iwl_prepare_card_hw(priv);
  2477. if (!priv->hw_ready) {
  2478. IWL_WARN(priv, "Exit HW not ready\n");
  2479. return -EIO;
  2480. }
  2481. /* If platform's RF_KILL switch is NOT set to KILL */
  2482. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2483. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2484. else
  2485. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2486. if (iwl_is_rfkill(priv)) {
  2487. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2488. iwl_enable_interrupts(priv);
  2489. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2490. return 0;
  2491. }
  2492. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2493. /* must be initialised before iwl_hw_nic_init */
  2494. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2495. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2496. else
  2497. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2498. ret = iwlagn_hw_nic_init(priv);
  2499. if (ret) {
  2500. IWL_ERR(priv, "Unable to init nic\n");
  2501. return ret;
  2502. }
  2503. /* make sure rfkill handshake bits are cleared */
  2504. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2505. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2506. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2507. /* clear (again), then enable host interrupts */
  2508. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2509. iwl_enable_interrupts(priv);
  2510. /* really make sure rfkill handshake bits are cleared */
  2511. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2512. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2513. /* Copy original ucode data image from disk into backup cache.
  2514. * This will be used to initialize the on-board processor's
  2515. * data SRAM for a clean start when the runtime program first loads. */
  2516. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2517. priv->ucode_data.len);
  2518. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2519. /* load bootstrap state machine,
  2520. * load bootstrap program into processor's memory,
  2521. * prepare to load the "initialize" uCode */
  2522. ret = priv->cfg->ops->lib->load_ucode(priv);
  2523. if (ret) {
  2524. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2525. ret);
  2526. continue;
  2527. }
  2528. /* start card; "initialize" will load runtime ucode */
  2529. iwl_nic_start(priv);
  2530. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2531. return 0;
  2532. }
  2533. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2534. __iwl_down(priv);
  2535. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2536. /* tried to restart and config the device for as long as our
  2537. * patience could withstand */
  2538. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2539. return -EIO;
  2540. }
  2541. /*****************************************************************************
  2542. *
  2543. * Workqueue callbacks
  2544. *
  2545. *****************************************************************************/
  2546. static void iwl_bg_init_alive_start(struct work_struct *data)
  2547. {
  2548. struct iwl_priv *priv =
  2549. container_of(data, struct iwl_priv, init_alive_start.work);
  2550. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2551. return;
  2552. mutex_lock(&priv->mutex);
  2553. priv->cfg->ops->lib->init_alive_start(priv);
  2554. mutex_unlock(&priv->mutex);
  2555. }
  2556. static void iwl_bg_alive_start(struct work_struct *data)
  2557. {
  2558. struct iwl_priv *priv =
  2559. container_of(data, struct iwl_priv, alive_start.work);
  2560. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2561. return;
  2562. /* enable dram interrupt */
  2563. if (priv->cfg->ops->lib->isr_ops.reset)
  2564. priv->cfg->ops->lib->isr_ops.reset(priv);
  2565. mutex_lock(&priv->mutex);
  2566. iwl_alive_start(priv);
  2567. mutex_unlock(&priv->mutex);
  2568. }
  2569. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2570. {
  2571. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2572. run_time_calib_work);
  2573. mutex_lock(&priv->mutex);
  2574. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2575. test_bit(STATUS_SCANNING, &priv->status)) {
  2576. mutex_unlock(&priv->mutex);
  2577. return;
  2578. }
  2579. if (priv->start_calib) {
  2580. if (priv->cfg->bt_params &&
  2581. priv->cfg->bt_params->bt_statistics) {
  2582. iwl_chain_noise_calibration(priv,
  2583. (void *)&priv->_agn.statistics_bt);
  2584. iwl_sensitivity_calibration(priv,
  2585. (void *)&priv->_agn.statistics_bt);
  2586. } else {
  2587. iwl_chain_noise_calibration(priv,
  2588. (void *)&priv->_agn.statistics);
  2589. iwl_sensitivity_calibration(priv,
  2590. (void *)&priv->_agn.statistics);
  2591. }
  2592. }
  2593. mutex_unlock(&priv->mutex);
  2594. }
  2595. static void iwl_bg_restart(struct work_struct *data)
  2596. {
  2597. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2598. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2599. return;
  2600. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2601. struct iwl_rxon_context *ctx;
  2602. bool bt_sco, bt_full_concurrent;
  2603. u8 bt_ci_compliance;
  2604. u8 bt_load;
  2605. u8 bt_status;
  2606. mutex_lock(&priv->mutex);
  2607. for_each_context(priv, ctx)
  2608. ctx->vif = NULL;
  2609. priv->is_open = 0;
  2610. /*
  2611. * __iwl_down() will clear the BT status variables,
  2612. * which is correct, but when we restart we really
  2613. * want to keep them so restore them afterwards.
  2614. *
  2615. * The restart process will later pick them up and
  2616. * re-configure the hw when we reconfigure the BT
  2617. * command.
  2618. */
  2619. bt_sco = priv->bt_sco_active;
  2620. bt_full_concurrent = priv->bt_full_concurrent;
  2621. bt_ci_compliance = priv->bt_ci_compliance;
  2622. bt_load = priv->bt_traffic_load;
  2623. bt_status = priv->bt_status;
  2624. __iwl_down(priv);
  2625. priv->bt_sco_active = bt_sco;
  2626. priv->bt_full_concurrent = bt_full_concurrent;
  2627. priv->bt_ci_compliance = bt_ci_compliance;
  2628. priv->bt_traffic_load = bt_load;
  2629. priv->bt_status = bt_status;
  2630. mutex_unlock(&priv->mutex);
  2631. iwl_cancel_deferred_work(priv);
  2632. ieee80211_restart_hw(priv->hw);
  2633. } else {
  2634. iwl_down(priv);
  2635. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2636. return;
  2637. mutex_lock(&priv->mutex);
  2638. __iwl_up(priv);
  2639. mutex_unlock(&priv->mutex);
  2640. }
  2641. }
  2642. static void iwl_bg_rx_replenish(struct work_struct *data)
  2643. {
  2644. struct iwl_priv *priv =
  2645. container_of(data, struct iwl_priv, rx_replenish);
  2646. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2647. return;
  2648. mutex_lock(&priv->mutex);
  2649. iwlagn_rx_replenish(priv);
  2650. mutex_unlock(&priv->mutex);
  2651. }
  2652. /*****************************************************************************
  2653. *
  2654. * mac80211 entry point functions
  2655. *
  2656. *****************************************************************************/
  2657. #define UCODE_READY_TIMEOUT (4 * HZ)
  2658. /*
  2659. * Not a mac80211 entry point function, but it fits in with all the
  2660. * other mac80211 functions grouped here.
  2661. */
  2662. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2663. struct iwlagn_ucode_capabilities *capa)
  2664. {
  2665. int ret;
  2666. struct ieee80211_hw *hw = priv->hw;
  2667. struct iwl_rxon_context *ctx;
  2668. hw->rate_control_algorithm = "iwl-agn-rs";
  2669. /* Tell mac80211 our characteristics */
  2670. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2671. IEEE80211_HW_AMPDU_AGGREGATION |
  2672. IEEE80211_HW_NEED_DTIM_PERIOD |
  2673. IEEE80211_HW_SPECTRUM_MGMT |
  2674. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2675. if (!priv->cfg->base_params->broken_powersave)
  2676. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2677. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2678. if (priv->cfg->sku & IWL_SKU_N)
  2679. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2680. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2681. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2682. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2683. for_each_context(priv, ctx) {
  2684. hw->wiphy->interface_modes |= ctx->interface_modes;
  2685. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2686. }
  2687. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2688. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2689. /*
  2690. * For now, disable PS by default because it affects
  2691. * RX performance significantly.
  2692. */
  2693. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2694. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2695. /* we create the 802.11 header and a zero-length SSID element */
  2696. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2697. /* Default value; 4 EDCA QOS priorities */
  2698. hw->queues = 4;
  2699. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2700. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2701. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2702. &priv->bands[IEEE80211_BAND_2GHZ];
  2703. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2704. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2705. &priv->bands[IEEE80211_BAND_5GHZ];
  2706. ret = ieee80211_register_hw(priv->hw);
  2707. if (ret) {
  2708. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2709. return ret;
  2710. }
  2711. priv->mac80211_registered = 1;
  2712. return 0;
  2713. }
  2714. int iwlagn_mac_start(struct ieee80211_hw *hw)
  2715. {
  2716. struct iwl_priv *priv = hw->priv;
  2717. int ret;
  2718. IWL_DEBUG_MAC80211(priv, "enter\n");
  2719. /* we should be verifying the device is ready to be opened */
  2720. mutex_lock(&priv->mutex);
  2721. ret = __iwl_up(priv);
  2722. mutex_unlock(&priv->mutex);
  2723. if (ret)
  2724. return ret;
  2725. if (iwl_is_rfkill(priv))
  2726. goto out;
  2727. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2728. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2729. * mac80211 will not be run successfully. */
  2730. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2731. test_bit(STATUS_READY, &priv->status),
  2732. UCODE_READY_TIMEOUT);
  2733. if (!ret) {
  2734. if (!test_bit(STATUS_READY, &priv->status)) {
  2735. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2736. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2737. return -ETIMEDOUT;
  2738. }
  2739. }
  2740. iwl_led_start(priv);
  2741. out:
  2742. priv->is_open = 1;
  2743. IWL_DEBUG_MAC80211(priv, "leave\n");
  2744. return 0;
  2745. }
  2746. void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2747. {
  2748. struct iwl_priv *priv = hw->priv;
  2749. IWL_DEBUG_MAC80211(priv, "enter\n");
  2750. if (!priv->is_open)
  2751. return;
  2752. priv->is_open = 0;
  2753. iwl_down(priv);
  2754. flush_workqueue(priv->workqueue);
  2755. /* User space software may expect getting rfkill changes
  2756. * even if interface is down */
  2757. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2758. iwl_enable_rfkill_int(priv);
  2759. IWL_DEBUG_MAC80211(priv, "leave\n");
  2760. }
  2761. int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2762. {
  2763. struct iwl_priv *priv = hw->priv;
  2764. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2765. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2766. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2767. if (iwlagn_tx_skb(priv, skb))
  2768. dev_kfree_skb_any(skb);
  2769. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2770. return NETDEV_TX_OK;
  2771. }
  2772. void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2773. struct ieee80211_vif *vif,
  2774. struct ieee80211_key_conf *keyconf,
  2775. struct ieee80211_sta *sta,
  2776. u32 iv32, u16 *phase1key)
  2777. {
  2778. struct iwl_priv *priv = hw->priv;
  2779. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2780. IWL_DEBUG_MAC80211(priv, "enter\n");
  2781. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2782. iv32, phase1key);
  2783. IWL_DEBUG_MAC80211(priv, "leave\n");
  2784. }
  2785. int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2786. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2787. struct ieee80211_key_conf *key)
  2788. {
  2789. struct iwl_priv *priv = hw->priv;
  2790. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2791. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2792. int ret;
  2793. u8 sta_id;
  2794. bool is_default_wep_key = false;
  2795. IWL_DEBUG_MAC80211(priv, "enter\n");
  2796. if (priv->cfg->mod_params->sw_crypto) {
  2797. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2798. return -EOPNOTSUPP;
  2799. }
  2800. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2801. if (sta_id == IWL_INVALID_STATION)
  2802. return -EINVAL;
  2803. mutex_lock(&priv->mutex);
  2804. iwl_scan_cancel_timeout(priv, 100);
  2805. /*
  2806. * If we are getting WEP group key and we didn't receive any key mapping
  2807. * so far, we are in legacy wep mode (group key only), otherwise we are
  2808. * in 1X mode.
  2809. * In legacy wep mode, we use another host command to the uCode.
  2810. */
  2811. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2812. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2813. !sta) {
  2814. if (cmd == SET_KEY)
  2815. is_default_wep_key = !ctx->key_mapping_keys;
  2816. else
  2817. is_default_wep_key =
  2818. (key->hw_key_idx == HW_KEY_DEFAULT);
  2819. }
  2820. switch (cmd) {
  2821. case SET_KEY:
  2822. if (is_default_wep_key)
  2823. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2824. else
  2825. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2826. key, sta_id);
  2827. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2828. break;
  2829. case DISABLE_KEY:
  2830. if (is_default_wep_key)
  2831. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2832. else
  2833. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2834. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2835. break;
  2836. default:
  2837. ret = -EINVAL;
  2838. }
  2839. mutex_unlock(&priv->mutex);
  2840. IWL_DEBUG_MAC80211(priv, "leave\n");
  2841. return ret;
  2842. }
  2843. int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2844. struct ieee80211_vif *vif,
  2845. enum ieee80211_ampdu_mlme_action action,
  2846. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2847. {
  2848. struct iwl_priv *priv = hw->priv;
  2849. int ret = -EINVAL;
  2850. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2851. sta->addr, tid);
  2852. if (!(priv->cfg->sku & IWL_SKU_N))
  2853. return -EACCES;
  2854. mutex_lock(&priv->mutex);
  2855. switch (action) {
  2856. case IEEE80211_AMPDU_RX_START:
  2857. IWL_DEBUG_HT(priv, "start Rx\n");
  2858. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2859. break;
  2860. case IEEE80211_AMPDU_RX_STOP:
  2861. IWL_DEBUG_HT(priv, "stop Rx\n");
  2862. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2863. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2864. ret = 0;
  2865. break;
  2866. case IEEE80211_AMPDU_TX_START:
  2867. IWL_DEBUG_HT(priv, "start Tx\n");
  2868. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2869. if (ret == 0) {
  2870. priv->_agn.agg_tids_count++;
  2871. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2872. priv->_agn.agg_tids_count);
  2873. }
  2874. break;
  2875. case IEEE80211_AMPDU_TX_STOP:
  2876. IWL_DEBUG_HT(priv, "stop Tx\n");
  2877. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2878. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2879. priv->_agn.agg_tids_count--;
  2880. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2881. priv->_agn.agg_tids_count);
  2882. }
  2883. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2884. ret = 0;
  2885. if (priv->cfg->ht_params &&
  2886. priv->cfg->ht_params->use_rts_for_aggregation) {
  2887. struct iwl_station_priv *sta_priv =
  2888. (void *) sta->drv_priv;
  2889. /*
  2890. * switch off RTS/CTS if it was previously enabled
  2891. */
  2892. sta_priv->lq_sta.lq.general_params.flags &=
  2893. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2894. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2895. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2896. }
  2897. break;
  2898. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2899. if (priv->cfg->ht_params &&
  2900. priv->cfg->ht_params->use_rts_for_aggregation) {
  2901. struct iwl_station_priv *sta_priv =
  2902. (void *) sta->drv_priv;
  2903. /*
  2904. * switch to RTS/CTS if it is the prefer protection
  2905. * method for HT traffic
  2906. */
  2907. sta_priv->lq_sta.lq.general_params.flags |=
  2908. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2909. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2910. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2911. }
  2912. ret = 0;
  2913. break;
  2914. }
  2915. mutex_unlock(&priv->mutex);
  2916. return ret;
  2917. }
  2918. int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2919. struct ieee80211_vif *vif,
  2920. struct ieee80211_sta *sta)
  2921. {
  2922. struct iwl_priv *priv = hw->priv;
  2923. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2924. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2925. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2926. int ret;
  2927. u8 sta_id;
  2928. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2929. sta->addr);
  2930. mutex_lock(&priv->mutex);
  2931. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2932. sta->addr);
  2933. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2934. atomic_set(&sta_priv->pending_frames, 0);
  2935. if (vif->type == NL80211_IFTYPE_AP)
  2936. sta_priv->client = true;
  2937. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2938. is_ap, sta, &sta_id);
  2939. if (ret) {
  2940. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2941. sta->addr, ret);
  2942. /* Should we return success if return code is EEXIST ? */
  2943. mutex_unlock(&priv->mutex);
  2944. return ret;
  2945. }
  2946. sta_priv->common.sta_id = sta_id;
  2947. /* Initialize rate scaling */
  2948. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2949. sta->addr);
  2950. iwl_rs_rate_init(priv, sta, sta_id);
  2951. mutex_unlock(&priv->mutex);
  2952. return 0;
  2953. }
  2954. void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2955. struct ieee80211_channel_switch *ch_switch)
  2956. {
  2957. struct iwl_priv *priv = hw->priv;
  2958. const struct iwl_channel_info *ch_info;
  2959. struct ieee80211_conf *conf = &hw->conf;
  2960. struct ieee80211_channel *channel = ch_switch->channel;
  2961. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2962. /*
  2963. * MULTI-FIXME
  2964. * When we add support for multiple interfaces, we need to
  2965. * revisit this. The channel switch command in the device
  2966. * only affects the BSS context, but what does that really
  2967. * mean? And what if we get a CSA on the second interface?
  2968. * This needs a lot of work.
  2969. */
  2970. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2971. u16 ch;
  2972. unsigned long flags = 0;
  2973. IWL_DEBUG_MAC80211(priv, "enter\n");
  2974. if (iwl_is_rfkill(priv))
  2975. goto out_exit;
  2976. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2977. test_bit(STATUS_SCANNING, &priv->status))
  2978. goto out_exit;
  2979. if (!iwl_is_associated_ctx(ctx))
  2980. goto out_exit;
  2981. /* channel switch in progress */
  2982. if (priv->switch_rxon.switch_in_progress == true)
  2983. goto out_exit;
  2984. mutex_lock(&priv->mutex);
  2985. if (priv->cfg->ops->lib->set_channel_switch) {
  2986. ch = channel->hw_value;
  2987. if (le16_to_cpu(ctx->active.channel) != ch) {
  2988. ch_info = iwl_get_channel_info(priv,
  2989. channel->band,
  2990. ch);
  2991. if (!is_channel_valid(ch_info)) {
  2992. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  2993. goto out;
  2994. }
  2995. spin_lock_irqsave(&priv->lock, flags);
  2996. priv->current_ht_config.smps = conf->smps_mode;
  2997. /* Configure HT40 channels */
  2998. ctx->ht.enabled = conf_is_ht(conf);
  2999. if (ctx->ht.enabled) {
  3000. if (conf_is_ht40_minus(conf)) {
  3001. ctx->ht.extension_chan_offset =
  3002. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3003. ctx->ht.is_40mhz = true;
  3004. } else if (conf_is_ht40_plus(conf)) {
  3005. ctx->ht.extension_chan_offset =
  3006. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3007. ctx->ht.is_40mhz = true;
  3008. } else {
  3009. ctx->ht.extension_chan_offset =
  3010. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3011. ctx->ht.is_40mhz = false;
  3012. }
  3013. } else
  3014. ctx->ht.is_40mhz = false;
  3015. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3016. ctx->staging.flags = 0;
  3017. iwl_set_rxon_channel(priv, channel, ctx);
  3018. iwl_set_rxon_ht(priv, ht_conf);
  3019. iwl_set_flags_for_band(priv, ctx, channel->band,
  3020. ctx->vif);
  3021. spin_unlock_irqrestore(&priv->lock, flags);
  3022. iwl_set_rate(priv);
  3023. /*
  3024. * at this point, staging_rxon has the
  3025. * configuration for channel switch
  3026. */
  3027. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3028. ch_switch))
  3029. priv->switch_rxon.switch_in_progress = false;
  3030. }
  3031. }
  3032. out:
  3033. mutex_unlock(&priv->mutex);
  3034. out_exit:
  3035. if (!priv->switch_rxon.switch_in_progress)
  3036. ieee80211_chswitch_done(ctx->vif, false);
  3037. IWL_DEBUG_MAC80211(priv, "leave\n");
  3038. }
  3039. void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3040. unsigned int changed_flags,
  3041. unsigned int *total_flags,
  3042. u64 multicast)
  3043. {
  3044. struct iwl_priv *priv = hw->priv;
  3045. __le32 filter_or = 0, filter_nand = 0;
  3046. struct iwl_rxon_context *ctx;
  3047. #define CHK(test, flag) do { \
  3048. if (*total_flags & (test)) \
  3049. filter_or |= (flag); \
  3050. else \
  3051. filter_nand |= (flag); \
  3052. } while (0)
  3053. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3054. changed_flags, *total_flags);
  3055. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3056. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  3057. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  3058. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3059. #undef CHK
  3060. mutex_lock(&priv->mutex);
  3061. for_each_context(priv, ctx) {
  3062. ctx->staging.filter_flags &= ~filter_nand;
  3063. ctx->staging.filter_flags |= filter_or;
  3064. /*
  3065. * Not committing directly because hardware can perform a scan,
  3066. * but we'll eventually commit the filter flags change anyway.
  3067. */
  3068. }
  3069. mutex_unlock(&priv->mutex);
  3070. /*
  3071. * Receiving all multicast frames is always enabled by the
  3072. * default flags setup in iwl_connection_init_rx_config()
  3073. * since we currently do not support programming multicast
  3074. * filters into the device.
  3075. */
  3076. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3077. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3078. }
  3079. void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  3080. {
  3081. struct iwl_priv *priv = hw->priv;
  3082. mutex_lock(&priv->mutex);
  3083. IWL_DEBUG_MAC80211(priv, "enter\n");
  3084. /* do not support "flush" */
  3085. if (!priv->cfg->ops->lib->txfifo_flush)
  3086. goto done;
  3087. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3088. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3089. goto done;
  3090. }
  3091. if (iwl_is_rfkill(priv)) {
  3092. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3093. goto done;
  3094. }
  3095. /*
  3096. * mac80211 will not push any more frames for transmit
  3097. * until the flush is completed
  3098. */
  3099. if (drop) {
  3100. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3101. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3102. IWL_ERR(priv, "flush request fail\n");
  3103. goto done;
  3104. }
  3105. }
  3106. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3107. iwlagn_wait_tx_queue_empty(priv);
  3108. done:
  3109. mutex_unlock(&priv->mutex);
  3110. IWL_DEBUG_MAC80211(priv, "leave\n");
  3111. }
  3112. /*****************************************************************************
  3113. *
  3114. * driver setup and teardown
  3115. *
  3116. *****************************************************************************/
  3117. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3118. {
  3119. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3120. init_waitqueue_head(&priv->wait_command_queue);
  3121. INIT_WORK(&priv->restart, iwl_bg_restart);
  3122. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3123. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3124. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3125. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3126. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3127. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3128. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3129. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3130. iwl_setup_scan_deferred_work(priv);
  3131. if (priv->cfg->ops->lib->setup_deferred_work)
  3132. priv->cfg->ops->lib->setup_deferred_work(priv);
  3133. init_timer(&priv->statistics_periodic);
  3134. priv->statistics_periodic.data = (unsigned long)priv;
  3135. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3136. init_timer(&priv->ucode_trace);
  3137. priv->ucode_trace.data = (unsigned long)priv;
  3138. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3139. init_timer(&priv->watchdog);
  3140. priv->watchdog.data = (unsigned long)priv;
  3141. priv->watchdog.function = iwl_bg_watchdog;
  3142. if (!priv->cfg->base_params->use_isr_legacy)
  3143. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3144. iwl_irq_tasklet, (unsigned long)priv);
  3145. else
  3146. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3147. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3148. }
  3149. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3150. {
  3151. if (priv->cfg->ops->lib->cancel_deferred_work)
  3152. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3153. cancel_delayed_work_sync(&priv->init_alive_start);
  3154. cancel_delayed_work(&priv->alive_start);
  3155. cancel_work_sync(&priv->run_time_calib_work);
  3156. cancel_work_sync(&priv->beacon_update);
  3157. iwl_cancel_scan_deferred_work(priv);
  3158. cancel_work_sync(&priv->bt_full_concurrency);
  3159. cancel_work_sync(&priv->bt_runtime_config);
  3160. del_timer_sync(&priv->statistics_periodic);
  3161. del_timer_sync(&priv->ucode_trace);
  3162. }
  3163. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3164. struct ieee80211_rate *rates)
  3165. {
  3166. int i;
  3167. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3168. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3169. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3170. rates[i].hw_value_short = i;
  3171. rates[i].flags = 0;
  3172. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3173. /*
  3174. * If CCK != 1M then set short preamble rate flag.
  3175. */
  3176. rates[i].flags |=
  3177. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3178. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3179. }
  3180. }
  3181. }
  3182. static int iwl_init_drv(struct iwl_priv *priv)
  3183. {
  3184. int ret;
  3185. spin_lock_init(&priv->sta_lock);
  3186. spin_lock_init(&priv->hcmd_lock);
  3187. INIT_LIST_HEAD(&priv->free_frames);
  3188. mutex_init(&priv->mutex);
  3189. mutex_init(&priv->sync_cmd_mutex);
  3190. priv->ieee_channels = NULL;
  3191. priv->ieee_rates = NULL;
  3192. priv->band = IEEE80211_BAND_2GHZ;
  3193. priv->iw_mode = NL80211_IFTYPE_STATION;
  3194. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3195. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3196. priv->_agn.agg_tids_count = 0;
  3197. /* initialize force reset */
  3198. priv->force_reset[IWL_RF_RESET].reset_duration =
  3199. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3200. priv->force_reset[IWL_FW_RESET].reset_duration =
  3201. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3202. /* Choose which receivers/antennas to use */
  3203. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3204. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3205. &priv->contexts[IWL_RXON_CTX_BSS]);
  3206. iwl_init_scan_params(priv);
  3207. /* init bt coex */
  3208. if (priv->cfg->bt_params &&
  3209. priv->cfg->bt_params->advanced_bt_coexist) {
  3210. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3211. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3212. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3213. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3214. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3215. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3216. }
  3217. /* Set the tx_power_user_lmt to the lowest power level
  3218. * this value will get overwritten by channel max power avg
  3219. * from eeprom */
  3220. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3221. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3222. ret = iwl_init_channel_map(priv);
  3223. if (ret) {
  3224. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3225. goto err;
  3226. }
  3227. ret = iwlcore_init_geos(priv);
  3228. if (ret) {
  3229. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3230. goto err_free_channel_map;
  3231. }
  3232. iwl_init_hw_rates(priv, priv->ieee_rates);
  3233. return 0;
  3234. err_free_channel_map:
  3235. iwl_free_channel_map(priv);
  3236. err:
  3237. return ret;
  3238. }
  3239. static void iwl_uninit_drv(struct iwl_priv *priv)
  3240. {
  3241. iwl_calib_free_results(priv);
  3242. iwlcore_free_geos(priv);
  3243. iwl_free_channel_map(priv);
  3244. kfree(priv->scan_cmd);
  3245. }
  3246. #ifdef CONFIG_IWL5000
  3247. struct ieee80211_ops iwlagn_hw_ops = {
  3248. .tx = iwlagn_mac_tx,
  3249. .start = iwlagn_mac_start,
  3250. .stop = iwlagn_mac_stop,
  3251. .add_interface = iwl_mac_add_interface,
  3252. .remove_interface = iwl_mac_remove_interface,
  3253. .change_interface = iwl_mac_change_interface,
  3254. .config = iwlagn_mac_config,
  3255. .configure_filter = iwlagn_configure_filter,
  3256. .set_key = iwlagn_mac_set_key,
  3257. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3258. .conf_tx = iwl_mac_conf_tx,
  3259. .bss_info_changed = iwlagn_bss_info_changed,
  3260. .ampdu_action = iwlagn_mac_ampdu_action,
  3261. .hw_scan = iwl_mac_hw_scan,
  3262. .sta_notify = iwlagn_mac_sta_notify,
  3263. .sta_add = iwlagn_mac_sta_add,
  3264. .sta_remove = iwl_mac_sta_remove,
  3265. .channel_switch = iwlagn_mac_channel_switch,
  3266. .flush = iwlagn_mac_flush,
  3267. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3268. };
  3269. #endif
  3270. static void iwl_hw_detect(struct iwl_priv *priv)
  3271. {
  3272. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3273. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3274. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3275. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3276. }
  3277. static int iwl_set_hw_params(struct iwl_priv *priv)
  3278. {
  3279. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3280. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3281. if (priv->cfg->mod_params->amsdu_size_8K)
  3282. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3283. else
  3284. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3285. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3286. if (priv->cfg->mod_params->disable_11n)
  3287. priv->cfg->sku &= ~IWL_SKU_N;
  3288. /* Device-specific setup */
  3289. return priv->cfg->ops->lib->set_hw_params(priv);
  3290. }
  3291. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3292. IWL_TX_FIFO_VO,
  3293. IWL_TX_FIFO_VI,
  3294. IWL_TX_FIFO_BE,
  3295. IWL_TX_FIFO_BK,
  3296. };
  3297. static const u8 iwlagn_bss_ac_to_queue[] = {
  3298. 0, 1, 2, 3,
  3299. };
  3300. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3301. IWL_TX_FIFO_VO_IPAN,
  3302. IWL_TX_FIFO_VI_IPAN,
  3303. IWL_TX_FIFO_BE_IPAN,
  3304. IWL_TX_FIFO_BK_IPAN,
  3305. };
  3306. static const u8 iwlagn_pan_ac_to_queue[] = {
  3307. 7, 6, 5, 4,
  3308. };
  3309. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3310. {
  3311. int err = 0, i;
  3312. struct iwl_priv *priv;
  3313. struct ieee80211_hw *hw;
  3314. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3315. unsigned long flags;
  3316. u16 pci_cmd, num_mac;
  3317. /************************
  3318. * 1. Allocating HW data
  3319. ************************/
  3320. /* Disabling hardware scan means that mac80211 will perform scans
  3321. * "the hard way", rather than using device's scan. */
  3322. if (cfg->mod_params->disable_hw_scan) {
  3323. dev_printk(KERN_DEBUG, &(pdev->dev),
  3324. "sw scan support is deprecated\n");
  3325. #ifdef CONFIG_IWL5000
  3326. iwlagn_hw_ops.hw_scan = NULL;
  3327. #endif
  3328. #ifdef CONFIG_IWL4965
  3329. iwl4965_hw_ops.hw_scan = NULL;
  3330. #endif
  3331. }
  3332. hw = iwl_alloc_all(cfg);
  3333. if (!hw) {
  3334. err = -ENOMEM;
  3335. goto out;
  3336. }
  3337. priv = hw->priv;
  3338. /* At this point both hw and priv are allocated. */
  3339. /*
  3340. * The default context is always valid,
  3341. * more may be discovered when firmware
  3342. * is loaded.
  3343. */
  3344. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3345. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3346. priv->contexts[i].ctxid = i;
  3347. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3348. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3349. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3350. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3351. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3352. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3353. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3354. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3355. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3356. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3357. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3358. BIT(NL80211_IFTYPE_ADHOC);
  3359. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3360. BIT(NL80211_IFTYPE_STATION);
  3361. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3362. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3363. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3364. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3365. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3366. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3367. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3368. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3369. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3370. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3371. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3372. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3373. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3374. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3375. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3376. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3377. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3378. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3379. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3380. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3381. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3382. SET_IEEE80211_DEV(hw, &pdev->dev);
  3383. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3384. priv->cfg = cfg;
  3385. priv->pci_dev = pdev;
  3386. priv->inta_mask = CSR_INI_SET_MASK;
  3387. /* is antenna coupling more than 35dB ? */
  3388. priv->bt_ant_couple_ok =
  3389. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3390. true : false;
  3391. /* enable/disable bt channel inhibition */
  3392. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3393. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3394. (priv->bt_ch_announce) ? "On" : "Off");
  3395. if (iwl_alloc_traffic_mem(priv))
  3396. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3397. /**************************
  3398. * 2. Initializing PCI bus
  3399. **************************/
  3400. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3401. PCIE_LINK_STATE_CLKPM);
  3402. if (pci_enable_device(pdev)) {
  3403. err = -ENODEV;
  3404. goto out_ieee80211_free_hw;
  3405. }
  3406. pci_set_master(pdev);
  3407. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3408. if (!err)
  3409. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3410. if (err) {
  3411. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3412. if (!err)
  3413. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3414. /* both attempts failed: */
  3415. if (err) {
  3416. IWL_WARN(priv, "No suitable DMA available.\n");
  3417. goto out_pci_disable_device;
  3418. }
  3419. }
  3420. err = pci_request_regions(pdev, DRV_NAME);
  3421. if (err)
  3422. goto out_pci_disable_device;
  3423. pci_set_drvdata(pdev, priv);
  3424. /***********************
  3425. * 3. Read REV register
  3426. ***********************/
  3427. priv->hw_base = pci_iomap(pdev, 0, 0);
  3428. if (!priv->hw_base) {
  3429. err = -ENODEV;
  3430. goto out_pci_release_regions;
  3431. }
  3432. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3433. (unsigned long long) pci_resource_len(pdev, 0));
  3434. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3435. /* these spin locks will be used in apm_ops.init and EEPROM access
  3436. * we should init now
  3437. */
  3438. spin_lock_init(&priv->reg_lock);
  3439. spin_lock_init(&priv->lock);
  3440. /*
  3441. * stop and reset the on-board processor just in case it is in a
  3442. * strange state ... like being left stranded by a primary kernel
  3443. * and this is now the kdump kernel trying to start up
  3444. */
  3445. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3446. iwl_hw_detect(priv);
  3447. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3448. priv->cfg->name, priv->hw_rev);
  3449. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3450. * PCI Tx retries from interfering with C3 CPU state */
  3451. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3452. iwl_prepare_card_hw(priv);
  3453. if (!priv->hw_ready) {
  3454. IWL_WARN(priv, "Failed, HW not ready\n");
  3455. goto out_iounmap;
  3456. }
  3457. /*****************
  3458. * 4. Read EEPROM
  3459. *****************/
  3460. /* Read the EEPROM */
  3461. err = iwl_eeprom_init(priv);
  3462. if (err) {
  3463. IWL_ERR(priv, "Unable to init EEPROM\n");
  3464. goto out_iounmap;
  3465. }
  3466. err = iwl_eeprom_check_version(priv);
  3467. if (err)
  3468. goto out_free_eeprom;
  3469. err = iwl_eeprom_check_sku(priv);
  3470. if (err)
  3471. goto out_free_eeprom;
  3472. /* extract MAC Address */
  3473. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3474. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3475. priv->hw->wiphy->addresses = priv->addresses;
  3476. priv->hw->wiphy->n_addresses = 1;
  3477. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3478. if (num_mac > 1) {
  3479. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3480. ETH_ALEN);
  3481. priv->addresses[1].addr[5]++;
  3482. priv->hw->wiphy->n_addresses++;
  3483. }
  3484. /************************
  3485. * 5. Setup HW constants
  3486. ************************/
  3487. if (iwl_set_hw_params(priv)) {
  3488. IWL_ERR(priv, "failed to set hw parameters\n");
  3489. goto out_free_eeprom;
  3490. }
  3491. /*******************
  3492. * 6. Setup priv
  3493. *******************/
  3494. err = iwl_init_drv(priv);
  3495. if (err)
  3496. goto out_free_eeprom;
  3497. /* At this point both hw and priv are initialized. */
  3498. /********************
  3499. * 7. Setup services
  3500. ********************/
  3501. spin_lock_irqsave(&priv->lock, flags);
  3502. iwl_disable_interrupts(priv);
  3503. spin_unlock_irqrestore(&priv->lock, flags);
  3504. pci_enable_msi(priv->pci_dev);
  3505. if (priv->cfg->ops->lib->isr_ops.alloc)
  3506. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3507. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3508. IRQF_SHARED, DRV_NAME, priv);
  3509. if (err) {
  3510. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3511. goto out_disable_msi;
  3512. }
  3513. iwl_setup_deferred_work(priv);
  3514. iwl_setup_rx_handlers(priv);
  3515. /*********************************************
  3516. * 8. Enable interrupts and read RFKILL state
  3517. *********************************************/
  3518. /* enable rfkill interrupt: hw bug w/a */
  3519. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3520. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3521. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3522. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3523. }
  3524. iwl_enable_rfkill_int(priv);
  3525. /* If platform's RF_KILL switch is NOT set to KILL */
  3526. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3527. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3528. else
  3529. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3530. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3531. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3532. iwl_power_initialize(priv);
  3533. iwl_tt_initialize(priv);
  3534. init_completion(&priv->_agn.firmware_loading_complete);
  3535. err = iwl_request_firmware(priv, true);
  3536. if (err)
  3537. goto out_destroy_workqueue;
  3538. return 0;
  3539. out_destroy_workqueue:
  3540. destroy_workqueue(priv->workqueue);
  3541. priv->workqueue = NULL;
  3542. free_irq(priv->pci_dev->irq, priv);
  3543. if (priv->cfg->ops->lib->isr_ops.free)
  3544. priv->cfg->ops->lib->isr_ops.free(priv);
  3545. out_disable_msi:
  3546. pci_disable_msi(priv->pci_dev);
  3547. iwl_uninit_drv(priv);
  3548. out_free_eeprom:
  3549. iwl_eeprom_free(priv);
  3550. out_iounmap:
  3551. pci_iounmap(pdev, priv->hw_base);
  3552. out_pci_release_regions:
  3553. pci_set_drvdata(pdev, NULL);
  3554. pci_release_regions(pdev);
  3555. out_pci_disable_device:
  3556. pci_disable_device(pdev);
  3557. out_ieee80211_free_hw:
  3558. iwl_free_traffic_mem(priv);
  3559. ieee80211_free_hw(priv->hw);
  3560. out:
  3561. return err;
  3562. }
  3563. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3564. {
  3565. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3566. unsigned long flags;
  3567. if (!priv)
  3568. return;
  3569. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3570. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3571. iwl_dbgfs_unregister(priv);
  3572. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3573. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3574. * to be called and iwl_down since we are removing the device
  3575. * we need to set STATUS_EXIT_PENDING bit.
  3576. */
  3577. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3578. if (priv->mac80211_registered) {
  3579. ieee80211_unregister_hw(priv->hw);
  3580. priv->mac80211_registered = 0;
  3581. } else {
  3582. iwl_down(priv);
  3583. }
  3584. /*
  3585. * Make sure device is reset to low power before unloading driver.
  3586. * This may be redundant with iwl_down(), but there are paths to
  3587. * run iwl_down() without calling apm_ops.stop(), and there are
  3588. * paths to avoid running iwl_down() at all before leaving driver.
  3589. * This (inexpensive) call *makes sure* device is reset.
  3590. */
  3591. iwl_apm_stop(priv);
  3592. iwl_tt_exit(priv);
  3593. /* make sure we flush any pending irq or
  3594. * tasklet for the driver
  3595. */
  3596. spin_lock_irqsave(&priv->lock, flags);
  3597. iwl_disable_interrupts(priv);
  3598. spin_unlock_irqrestore(&priv->lock, flags);
  3599. iwl_synchronize_irq(priv);
  3600. iwl_dealloc_ucode_pci(priv);
  3601. if (priv->rxq.bd)
  3602. iwlagn_rx_queue_free(priv, &priv->rxq);
  3603. iwlagn_hw_txq_ctx_free(priv);
  3604. iwl_eeprom_free(priv);
  3605. /*netif_stop_queue(dev); */
  3606. flush_workqueue(priv->workqueue);
  3607. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3608. * priv->workqueue... so we can't take down the workqueue
  3609. * until now... */
  3610. destroy_workqueue(priv->workqueue);
  3611. priv->workqueue = NULL;
  3612. iwl_free_traffic_mem(priv);
  3613. free_irq(priv->pci_dev->irq, priv);
  3614. pci_disable_msi(priv->pci_dev);
  3615. pci_iounmap(pdev, priv->hw_base);
  3616. pci_release_regions(pdev);
  3617. pci_disable_device(pdev);
  3618. pci_set_drvdata(pdev, NULL);
  3619. iwl_uninit_drv(priv);
  3620. if (priv->cfg->ops->lib->isr_ops.free)
  3621. priv->cfg->ops->lib->isr_ops.free(priv);
  3622. dev_kfree_skb(priv->beacon_skb);
  3623. ieee80211_free_hw(priv->hw);
  3624. }
  3625. /*****************************************************************************
  3626. *
  3627. * driver and module entry point
  3628. *
  3629. *****************************************************************************/
  3630. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3631. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3632. #ifdef CONFIG_IWL4965
  3633. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3634. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3635. #endif /* CONFIG_IWL4965 */
  3636. #ifdef CONFIG_IWL5000
  3637. /* 5100 Series WiFi */
  3638. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3639. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3640. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3641. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3642. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3643. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3644. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3645. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3646. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3647. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3648. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3649. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3650. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3651. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3652. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3653. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3654. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3655. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3656. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3657. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3658. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3659. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3660. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3661. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3662. /* 5300 Series WiFi */
  3663. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3664. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3665. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3666. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3667. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3668. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3669. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3670. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3671. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3672. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3673. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3674. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3675. /* 5350 Series WiFi/WiMax */
  3676. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3677. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3678. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3679. /* 5150 Series Wifi/WiMax */
  3680. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3681. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3682. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3683. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3684. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3685. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3686. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3687. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3688. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3689. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3690. /* 6x00 Series */
  3691. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3692. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3693. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3694. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3695. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3696. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3697. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3698. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3699. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3700. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3701. /* 6x05 Series */
  3702. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3703. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3704. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3705. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3706. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3707. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3708. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3709. /* 6x30 Series */
  3710. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3711. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3712. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3713. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3714. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3715. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3716. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3717. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3718. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3719. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3720. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3721. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3722. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3723. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3724. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3725. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3726. /* 6x50 WiFi/WiMax Series */
  3727. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3728. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3729. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3730. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3731. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3732. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3733. /* 6150 WiFi/WiMax Series */
  3734. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3735. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3736. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3737. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3738. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3739. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3740. /* 1000 Series WiFi */
  3741. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3742. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3743. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3744. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3745. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3746. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3747. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3748. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3749. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3750. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3751. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3752. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3753. /* 100 Series WiFi */
  3754. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3755. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3756. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3757. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3758. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3759. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3760. /* 130 Series WiFi */
  3761. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3762. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3763. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3764. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3765. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3766. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3767. #endif /* CONFIG_IWL5000 */
  3768. {0}
  3769. };
  3770. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3771. static struct pci_driver iwl_driver = {
  3772. .name = DRV_NAME,
  3773. .id_table = iwl_hw_card_ids,
  3774. .probe = iwl_pci_probe,
  3775. .remove = __devexit_p(iwl_pci_remove),
  3776. .driver.pm = IWL_PM_OPS,
  3777. };
  3778. static int __init iwl_init(void)
  3779. {
  3780. int ret;
  3781. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3782. pr_info(DRV_COPYRIGHT "\n");
  3783. ret = iwlagn_rate_control_register();
  3784. if (ret) {
  3785. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3786. return ret;
  3787. }
  3788. ret = pci_register_driver(&iwl_driver);
  3789. if (ret) {
  3790. pr_err("Unable to initialize PCI module\n");
  3791. goto error_register;
  3792. }
  3793. return ret;
  3794. error_register:
  3795. iwlagn_rate_control_unregister();
  3796. return ret;
  3797. }
  3798. static void __exit iwl_exit(void)
  3799. {
  3800. pci_unregister_driver(&iwl_driver);
  3801. iwlagn_rate_control_unregister();
  3802. }
  3803. module_exit(iwl_exit);
  3804. module_init(iwl_init);
  3805. #ifdef CONFIG_IWLWIFI_DEBUG
  3806. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3807. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3808. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3809. MODULE_PARM_DESC(debug, "debug output mask");
  3810. #endif
  3811. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3812. MODULE_PARM_DESC(swcrypto50,
  3813. "using crypto in software (default 0 [hardware]) (deprecated)");
  3814. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3815. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3816. module_param_named(queues_num50,
  3817. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3818. MODULE_PARM_DESC(queues_num50,
  3819. "number of hw queues in 50xx series (deprecated)");
  3820. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3821. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3822. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3823. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3824. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3825. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3826. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3827. int, S_IRUGO);
  3828. MODULE_PARM_DESC(amsdu_size_8K50,
  3829. "enable 8K amsdu size in 50XX series (deprecated)");
  3830. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3831. int, S_IRUGO);
  3832. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3833. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3834. MODULE_PARM_DESC(fw_restart50,
  3835. "restart firmware in case of error (deprecated)");
  3836. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3837. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3838. module_param_named(
  3839. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3840. MODULE_PARM_DESC(disable_hw_scan,
  3841. "disable hardware scanning (default 0) (deprecated)");
  3842. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3843. S_IRUGO);
  3844. MODULE_PARM_DESC(ucode_alternative,
  3845. "specify ucode alternative to use from ucode file");
  3846. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  3847. MODULE_PARM_DESC(antenna_coupling,
  3848. "specify antenna coupling in dB (defualt: 0 dB)");
  3849. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  3850. MODULE_PARM_DESC(bt_ch_inhibition,
  3851. "Disable BT channel inhibition (default: enable)");