iwl-3945.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/wireless.h>
  37. #include <linux/firmware.h>
  38. #include <linux/etherdevice.h>
  39. #include <asm/unaligned.h>
  40. #include <net/mac80211.h>
  41. #include "iwl-fh.h"
  42. #include "iwl-3945-fh.h"
  43. #include "iwl-commands.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-3945.h"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-core.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-led.h"
  50. #include "iwl-3945-led.h"
  51. #include "iwl-3945-debugfs.h"
  52. #include "iwl-legacy.h"
  53. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  54. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  55. IWL_RATE_##r##M_IEEE, \
  56. IWL_RATE_##ip##M_INDEX, \
  57. IWL_RATE_##in##M_INDEX, \
  58. IWL_RATE_##rp##M_INDEX, \
  59. IWL_RATE_##rn##M_INDEX, \
  60. IWL_RATE_##pp##M_INDEX, \
  61. IWL_RATE_##np##M_INDEX, \
  62. IWL_RATE_##r##M_INDEX_TABLE, \
  63. IWL_RATE_##ip##M_INDEX_TABLE }
  64. /*
  65. * Parameter order:
  66. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  67. *
  68. * If there isn't a valid next or previous rate then INV is used which
  69. * maps to IWL_RATE_INVALID
  70. *
  71. */
  72. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  73. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  74. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  75. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  76. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  77. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  78. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  79. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  80. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  81. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  82. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  83. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  84. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  85. };
  86. static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
  87. {
  88. u8 rate = iwl3945_rates[rate_index].prev_ieee;
  89. if (rate == IWL_RATE_INVALID)
  90. rate = rate_index;
  91. return rate;
  92. }
  93. /* 1 = enable the iwl3945_disable_events() function */
  94. #define IWL_EVT_DISABLE (0)
  95. #define IWL_EVT_DISABLE_SIZE (1532/32)
  96. /**
  97. * iwl3945_disable_events - Disable selected events in uCode event log
  98. *
  99. * Disable an event by writing "1"s into "disable"
  100. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  101. * Default values of 0 enable uCode events to be logged.
  102. * Use for only special debugging. This function is just a placeholder as-is,
  103. * you'll need to provide the special bits! ...
  104. * ... and set IWL_EVT_DISABLE to 1. */
  105. void iwl3945_disable_events(struct iwl_priv *priv)
  106. {
  107. int i;
  108. u32 base; /* SRAM address of event log header */
  109. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  110. u32 array_size; /* # of u32 entries in array */
  111. static const u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  112. 0x00000000, /* 31 - 0 Event id numbers */
  113. 0x00000000, /* 63 - 32 */
  114. 0x00000000, /* 95 - 64 */
  115. 0x00000000, /* 127 - 96 */
  116. 0x00000000, /* 159 - 128 */
  117. 0x00000000, /* 191 - 160 */
  118. 0x00000000, /* 223 - 192 */
  119. 0x00000000, /* 255 - 224 */
  120. 0x00000000, /* 287 - 256 */
  121. 0x00000000, /* 319 - 288 */
  122. 0x00000000, /* 351 - 320 */
  123. 0x00000000, /* 383 - 352 */
  124. 0x00000000, /* 415 - 384 */
  125. 0x00000000, /* 447 - 416 */
  126. 0x00000000, /* 479 - 448 */
  127. 0x00000000, /* 511 - 480 */
  128. 0x00000000, /* 543 - 512 */
  129. 0x00000000, /* 575 - 544 */
  130. 0x00000000, /* 607 - 576 */
  131. 0x00000000, /* 639 - 608 */
  132. 0x00000000, /* 671 - 640 */
  133. 0x00000000, /* 703 - 672 */
  134. 0x00000000, /* 735 - 704 */
  135. 0x00000000, /* 767 - 736 */
  136. 0x00000000, /* 799 - 768 */
  137. 0x00000000, /* 831 - 800 */
  138. 0x00000000, /* 863 - 832 */
  139. 0x00000000, /* 895 - 864 */
  140. 0x00000000, /* 927 - 896 */
  141. 0x00000000, /* 959 - 928 */
  142. 0x00000000, /* 991 - 960 */
  143. 0x00000000, /* 1023 - 992 */
  144. 0x00000000, /* 1055 - 1024 */
  145. 0x00000000, /* 1087 - 1056 */
  146. 0x00000000, /* 1119 - 1088 */
  147. 0x00000000, /* 1151 - 1120 */
  148. 0x00000000, /* 1183 - 1152 */
  149. 0x00000000, /* 1215 - 1184 */
  150. 0x00000000, /* 1247 - 1216 */
  151. 0x00000000, /* 1279 - 1248 */
  152. 0x00000000, /* 1311 - 1280 */
  153. 0x00000000, /* 1343 - 1312 */
  154. 0x00000000, /* 1375 - 1344 */
  155. 0x00000000, /* 1407 - 1376 */
  156. 0x00000000, /* 1439 - 1408 */
  157. 0x00000000, /* 1471 - 1440 */
  158. 0x00000000, /* 1503 - 1472 */
  159. };
  160. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  161. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  162. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  163. return;
  164. }
  165. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  166. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  167. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  168. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  169. disable_ptr);
  170. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  171. iwl_write_targ_mem(priv,
  172. disable_ptr + (i * sizeof(u32)),
  173. evt_disable[i]);
  174. } else {
  175. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  176. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  177. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  178. disable_ptr, array_size);
  179. }
  180. }
  181. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  182. {
  183. int idx;
  184. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  185. if (iwl3945_rates[idx].plcp == plcp)
  186. return idx;
  187. return -1;
  188. }
  189. #ifdef CONFIG_IWLWIFI_DEBUG
  190. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  191. static const char *iwl3945_get_tx_fail_reason(u32 status)
  192. {
  193. switch (status & TX_STATUS_MSK) {
  194. case TX_3945_STATUS_SUCCESS:
  195. return "SUCCESS";
  196. TX_STATUS_ENTRY(SHORT_LIMIT);
  197. TX_STATUS_ENTRY(LONG_LIMIT);
  198. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  199. TX_STATUS_ENTRY(MGMNT_ABORT);
  200. TX_STATUS_ENTRY(NEXT_FRAG);
  201. TX_STATUS_ENTRY(LIFE_EXPIRE);
  202. TX_STATUS_ENTRY(DEST_PS);
  203. TX_STATUS_ENTRY(ABORTED);
  204. TX_STATUS_ENTRY(BT_RETRY);
  205. TX_STATUS_ENTRY(STA_INVALID);
  206. TX_STATUS_ENTRY(FRAG_DROPPED);
  207. TX_STATUS_ENTRY(TID_DISABLE);
  208. TX_STATUS_ENTRY(FRAME_FLUSHED);
  209. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  210. TX_STATUS_ENTRY(TX_LOCKED);
  211. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  212. }
  213. return "UNKNOWN";
  214. }
  215. #else
  216. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  217. {
  218. return "";
  219. }
  220. #endif
  221. /*
  222. * get ieee prev rate from rate scale table.
  223. * for A and B mode we need to overright prev
  224. * value
  225. */
  226. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  227. {
  228. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  229. switch (priv->band) {
  230. case IEEE80211_BAND_5GHZ:
  231. if (rate == IWL_RATE_12M_INDEX)
  232. next_rate = IWL_RATE_9M_INDEX;
  233. else if (rate == IWL_RATE_6M_INDEX)
  234. next_rate = IWL_RATE_6M_INDEX;
  235. break;
  236. case IEEE80211_BAND_2GHZ:
  237. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  238. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  239. if (rate == IWL_RATE_11M_INDEX)
  240. next_rate = IWL_RATE_5M_INDEX;
  241. }
  242. break;
  243. default:
  244. break;
  245. }
  246. return next_rate;
  247. }
  248. /**
  249. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  250. *
  251. * When FW advances 'R' index, all entries between old and new 'R' index
  252. * need to be reclaimed. As result, some free space forms. If there is
  253. * enough free space (> low mark), wake the stack that feeds us.
  254. */
  255. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  256. int txq_id, int index)
  257. {
  258. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  259. struct iwl_queue *q = &txq->q;
  260. struct iwl_tx_info *tx_info;
  261. BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
  262. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  263. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  264. tx_info = &txq->txb[txq->q.read_ptr];
  265. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  266. tx_info->skb = NULL;
  267. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  268. }
  269. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  270. (txq_id != IWL39_CMD_QUEUE_NUM) &&
  271. priv->mac80211_registered)
  272. iwl_wake_queue(priv, txq);
  273. }
  274. /**
  275. * iwl3945_rx_reply_tx - Handle Tx response
  276. */
  277. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  278. struct iwl_rx_mem_buffer *rxb)
  279. {
  280. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  281. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  282. int txq_id = SEQ_TO_QUEUE(sequence);
  283. int index = SEQ_TO_INDEX(sequence);
  284. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  285. struct ieee80211_tx_info *info;
  286. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  287. u32 status = le32_to_cpu(tx_resp->status);
  288. int rate_idx;
  289. int fail;
  290. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  291. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  292. "is out of range [0-%d] %d %d\n", txq_id,
  293. index, txq->q.n_bd, txq->q.write_ptr,
  294. txq->q.read_ptr);
  295. return;
  296. }
  297. txq->time_stamp = jiffies;
  298. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  299. ieee80211_tx_info_clear_status(info);
  300. /* Fill the MRR chain with some info about on-chip retransmissions */
  301. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  302. if (info->band == IEEE80211_BAND_5GHZ)
  303. rate_idx -= IWL_FIRST_OFDM_RATE;
  304. fail = tx_resp->failure_frame;
  305. info->status.rates[0].idx = rate_idx;
  306. info->status.rates[0].count = fail + 1; /* add final attempt */
  307. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  308. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  309. IEEE80211_TX_STAT_ACK : 0;
  310. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  311. txq_id, iwl3945_get_tx_fail_reason(status), status,
  312. tx_resp->rate, tx_resp->failure_frame);
  313. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  314. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  315. if (status & TX_ABORT_REQUIRED_MSK)
  316. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  317. }
  318. /*****************************************************************************
  319. *
  320. * Intel PRO/Wireless 3945ABG/BG Network Connection
  321. *
  322. * RX handler implementations
  323. *
  324. *****************************************************************************/
  325. #ifdef CONFIG_IWLWIFI_DEBUGFS
  326. /*
  327. * based on the assumption of all statistics counter are in DWORD
  328. * FIXME: This function is for debugging, do not deal with
  329. * the case of counters roll-over.
  330. */
  331. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  332. __le32 *stats)
  333. {
  334. int i;
  335. __le32 *prev_stats;
  336. u32 *accum_stats;
  337. u32 *delta, *max_delta;
  338. prev_stats = (__le32 *)&priv->_3945.statistics;
  339. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  340. delta = (u32 *)&priv->_3945.delta_statistics;
  341. max_delta = (u32 *)&priv->_3945.max_delta;
  342. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  343. i += sizeof(__le32), stats++, prev_stats++, delta++,
  344. max_delta++, accum_stats++) {
  345. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  346. *delta = (le32_to_cpu(*stats) -
  347. le32_to_cpu(*prev_stats));
  348. *accum_stats += *delta;
  349. if (*delta > *max_delta)
  350. *max_delta = *delta;
  351. }
  352. }
  353. /* reset accumulative statistics for "no-counter" type statistics */
  354. priv->_3945.accum_statistics.general.temperature =
  355. priv->_3945.statistics.general.temperature;
  356. priv->_3945.accum_statistics.general.ttl_timestamp =
  357. priv->_3945.statistics.general.ttl_timestamp;
  358. }
  359. #endif
  360. /**
  361. * iwl3945_good_plcp_health - checks for plcp error.
  362. *
  363. * When the plcp error is exceeding the thresholds, reset the radio
  364. * to improve the throughput.
  365. */
  366. static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
  367. struct iwl_rx_packet *pkt)
  368. {
  369. bool rc = true;
  370. struct iwl3945_notif_statistics current_stat;
  371. int combined_plcp_delta;
  372. unsigned int plcp_msec;
  373. unsigned long plcp_received_jiffies;
  374. if (priv->cfg->base_params->plcp_delta_threshold ==
  375. IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
  376. IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
  377. return rc;
  378. }
  379. memcpy(&current_stat, pkt->u.raw, sizeof(struct
  380. iwl3945_notif_statistics));
  381. /*
  382. * check for plcp_err and trigger radio reset if it exceeds
  383. * the plcp error threshold plcp_delta.
  384. */
  385. plcp_received_jiffies = jiffies;
  386. plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
  387. (long) priv->plcp_jiffies);
  388. priv->plcp_jiffies = plcp_received_jiffies;
  389. /*
  390. * check to make sure plcp_msec is not 0 to prevent division
  391. * by zero.
  392. */
  393. if (plcp_msec) {
  394. combined_plcp_delta =
  395. (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
  396. le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
  397. if ((combined_plcp_delta > 0) &&
  398. ((combined_plcp_delta * 100) / plcp_msec) >
  399. priv->cfg->base_params->plcp_delta_threshold) {
  400. /*
  401. * if plcp_err exceed the threshold, the following
  402. * data is printed in csv format:
  403. * Text: plcp_err exceeded %d,
  404. * Received ofdm.plcp_err,
  405. * Current ofdm.plcp_err,
  406. * combined_plcp_delta,
  407. * plcp_msec
  408. */
  409. IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
  410. "%u, %d, %u mSecs\n",
  411. priv->cfg->base_params->plcp_delta_threshold,
  412. le32_to_cpu(current_stat.rx.ofdm.plcp_err),
  413. combined_plcp_delta, plcp_msec);
  414. /*
  415. * Reset the RF radio due to the high plcp
  416. * error rate
  417. */
  418. rc = false;
  419. }
  420. }
  421. return rc;
  422. }
  423. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  424. struct iwl_rx_mem_buffer *rxb)
  425. {
  426. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  427. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  428. (int)sizeof(struct iwl3945_notif_statistics),
  429. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  430. #ifdef CONFIG_IWLWIFI_DEBUGFS
  431. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  432. #endif
  433. iwl_recover_from_statistics(priv, pkt);
  434. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  435. }
  436. void iwl3945_reply_statistics(struct iwl_priv *priv,
  437. struct iwl_rx_mem_buffer *rxb)
  438. {
  439. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  440. __le32 *flag = (__le32 *)&pkt->u.raw;
  441. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  442. #ifdef CONFIG_IWLWIFI_DEBUGFS
  443. memset(&priv->_3945.accum_statistics, 0,
  444. sizeof(struct iwl3945_notif_statistics));
  445. memset(&priv->_3945.delta_statistics, 0,
  446. sizeof(struct iwl3945_notif_statistics));
  447. memset(&priv->_3945.max_delta, 0,
  448. sizeof(struct iwl3945_notif_statistics));
  449. #endif
  450. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  451. }
  452. iwl3945_hw_rx_statistics(priv, rxb);
  453. }
  454. /******************************************************************************
  455. *
  456. * Misc. internal state and helper functions
  457. *
  458. ******************************************************************************/
  459. /* This is necessary only for a number of statistics, see the caller. */
  460. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  461. struct ieee80211_hdr *header)
  462. {
  463. /* Filter incoming packets to determine if they are targeted toward
  464. * this network, discarding packets coming from ourselves */
  465. switch (priv->iw_mode) {
  466. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  467. /* packets to our IBSS update information */
  468. return !compare_ether_addr(header->addr3, priv->bssid);
  469. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  470. /* packets to our IBSS update information */
  471. return !compare_ether_addr(header->addr2, priv->bssid);
  472. default:
  473. return 1;
  474. }
  475. }
  476. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  477. struct iwl_rx_mem_buffer *rxb,
  478. struct ieee80211_rx_status *stats)
  479. {
  480. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  481. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  482. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  483. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  484. u16 len = le16_to_cpu(rx_hdr->len);
  485. struct sk_buff *skb;
  486. __le16 fc = hdr->frame_control;
  487. /* We received data from the HW, so stop the watchdog */
  488. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  489. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  490. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  491. return;
  492. }
  493. /* We only process data packets if the interface is open */
  494. if (unlikely(!priv->is_open)) {
  495. IWL_DEBUG_DROP_LIMIT(priv,
  496. "Dropping packet while interface is not open.\n");
  497. return;
  498. }
  499. skb = dev_alloc_skb(128);
  500. if (!skb) {
  501. IWL_ERR(priv, "dev_alloc_skb failed\n");
  502. return;
  503. }
  504. if (!iwl3945_mod_params.sw_crypto)
  505. iwl_set_decrypted_flag(priv,
  506. (struct ieee80211_hdr *)rxb_addr(rxb),
  507. le32_to_cpu(rx_end->status), stats);
  508. skb_add_rx_frag(skb, 0, rxb->page,
  509. (void *)rx_hdr->payload - (void *)pkt, len);
  510. iwl_update_stats(priv, false, fc, len);
  511. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  512. ieee80211_rx(priv->hw, skb);
  513. priv->alloc_rxb_page--;
  514. rxb->page = NULL;
  515. }
  516. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  517. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  518. struct iwl_rx_mem_buffer *rxb)
  519. {
  520. struct ieee80211_hdr *header;
  521. struct ieee80211_rx_status rx_status;
  522. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  523. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  524. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  525. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  526. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  527. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  528. u8 network_packet;
  529. rx_status.flag = 0;
  530. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  531. rx_status.freq =
  532. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  533. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  534. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  535. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  536. if (rx_status.band == IEEE80211_BAND_5GHZ)
  537. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  538. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  539. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  540. /* set the preamble flag if appropriate */
  541. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  542. rx_status.flag |= RX_FLAG_SHORTPRE;
  543. if ((unlikely(rx_stats->phy_count > 20))) {
  544. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  545. rx_stats->phy_count);
  546. return;
  547. }
  548. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  549. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  550. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  551. return;
  552. }
  553. /* Convert 3945's rssi indicator to dBm */
  554. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  555. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  556. rx_status.signal, rx_stats_sig_avg,
  557. rx_stats_noise_diff);
  558. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  559. network_packet = iwl3945_is_network_packet(priv, header);
  560. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  561. network_packet ? '*' : ' ',
  562. le16_to_cpu(rx_hdr->channel),
  563. rx_status.signal, rx_status.signal,
  564. rx_status.rate_idx);
  565. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  566. if (network_packet) {
  567. priv->_3945.last_beacon_time =
  568. le32_to_cpu(rx_end->beacon_timestamp);
  569. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  570. priv->_3945.last_rx_rssi = rx_status.signal;
  571. }
  572. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  573. }
  574. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  575. struct iwl_tx_queue *txq,
  576. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  577. {
  578. int count;
  579. struct iwl_queue *q;
  580. struct iwl3945_tfd *tfd, *tfd_tmp;
  581. q = &txq->q;
  582. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  583. tfd = &tfd_tmp[q->write_ptr];
  584. if (reset)
  585. memset(tfd, 0, sizeof(*tfd));
  586. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  587. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  588. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  589. NUM_TFD_CHUNKS);
  590. return -EINVAL;
  591. }
  592. tfd->tbs[count].addr = cpu_to_le32(addr);
  593. tfd->tbs[count].len = cpu_to_le32(len);
  594. count++;
  595. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  596. TFD_CTL_PAD_SET(pad));
  597. return 0;
  598. }
  599. /**
  600. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  601. *
  602. * Does NOT advance any indexes
  603. */
  604. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  605. {
  606. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  607. int index = txq->q.read_ptr;
  608. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  609. struct pci_dev *dev = priv->pci_dev;
  610. int i;
  611. int counter;
  612. /* sanity check */
  613. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  614. if (counter > NUM_TFD_CHUNKS) {
  615. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  616. /* @todo issue fatal error, it is quite serious situation */
  617. return;
  618. }
  619. /* Unmap tx_cmd */
  620. if (counter)
  621. pci_unmap_single(dev,
  622. dma_unmap_addr(&txq->meta[index], mapping),
  623. dma_unmap_len(&txq->meta[index], len),
  624. PCI_DMA_TODEVICE);
  625. /* unmap chunks if any */
  626. for (i = 1; i < counter; i++)
  627. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  628. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  629. /* free SKB */
  630. if (txq->txb) {
  631. struct sk_buff *skb;
  632. skb = txq->txb[txq->q.read_ptr].skb;
  633. /* can be called from irqs-disabled context */
  634. if (skb) {
  635. dev_kfree_skb_any(skb);
  636. txq->txb[txq->q.read_ptr].skb = NULL;
  637. }
  638. }
  639. }
  640. /**
  641. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  642. *
  643. */
  644. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  645. struct iwl_device_cmd *cmd,
  646. struct ieee80211_tx_info *info,
  647. struct ieee80211_hdr *hdr,
  648. int sta_id, int tx_id)
  649. {
  650. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  651. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  652. u16 rate_mask;
  653. int rate;
  654. u8 rts_retry_limit;
  655. u8 data_retry_limit;
  656. __le32 tx_flags;
  657. __le16 fc = hdr->frame_control;
  658. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  659. rate = iwl3945_rates[rate_index].plcp;
  660. tx_flags = tx_cmd->tx_flags;
  661. /* We need to figure out how to get the sta->supp_rates while
  662. * in this running context */
  663. rate_mask = IWL_RATES_MASK;
  664. /* Set retry limit on DATA packets and Probe Responses*/
  665. if (ieee80211_is_probe_resp(fc))
  666. data_retry_limit = 3;
  667. else
  668. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  669. tx_cmd->data_retry_limit = data_retry_limit;
  670. if (tx_id >= IWL39_CMD_QUEUE_NUM)
  671. rts_retry_limit = 3;
  672. else
  673. rts_retry_limit = 7;
  674. if (data_retry_limit < rts_retry_limit)
  675. rts_retry_limit = data_retry_limit;
  676. tx_cmd->rts_retry_limit = rts_retry_limit;
  677. tx_cmd->rate = rate;
  678. tx_cmd->tx_flags = tx_flags;
  679. /* OFDM */
  680. tx_cmd->supp_rates[0] =
  681. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  682. /* CCK */
  683. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  684. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  685. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  686. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  687. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  688. }
  689. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  690. {
  691. unsigned long flags_spin;
  692. struct iwl_station_entry *station;
  693. if (sta_id == IWL_INVALID_STATION)
  694. return IWL_INVALID_STATION;
  695. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  696. station = &priv->stations[sta_id];
  697. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  698. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  699. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  700. iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
  701. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  702. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  703. sta_id, tx_rate);
  704. return sta_id;
  705. }
  706. static void iwl3945_set_pwr_vmain(struct iwl_priv *priv)
  707. {
  708. /*
  709. * (for documentation purposes)
  710. * to set power to V_AUX, do
  711. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  712. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  713. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  714. ~APMG_PS_CTRL_MSK_PWR_SRC);
  715. iwl_poll_bit(priv, CSR_GPIO_IN,
  716. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  717. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  718. }
  719. */
  720. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  721. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  722. ~APMG_PS_CTRL_MSK_PWR_SRC);
  723. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  724. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  725. }
  726. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  727. {
  728. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  729. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  730. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  731. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  732. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  733. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  734. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  735. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  736. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  737. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  738. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  739. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  740. /* fake read to flush all prev I/O */
  741. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  742. return 0;
  743. }
  744. static int iwl3945_tx_reset(struct iwl_priv *priv)
  745. {
  746. /* bypass mode */
  747. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  748. /* RA 0 is active */
  749. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  750. /* all 6 fifo are active */
  751. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  752. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  753. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  754. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  755. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  756. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  757. priv->_3945.shared_phys);
  758. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  759. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  760. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  761. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  762. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  763. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  764. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  765. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  766. return 0;
  767. }
  768. /**
  769. * iwl3945_txq_ctx_reset - Reset TX queue context
  770. *
  771. * Destroys all DMA structures and initialize them again
  772. */
  773. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  774. {
  775. int rc;
  776. int txq_id, slots_num;
  777. iwl3945_hw_txq_ctx_free(priv);
  778. /* allocate tx queue structure */
  779. rc = iwl_alloc_txq_mem(priv);
  780. if (rc)
  781. return rc;
  782. /* Tx CMD queue */
  783. rc = iwl3945_tx_reset(priv);
  784. if (rc)
  785. goto error;
  786. /* Tx queue(s) */
  787. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  788. slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
  789. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  790. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  791. txq_id);
  792. if (rc) {
  793. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  794. goto error;
  795. }
  796. }
  797. return rc;
  798. error:
  799. iwl3945_hw_txq_ctx_free(priv);
  800. return rc;
  801. }
  802. /*
  803. * Start up 3945's basic functionality after it has been reset
  804. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  805. * NOTE: This does not load uCode nor start the embedded processor
  806. */
  807. static int iwl3945_apm_init(struct iwl_priv *priv)
  808. {
  809. int ret = iwl_apm_init(priv);
  810. /* Clear APMG (NIC's internal power management) interrupts */
  811. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  812. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  813. /* Reset radio chip */
  814. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  815. udelay(5);
  816. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  817. return ret;
  818. }
  819. static void iwl3945_nic_config(struct iwl_priv *priv)
  820. {
  821. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  822. unsigned long flags;
  823. u8 rev_id = 0;
  824. spin_lock_irqsave(&priv->lock, flags);
  825. /* Determine HW type */
  826. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  827. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  828. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  829. IWL_DEBUG_INFO(priv, "RTP type\n");
  830. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  831. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  832. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  833. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  834. } else {
  835. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  836. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  837. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  838. }
  839. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  840. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  841. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  842. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  843. } else
  844. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  845. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  846. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  847. eeprom->board_revision);
  848. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  849. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  850. } else {
  851. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  852. eeprom->board_revision);
  853. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  854. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  855. }
  856. if (eeprom->almgor_m_version <= 1) {
  857. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  858. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  859. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  860. eeprom->almgor_m_version);
  861. } else {
  862. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  863. eeprom->almgor_m_version);
  864. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  865. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  866. }
  867. spin_unlock_irqrestore(&priv->lock, flags);
  868. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  869. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  870. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  871. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  872. }
  873. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  874. {
  875. int rc;
  876. unsigned long flags;
  877. struct iwl_rx_queue *rxq = &priv->rxq;
  878. spin_lock_irqsave(&priv->lock, flags);
  879. priv->cfg->ops->lib->apm_ops.init(priv);
  880. spin_unlock_irqrestore(&priv->lock, flags);
  881. iwl3945_set_pwr_vmain(priv);
  882. priv->cfg->ops->lib->apm_ops.config(priv);
  883. /* Allocate the RX queue, or reset if it is already allocated */
  884. if (!rxq->bd) {
  885. rc = iwl_rx_queue_alloc(priv);
  886. if (rc) {
  887. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  888. return -ENOMEM;
  889. }
  890. } else
  891. iwl3945_rx_queue_reset(priv, rxq);
  892. iwl3945_rx_replenish(priv);
  893. iwl3945_rx_init(priv, rxq);
  894. /* Look at using this instead:
  895. rxq->need_update = 1;
  896. iwl_rx_queue_update_write_ptr(priv, rxq);
  897. */
  898. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  899. rc = iwl3945_txq_ctx_reset(priv);
  900. if (rc)
  901. return rc;
  902. set_bit(STATUS_INIT, &priv->status);
  903. return 0;
  904. }
  905. /**
  906. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  907. *
  908. * Destroy all TX DMA queues and structures
  909. */
  910. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  911. {
  912. int txq_id;
  913. /* Tx queues */
  914. if (priv->txq)
  915. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  916. txq_id++)
  917. if (txq_id == IWL39_CMD_QUEUE_NUM)
  918. iwl_cmd_queue_free(priv);
  919. else
  920. iwl_tx_queue_free(priv, txq_id);
  921. /* free tx queue structure */
  922. iwl_free_txq_mem(priv);
  923. }
  924. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  925. {
  926. int txq_id;
  927. /* stop SCD */
  928. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  929. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  930. /* reset TFD queues */
  931. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  932. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  933. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  934. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  935. 1000);
  936. }
  937. iwl3945_hw_txq_ctx_free(priv);
  938. }
  939. /**
  940. * iwl3945_hw_reg_adjust_power_by_temp
  941. * return index delta into power gain settings table
  942. */
  943. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  944. {
  945. return (new_reading - old_reading) * (-11) / 100;
  946. }
  947. /**
  948. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  949. */
  950. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  951. {
  952. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  953. }
  954. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  955. {
  956. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  957. }
  958. /**
  959. * iwl3945_hw_reg_txpower_get_temperature
  960. * get the current temperature by reading from NIC
  961. */
  962. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  963. {
  964. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  965. int temperature;
  966. temperature = iwl3945_hw_get_temperature(priv);
  967. /* driver's okay range is -260 to +25.
  968. * human readable okay range is 0 to +285 */
  969. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  970. /* handle insane temp reading */
  971. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  972. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  973. /* if really really hot(?),
  974. * substitute the 3rd band/group's temp measured at factory */
  975. if (priv->last_temperature > 100)
  976. temperature = eeprom->groups[2].temperature;
  977. else /* else use most recent "sane" value from driver */
  978. temperature = priv->last_temperature;
  979. }
  980. return temperature; /* raw, not "human readable" */
  981. }
  982. /* Adjust Txpower only if temperature variance is greater than threshold.
  983. *
  984. * Both are lower than older versions' 9 degrees */
  985. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  986. /**
  987. * is_temp_calib_needed - determines if new calibration is needed
  988. *
  989. * records new temperature in tx_mgr->temperature.
  990. * replaces tx_mgr->last_temperature *only* if calib needed
  991. * (assumes caller will actually do the calibration!). */
  992. static int is_temp_calib_needed(struct iwl_priv *priv)
  993. {
  994. int temp_diff;
  995. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  996. temp_diff = priv->temperature - priv->last_temperature;
  997. /* get absolute value */
  998. if (temp_diff < 0) {
  999. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1000. temp_diff = -temp_diff;
  1001. } else if (temp_diff == 0)
  1002. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1003. else
  1004. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1005. /* if we don't need calibration, *don't* update last_temperature */
  1006. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1007. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1008. return 0;
  1009. }
  1010. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1011. /* assume that caller will actually do calib ...
  1012. * update the "last temperature" value */
  1013. priv->last_temperature = priv->temperature;
  1014. return 1;
  1015. }
  1016. #define IWL_MAX_GAIN_ENTRIES 78
  1017. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1018. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1019. /* radio and DSP power table, each step is 1/2 dB.
  1020. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1021. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1022. {
  1023. {251, 127}, /* 2.4 GHz, highest power */
  1024. {251, 127},
  1025. {251, 127},
  1026. {251, 127},
  1027. {251, 125},
  1028. {251, 110},
  1029. {251, 105},
  1030. {251, 98},
  1031. {187, 125},
  1032. {187, 115},
  1033. {187, 108},
  1034. {187, 99},
  1035. {243, 119},
  1036. {243, 111},
  1037. {243, 105},
  1038. {243, 97},
  1039. {243, 92},
  1040. {211, 106},
  1041. {211, 100},
  1042. {179, 120},
  1043. {179, 113},
  1044. {179, 107},
  1045. {147, 125},
  1046. {147, 119},
  1047. {147, 112},
  1048. {147, 106},
  1049. {147, 101},
  1050. {147, 97},
  1051. {147, 91},
  1052. {115, 107},
  1053. {235, 121},
  1054. {235, 115},
  1055. {235, 109},
  1056. {203, 127},
  1057. {203, 121},
  1058. {203, 115},
  1059. {203, 108},
  1060. {203, 102},
  1061. {203, 96},
  1062. {203, 92},
  1063. {171, 110},
  1064. {171, 104},
  1065. {171, 98},
  1066. {139, 116},
  1067. {227, 125},
  1068. {227, 119},
  1069. {227, 113},
  1070. {227, 107},
  1071. {227, 101},
  1072. {227, 96},
  1073. {195, 113},
  1074. {195, 106},
  1075. {195, 102},
  1076. {195, 95},
  1077. {163, 113},
  1078. {163, 106},
  1079. {163, 102},
  1080. {163, 95},
  1081. {131, 113},
  1082. {131, 106},
  1083. {131, 102},
  1084. {131, 95},
  1085. {99, 113},
  1086. {99, 106},
  1087. {99, 102},
  1088. {99, 95},
  1089. {67, 113},
  1090. {67, 106},
  1091. {67, 102},
  1092. {67, 95},
  1093. {35, 113},
  1094. {35, 106},
  1095. {35, 102},
  1096. {35, 95},
  1097. {3, 113},
  1098. {3, 106},
  1099. {3, 102},
  1100. {3, 95} }, /* 2.4 GHz, lowest power */
  1101. {
  1102. {251, 127}, /* 5.x GHz, highest power */
  1103. {251, 120},
  1104. {251, 114},
  1105. {219, 119},
  1106. {219, 101},
  1107. {187, 113},
  1108. {187, 102},
  1109. {155, 114},
  1110. {155, 103},
  1111. {123, 117},
  1112. {123, 107},
  1113. {123, 99},
  1114. {123, 92},
  1115. {91, 108},
  1116. {59, 125},
  1117. {59, 118},
  1118. {59, 109},
  1119. {59, 102},
  1120. {59, 96},
  1121. {59, 90},
  1122. {27, 104},
  1123. {27, 98},
  1124. {27, 92},
  1125. {115, 118},
  1126. {115, 111},
  1127. {115, 104},
  1128. {83, 126},
  1129. {83, 121},
  1130. {83, 113},
  1131. {83, 105},
  1132. {83, 99},
  1133. {51, 118},
  1134. {51, 111},
  1135. {51, 104},
  1136. {51, 98},
  1137. {19, 116},
  1138. {19, 109},
  1139. {19, 102},
  1140. {19, 98},
  1141. {19, 93},
  1142. {171, 113},
  1143. {171, 107},
  1144. {171, 99},
  1145. {139, 120},
  1146. {139, 113},
  1147. {139, 107},
  1148. {139, 99},
  1149. {107, 120},
  1150. {107, 113},
  1151. {107, 107},
  1152. {107, 99},
  1153. {75, 120},
  1154. {75, 113},
  1155. {75, 107},
  1156. {75, 99},
  1157. {43, 120},
  1158. {43, 113},
  1159. {43, 107},
  1160. {43, 99},
  1161. {11, 120},
  1162. {11, 113},
  1163. {11, 107},
  1164. {11, 99},
  1165. {131, 107},
  1166. {131, 99},
  1167. {99, 120},
  1168. {99, 113},
  1169. {99, 107},
  1170. {99, 99},
  1171. {67, 120},
  1172. {67, 113},
  1173. {67, 107},
  1174. {67, 99},
  1175. {35, 120},
  1176. {35, 113},
  1177. {35, 107},
  1178. {35, 99},
  1179. {3, 120} } /* 5.x GHz, lowest power */
  1180. };
  1181. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1182. {
  1183. if (index < 0)
  1184. return 0;
  1185. if (index >= IWL_MAX_GAIN_ENTRIES)
  1186. return IWL_MAX_GAIN_ENTRIES - 1;
  1187. return (u8) index;
  1188. }
  1189. /* Kick off thermal recalibration check every 60 seconds */
  1190. #define REG_RECALIB_PERIOD (60)
  1191. /**
  1192. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1193. *
  1194. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1195. * or 6 Mbit (OFDM) rates.
  1196. */
  1197. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1198. s32 rate_index, const s8 *clip_pwrs,
  1199. struct iwl_channel_info *ch_info,
  1200. int band_index)
  1201. {
  1202. struct iwl3945_scan_power_info *scan_power_info;
  1203. s8 power;
  1204. u8 power_index;
  1205. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1206. /* use this channel group's 6Mbit clipping/saturation pwr,
  1207. * but cap at regulatory scan power restriction (set during init
  1208. * based on eeprom channel data) for this channel. */
  1209. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1210. /* further limit to user's max power preference.
  1211. * FIXME: Other spectrum management power limitations do not
  1212. * seem to apply?? */
  1213. power = min(power, priv->tx_power_user_lmt);
  1214. scan_power_info->requested_power = power;
  1215. /* find difference between new scan *power* and current "normal"
  1216. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1217. * current "normal" temperature-compensated Tx power *index* for
  1218. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1219. * *index*. */
  1220. power_index = ch_info->power_info[rate_index].power_table_index
  1221. - (power - ch_info->power_info
  1222. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1223. /* store reference index that we use when adjusting *all* scan
  1224. * powers. So we can accommodate user (all channel) or spectrum
  1225. * management (single channel) power changes "between" temperature
  1226. * feedback compensation procedures.
  1227. * don't force fit this reference index into gain table; it may be a
  1228. * negative number. This will help avoid errors when we're at
  1229. * the lower bounds (highest gains, for warmest temperatures)
  1230. * of the table. */
  1231. /* don't exceed table bounds for "real" setting */
  1232. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1233. scan_power_info->power_table_index = power_index;
  1234. scan_power_info->tpc.tx_gain =
  1235. power_gain_table[band_index][power_index].tx_gain;
  1236. scan_power_info->tpc.dsp_atten =
  1237. power_gain_table[band_index][power_index].dsp_atten;
  1238. }
  1239. /**
  1240. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1241. *
  1242. * Configures power settings for all rates for the current channel,
  1243. * using values from channel info struct, and send to NIC
  1244. */
  1245. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1246. {
  1247. int rate_idx, i;
  1248. const struct iwl_channel_info *ch_info = NULL;
  1249. struct iwl3945_txpowertable_cmd txpower = {
  1250. .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
  1251. };
  1252. u16 chan;
  1253. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  1254. "TX Power requested while scanning!\n"))
  1255. return -EAGAIN;
  1256. chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
  1257. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1258. ch_info = iwl_get_channel_info(priv, priv->band, chan);
  1259. if (!ch_info) {
  1260. IWL_ERR(priv,
  1261. "Failed to get channel info for channel %d [%d]\n",
  1262. chan, priv->band);
  1263. return -EINVAL;
  1264. }
  1265. if (!is_channel_valid(ch_info)) {
  1266. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1267. "non-Tx channel.\n");
  1268. return 0;
  1269. }
  1270. /* fill cmd with power settings for all rates for current channel */
  1271. /* Fill OFDM rate */
  1272. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1273. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1274. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1275. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1276. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1277. le16_to_cpu(txpower.channel),
  1278. txpower.band,
  1279. txpower.power[i].tpc.tx_gain,
  1280. txpower.power[i].tpc.dsp_atten,
  1281. txpower.power[i].rate);
  1282. }
  1283. /* Fill CCK rates */
  1284. for (rate_idx = IWL_FIRST_CCK_RATE;
  1285. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1286. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1287. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1288. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1289. le16_to_cpu(txpower.channel),
  1290. txpower.band,
  1291. txpower.power[i].tpc.tx_gain,
  1292. txpower.power[i].tpc.dsp_atten,
  1293. txpower.power[i].rate);
  1294. }
  1295. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1296. sizeof(struct iwl3945_txpowertable_cmd),
  1297. &txpower);
  1298. }
  1299. /**
  1300. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1301. * @ch_info: Channel to update. Uses power_info.requested_power.
  1302. *
  1303. * Replace requested_power and base_power_index ch_info fields for
  1304. * one channel.
  1305. *
  1306. * Called if user or spectrum management changes power preferences.
  1307. * Takes into account h/w and modulation limitations (clip power).
  1308. *
  1309. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1310. *
  1311. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1312. * properly fill out the scan powers, and actual h/w gain settings,
  1313. * and send changes to NIC
  1314. */
  1315. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1316. struct iwl_channel_info *ch_info)
  1317. {
  1318. struct iwl3945_channel_power_info *power_info;
  1319. int power_changed = 0;
  1320. int i;
  1321. const s8 *clip_pwrs;
  1322. int power;
  1323. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1324. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1325. /* Get this channel's rate-to-current-power settings table */
  1326. power_info = ch_info->power_info;
  1327. /* update OFDM Txpower settings */
  1328. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1329. i++, ++power_info) {
  1330. int delta_idx;
  1331. /* limit new power to be no more than h/w capability */
  1332. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1333. if (power == power_info->requested_power)
  1334. continue;
  1335. /* find difference between old and new requested powers,
  1336. * update base (non-temp-compensated) power index */
  1337. delta_idx = (power - power_info->requested_power) * 2;
  1338. power_info->base_power_index -= delta_idx;
  1339. /* save new requested power value */
  1340. power_info->requested_power = power;
  1341. power_changed = 1;
  1342. }
  1343. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1344. * ... all CCK power settings for a given channel are the *same*. */
  1345. if (power_changed) {
  1346. power =
  1347. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1348. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1349. /* do all CCK rates' iwl3945_channel_power_info structures */
  1350. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1351. power_info->requested_power = power;
  1352. power_info->base_power_index =
  1353. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1354. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1355. ++power_info;
  1356. }
  1357. }
  1358. return 0;
  1359. }
  1360. /**
  1361. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1362. *
  1363. * NOTE: Returned power limit may be less (but not more) than requested,
  1364. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1365. * (no consideration for h/w clipping limitations).
  1366. */
  1367. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1368. {
  1369. s8 max_power;
  1370. #if 0
  1371. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1372. if (ch_info->tgd_data.max_power != 0)
  1373. max_power = min(ch_info->tgd_data.max_power,
  1374. ch_info->eeprom.max_power_avg);
  1375. /* else just use EEPROM limits */
  1376. else
  1377. #endif
  1378. max_power = ch_info->eeprom.max_power_avg;
  1379. return min(max_power, ch_info->max_power_avg);
  1380. }
  1381. /**
  1382. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1383. *
  1384. * Compensate txpower settings of *all* channels for temperature.
  1385. * This only accounts for the difference between current temperature
  1386. * and the factory calibration temperatures, and bases the new settings
  1387. * on the channel's base_power_index.
  1388. *
  1389. * If RxOn is "associated", this sends the new Txpower to NIC!
  1390. */
  1391. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1392. {
  1393. struct iwl_channel_info *ch_info = NULL;
  1394. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1395. int delta_index;
  1396. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1397. u8 a_band;
  1398. u8 rate_index;
  1399. u8 scan_tbl_index;
  1400. u8 i;
  1401. int ref_temp;
  1402. int temperature = priv->temperature;
  1403. if (priv->disable_tx_power_cal ||
  1404. test_bit(STATUS_SCANNING, &priv->status)) {
  1405. /* do not perform tx power calibration */
  1406. return 0;
  1407. }
  1408. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1409. for (i = 0; i < priv->channel_count; i++) {
  1410. ch_info = &priv->channel_info[i];
  1411. a_band = is_channel_a_band(ch_info);
  1412. /* Get this chnlgrp's factory calibration temperature */
  1413. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1414. temperature;
  1415. /* get power index adjustment based on current and factory
  1416. * temps */
  1417. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1418. ref_temp);
  1419. /* set tx power value for all rates, OFDM and CCK */
  1420. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1421. rate_index++) {
  1422. int power_idx =
  1423. ch_info->power_info[rate_index].base_power_index;
  1424. /* temperature compensate */
  1425. power_idx += delta_index;
  1426. /* stay within table range */
  1427. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1428. ch_info->power_info[rate_index].
  1429. power_table_index = (u8) power_idx;
  1430. ch_info->power_info[rate_index].tpc =
  1431. power_gain_table[a_band][power_idx];
  1432. }
  1433. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1434. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1435. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1436. for (scan_tbl_index = 0;
  1437. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1438. s32 actual_index = (scan_tbl_index == 0) ?
  1439. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1440. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1441. actual_index, clip_pwrs,
  1442. ch_info, a_band);
  1443. }
  1444. }
  1445. /* send Txpower command for current channel to ucode */
  1446. return priv->cfg->ops->lib->send_tx_power(priv);
  1447. }
  1448. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1449. {
  1450. struct iwl_channel_info *ch_info;
  1451. s8 max_power;
  1452. u8 a_band;
  1453. u8 i;
  1454. if (priv->tx_power_user_lmt == power) {
  1455. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1456. "limit: %ddBm.\n", power);
  1457. return 0;
  1458. }
  1459. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1460. priv->tx_power_user_lmt = power;
  1461. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1462. for (i = 0; i < priv->channel_count; i++) {
  1463. ch_info = &priv->channel_info[i];
  1464. a_band = is_channel_a_band(ch_info);
  1465. /* find minimum power of all user and regulatory constraints
  1466. * (does not consider h/w clipping limitations) */
  1467. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1468. max_power = min(power, max_power);
  1469. if (max_power != ch_info->curr_txpow) {
  1470. ch_info->curr_txpow = max_power;
  1471. /* this considers the h/w clipping limitations */
  1472. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1473. }
  1474. }
  1475. /* update txpower settings for all channels,
  1476. * send to NIC if associated. */
  1477. is_temp_calib_needed(priv);
  1478. iwl3945_hw_reg_comp_txpower_temp(priv);
  1479. return 0;
  1480. }
  1481. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
  1482. struct iwl_rxon_context *ctx)
  1483. {
  1484. int rc = 0;
  1485. struct iwl_rx_packet *pkt;
  1486. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1487. struct iwl_host_cmd cmd = {
  1488. .id = REPLY_RXON_ASSOC,
  1489. .len = sizeof(rxon_assoc),
  1490. .flags = CMD_WANT_SKB,
  1491. .data = &rxon_assoc,
  1492. };
  1493. const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
  1494. const struct iwl_rxon_cmd *rxon2 = &ctx->active;
  1495. if ((rxon1->flags == rxon2->flags) &&
  1496. (rxon1->filter_flags == rxon2->filter_flags) &&
  1497. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1498. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1499. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1500. return 0;
  1501. }
  1502. rxon_assoc.flags = ctx->staging.flags;
  1503. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1504. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1505. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1506. rxon_assoc.reserved = 0;
  1507. rc = iwl_send_cmd_sync(priv, &cmd);
  1508. if (rc)
  1509. return rc;
  1510. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1511. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1512. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1513. rc = -EIO;
  1514. }
  1515. iwl_free_pages(priv, cmd.reply_page);
  1516. return rc;
  1517. }
  1518. /**
  1519. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1520. *
  1521. * The RXON command in staging_rxon is committed to the hardware and
  1522. * the active_rxon structure is updated with the new data. This
  1523. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1524. * a HW tune is required based on the RXON structure changes.
  1525. */
  1526. int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1527. {
  1528. /* cast away the const for active_rxon in this function */
  1529. struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1530. struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1531. int rc = 0;
  1532. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1533. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1534. return -EINVAL;
  1535. if (!iwl_is_alive(priv))
  1536. return -1;
  1537. /* always get timestamp with Rx frame */
  1538. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1539. /* select antenna */
  1540. staging_rxon->flags &=
  1541. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1542. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1543. rc = iwl_check_rxon_cmd(priv, ctx);
  1544. if (rc) {
  1545. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1546. return -EINVAL;
  1547. }
  1548. /* If we don't need to send a full RXON, we can use
  1549. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1550. * and other flags for the current radio configuration. */
  1551. if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
  1552. rc = iwl_send_rxon_assoc(priv,
  1553. &priv->contexts[IWL_RXON_CTX_BSS]);
  1554. if (rc) {
  1555. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1556. "configuration (%d).\n", rc);
  1557. return rc;
  1558. }
  1559. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1560. return 0;
  1561. }
  1562. /* If we are currently associated and the new config requires
  1563. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1564. * we must clear the associated from the active configuration
  1565. * before we apply the new config */
  1566. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
  1567. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1568. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1569. /*
  1570. * reserved4 and 5 could have been filled by the iwlcore code.
  1571. * Let's clear them before pushing to the 3945.
  1572. */
  1573. active_rxon->reserved4 = 0;
  1574. active_rxon->reserved5 = 0;
  1575. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1576. sizeof(struct iwl3945_rxon_cmd),
  1577. &priv->contexts[IWL_RXON_CTX_BSS].active);
  1578. /* If the mask clearing failed then we set
  1579. * active_rxon back to what it was previously */
  1580. if (rc) {
  1581. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1582. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1583. "configuration (%d).\n", rc);
  1584. return rc;
  1585. }
  1586. iwl_clear_ucode_stations(priv,
  1587. &priv->contexts[IWL_RXON_CTX_BSS]);
  1588. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1589. }
  1590. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1591. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1592. "* channel = %d\n"
  1593. "* bssid = %pM\n",
  1594. (new_assoc ? "" : "out"),
  1595. le16_to_cpu(staging_rxon->channel),
  1596. staging_rxon->bssid_addr);
  1597. /*
  1598. * reserved4 and 5 could have been filled by the iwlcore code.
  1599. * Let's clear them before pushing to the 3945.
  1600. */
  1601. staging_rxon->reserved4 = 0;
  1602. staging_rxon->reserved5 = 0;
  1603. iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
  1604. /* Apply the new configuration */
  1605. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1606. sizeof(struct iwl3945_rxon_cmd),
  1607. staging_rxon);
  1608. if (rc) {
  1609. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1610. return rc;
  1611. }
  1612. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1613. if (!new_assoc) {
  1614. iwl_clear_ucode_stations(priv,
  1615. &priv->contexts[IWL_RXON_CTX_BSS]);
  1616. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1617. }
  1618. /* If we issue a new RXON command which required a tune then we must
  1619. * send a new TXPOWER command or we won't be able to Tx any frames */
  1620. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1621. if (rc) {
  1622. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1623. return rc;
  1624. }
  1625. /* Init the hardware's rate fallback order based on the band */
  1626. rc = iwl3945_init_hw_rate_table(priv);
  1627. if (rc) {
  1628. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1629. return -EIO;
  1630. }
  1631. return 0;
  1632. }
  1633. /**
  1634. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1635. *
  1636. * -- reset periodic timer
  1637. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1638. * -- correct coeffs for temp (can reset temp timer)
  1639. * -- save this temp as "last",
  1640. * -- send new set of gain settings to NIC
  1641. * NOTE: This should continue working, even when we're not associated,
  1642. * so we can keep our internal table of scan powers current. */
  1643. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1644. {
  1645. /* This will kick in the "brute force"
  1646. * iwl3945_hw_reg_comp_txpower_temp() below */
  1647. if (!is_temp_calib_needed(priv))
  1648. goto reschedule;
  1649. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1650. * This is based *only* on current temperature,
  1651. * ignoring any previous power measurements */
  1652. iwl3945_hw_reg_comp_txpower_temp(priv);
  1653. reschedule:
  1654. queue_delayed_work(priv->workqueue,
  1655. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1656. }
  1657. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1658. {
  1659. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1660. _3945.thermal_periodic.work);
  1661. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1662. return;
  1663. mutex_lock(&priv->mutex);
  1664. iwl3945_reg_txpower_periodic(priv);
  1665. mutex_unlock(&priv->mutex);
  1666. }
  1667. /**
  1668. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1669. * for the channel.
  1670. *
  1671. * This function is used when initializing channel-info structs.
  1672. *
  1673. * NOTE: These channel groups do *NOT* match the bands above!
  1674. * These channel groups are based on factory-tested channels;
  1675. * on A-band, EEPROM's "group frequency" entries represent the top
  1676. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1677. */
  1678. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1679. const struct iwl_channel_info *ch_info)
  1680. {
  1681. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1682. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1683. u8 group;
  1684. u16 group_index = 0; /* based on factory calib frequencies */
  1685. u8 grp_channel;
  1686. /* Find the group index for the channel ... don't use index 1(?) */
  1687. if (is_channel_a_band(ch_info)) {
  1688. for (group = 1; group < 5; group++) {
  1689. grp_channel = ch_grp[group].group_channel;
  1690. if (ch_info->channel <= grp_channel) {
  1691. group_index = group;
  1692. break;
  1693. }
  1694. }
  1695. /* group 4 has a few channels *above* its factory cal freq */
  1696. if (group == 5)
  1697. group_index = 4;
  1698. } else
  1699. group_index = 0; /* 2.4 GHz, group 0 */
  1700. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1701. group_index);
  1702. return group_index;
  1703. }
  1704. /**
  1705. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1706. *
  1707. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1708. * into radio/DSP gain settings table for requested power.
  1709. */
  1710. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1711. s8 requested_power,
  1712. s32 setting_index, s32 *new_index)
  1713. {
  1714. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1715. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1716. s32 index0, index1;
  1717. s32 power = 2 * requested_power;
  1718. s32 i;
  1719. const struct iwl3945_eeprom_txpower_sample *samples;
  1720. s32 gains0, gains1;
  1721. s32 res;
  1722. s32 denominator;
  1723. chnl_grp = &eeprom->groups[setting_index];
  1724. samples = chnl_grp->samples;
  1725. for (i = 0; i < 5; i++) {
  1726. if (power == samples[i].power) {
  1727. *new_index = samples[i].gain_index;
  1728. return 0;
  1729. }
  1730. }
  1731. if (power > samples[1].power) {
  1732. index0 = 0;
  1733. index1 = 1;
  1734. } else if (power > samples[2].power) {
  1735. index0 = 1;
  1736. index1 = 2;
  1737. } else if (power > samples[3].power) {
  1738. index0 = 2;
  1739. index1 = 3;
  1740. } else {
  1741. index0 = 3;
  1742. index1 = 4;
  1743. }
  1744. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1745. if (denominator == 0)
  1746. return -EINVAL;
  1747. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1748. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1749. res = gains0 + (gains1 - gains0) *
  1750. ((s32) power - (s32) samples[index0].power) / denominator +
  1751. (1 << 18);
  1752. *new_index = res >> 19;
  1753. return 0;
  1754. }
  1755. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1756. {
  1757. u32 i;
  1758. s32 rate_index;
  1759. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1760. const struct iwl3945_eeprom_txpower_group *group;
  1761. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1762. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1763. s8 *clip_pwrs; /* table of power levels for each rate */
  1764. s8 satur_pwr; /* saturation power for each chnl group */
  1765. group = &eeprom->groups[i];
  1766. /* sanity check on factory saturation power value */
  1767. if (group->saturation_power < 40) {
  1768. IWL_WARN(priv, "Error: saturation power is %d, "
  1769. "less than minimum expected 40\n",
  1770. group->saturation_power);
  1771. return;
  1772. }
  1773. /*
  1774. * Derive requested power levels for each rate, based on
  1775. * hardware capabilities (saturation power for band).
  1776. * Basic value is 3dB down from saturation, with further
  1777. * power reductions for highest 3 data rates. These
  1778. * backoffs provide headroom for high rate modulation
  1779. * power peaks, without too much distortion (clipping).
  1780. */
  1781. /* we'll fill in this array with h/w max power levels */
  1782. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1783. /* divide factory saturation power by 2 to find -3dB level */
  1784. satur_pwr = (s8) (group->saturation_power >> 1);
  1785. /* fill in channel group's nominal powers for each rate */
  1786. for (rate_index = 0;
  1787. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1788. switch (rate_index) {
  1789. case IWL_RATE_36M_INDEX_TABLE:
  1790. if (i == 0) /* B/G */
  1791. *clip_pwrs = satur_pwr;
  1792. else /* A */
  1793. *clip_pwrs = satur_pwr - 5;
  1794. break;
  1795. case IWL_RATE_48M_INDEX_TABLE:
  1796. if (i == 0)
  1797. *clip_pwrs = satur_pwr - 7;
  1798. else
  1799. *clip_pwrs = satur_pwr - 10;
  1800. break;
  1801. case IWL_RATE_54M_INDEX_TABLE:
  1802. if (i == 0)
  1803. *clip_pwrs = satur_pwr - 9;
  1804. else
  1805. *clip_pwrs = satur_pwr - 12;
  1806. break;
  1807. default:
  1808. *clip_pwrs = satur_pwr;
  1809. break;
  1810. }
  1811. }
  1812. }
  1813. }
  1814. /**
  1815. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1816. *
  1817. * Second pass (during init) to set up priv->channel_info
  1818. *
  1819. * Set up Tx-power settings in our channel info database for each VALID
  1820. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1821. * and current temperature.
  1822. *
  1823. * Since this is based on current temperature (at init time), these values may
  1824. * not be valid for very long, but it gives us a starting/default point,
  1825. * and allows us to active (i.e. using Tx) scan.
  1826. *
  1827. * This does *not* write values to NIC, just sets up our internal table.
  1828. */
  1829. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1830. {
  1831. struct iwl_channel_info *ch_info = NULL;
  1832. struct iwl3945_channel_power_info *pwr_info;
  1833. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1834. int delta_index;
  1835. u8 rate_index;
  1836. u8 scan_tbl_index;
  1837. const s8 *clip_pwrs; /* array of power levels for each rate */
  1838. u8 gain, dsp_atten;
  1839. s8 power;
  1840. u8 pwr_index, base_pwr_index, a_band;
  1841. u8 i;
  1842. int temperature;
  1843. /* save temperature reference,
  1844. * so we can determine next time to calibrate */
  1845. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1846. priv->last_temperature = temperature;
  1847. iwl3945_hw_reg_init_channel_groups(priv);
  1848. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1849. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1850. i++, ch_info++) {
  1851. a_band = is_channel_a_band(ch_info);
  1852. if (!is_channel_valid(ch_info))
  1853. continue;
  1854. /* find this channel's channel group (*not* "band") index */
  1855. ch_info->group_index =
  1856. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1857. /* Get this chnlgrp's rate->max/clip-powers table */
  1858. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1859. /* calculate power index *adjustment* value according to
  1860. * diff between current temperature and factory temperature */
  1861. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1862. eeprom->groups[ch_info->group_index].
  1863. temperature);
  1864. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1865. ch_info->channel, delta_index, temperature +
  1866. IWL_TEMP_CONVERT);
  1867. /* set tx power value for all OFDM rates */
  1868. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1869. rate_index++) {
  1870. s32 uninitialized_var(power_idx);
  1871. int rc;
  1872. /* use channel group's clip-power table,
  1873. * but don't exceed channel's max power */
  1874. s8 pwr = min(ch_info->max_power_avg,
  1875. clip_pwrs[rate_index]);
  1876. pwr_info = &ch_info->power_info[rate_index];
  1877. /* get base (i.e. at factory-measured temperature)
  1878. * power table index for this rate's power */
  1879. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1880. ch_info->group_index,
  1881. &power_idx);
  1882. if (rc) {
  1883. IWL_ERR(priv, "Invalid power index\n");
  1884. return rc;
  1885. }
  1886. pwr_info->base_power_index = (u8) power_idx;
  1887. /* temperature compensate */
  1888. power_idx += delta_index;
  1889. /* stay within range of gain table */
  1890. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1891. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1892. pwr_info->requested_power = pwr;
  1893. pwr_info->power_table_index = (u8) power_idx;
  1894. pwr_info->tpc.tx_gain =
  1895. power_gain_table[a_band][power_idx].tx_gain;
  1896. pwr_info->tpc.dsp_atten =
  1897. power_gain_table[a_band][power_idx].dsp_atten;
  1898. }
  1899. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1900. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1901. power = pwr_info->requested_power +
  1902. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1903. pwr_index = pwr_info->power_table_index +
  1904. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1905. base_pwr_index = pwr_info->base_power_index +
  1906. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1907. /* stay within table range */
  1908. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1909. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1910. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1911. /* fill each CCK rate's iwl3945_channel_power_info structure
  1912. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1913. * NOTE: CCK rates start at end of OFDM rates! */
  1914. for (rate_index = 0;
  1915. rate_index < IWL_CCK_RATES; rate_index++) {
  1916. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1917. pwr_info->requested_power = power;
  1918. pwr_info->power_table_index = pwr_index;
  1919. pwr_info->base_power_index = base_pwr_index;
  1920. pwr_info->tpc.tx_gain = gain;
  1921. pwr_info->tpc.dsp_atten = dsp_atten;
  1922. }
  1923. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1924. for (scan_tbl_index = 0;
  1925. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1926. s32 actual_index = (scan_tbl_index == 0) ?
  1927. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1928. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1929. actual_index, clip_pwrs, ch_info, a_band);
  1930. }
  1931. }
  1932. return 0;
  1933. }
  1934. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1935. {
  1936. int rc;
  1937. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1938. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1939. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1940. if (rc < 0)
  1941. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1942. return 0;
  1943. }
  1944. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1945. {
  1946. int txq_id = txq->q.id;
  1947. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1948. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1949. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1950. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1951. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1952. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1953. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1954. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1955. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1956. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1957. /* fake read to flush all prev. writes */
  1958. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1959. return 0;
  1960. }
  1961. /*
  1962. * HCMD utils
  1963. */
  1964. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1965. {
  1966. switch (cmd_id) {
  1967. case REPLY_RXON:
  1968. return sizeof(struct iwl3945_rxon_cmd);
  1969. case POWER_TABLE_CMD:
  1970. return sizeof(struct iwl3945_powertable_cmd);
  1971. default:
  1972. return len;
  1973. }
  1974. }
  1975. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1976. {
  1977. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1978. addsta->mode = cmd->mode;
  1979. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1980. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1981. addsta->station_flags = cmd->station_flags;
  1982. addsta->station_flags_msk = cmd->station_flags_msk;
  1983. addsta->tid_disable_tx = cpu_to_le16(0);
  1984. addsta->rate_n_flags = cmd->rate_n_flags;
  1985. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1986. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1987. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1988. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1989. }
  1990. static int iwl3945_add_bssid_station(struct iwl_priv *priv,
  1991. const u8 *addr, u8 *sta_id_r)
  1992. {
  1993. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1994. int ret;
  1995. u8 sta_id;
  1996. unsigned long flags;
  1997. if (sta_id_r)
  1998. *sta_id_r = IWL_INVALID_STATION;
  1999. ret = iwl_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
  2000. if (ret) {
  2001. IWL_ERR(priv, "Unable to add station %pM\n", addr);
  2002. return ret;
  2003. }
  2004. if (sta_id_r)
  2005. *sta_id_r = sta_id;
  2006. spin_lock_irqsave(&priv->sta_lock, flags);
  2007. priv->stations[sta_id].used |= IWL_STA_LOCAL;
  2008. spin_unlock_irqrestore(&priv->sta_lock, flags);
  2009. return 0;
  2010. }
  2011. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  2012. struct ieee80211_vif *vif, bool add)
  2013. {
  2014. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2015. int ret;
  2016. if (add) {
  2017. ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
  2018. &vif_priv->ibss_bssid_sta_id);
  2019. if (ret)
  2020. return ret;
  2021. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  2022. (priv->band == IEEE80211_BAND_5GHZ) ?
  2023. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  2024. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  2025. return 0;
  2026. }
  2027. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  2028. vif->bss_conf.bssid);
  2029. }
  2030. /**
  2031. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2032. */
  2033. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2034. {
  2035. int rc, i, index, prev_index;
  2036. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2037. .reserved = {0, 0, 0},
  2038. };
  2039. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2040. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2041. index = iwl3945_rates[i].table_rs_index;
  2042. table[index].rate_n_flags =
  2043. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2044. table[index].try_cnt = priv->retry_rate;
  2045. prev_index = iwl3945_get_prev_ieee_rate(i);
  2046. table[index].next_rate_index =
  2047. iwl3945_rates[prev_index].table_rs_index;
  2048. }
  2049. switch (priv->band) {
  2050. case IEEE80211_BAND_5GHZ:
  2051. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2052. /* If one of the following CCK rates is used,
  2053. * have it fall back to the 6M OFDM rate */
  2054. for (i = IWL_RATE_1M_INDEX_TABLE;
  2055. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2056. table[i].next_rate_index =
  2057. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2058. /* Don't fall back to CCK rates */
  2059. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2060. IWL_RATE_9M_INDEX_TABLE;
  2061. /* Don't drop out of OFDM rates */
  2062. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2063. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2064. break;
  2065. case IEEE80211_BAND_2GHZ:
  2066. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2067. /* If an OFDM rate is used, have it fall back to the
  2068. * 1M CCK rates */
  2069. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2070. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2071. index = IWL_FIRST_CCK_RATE;
  2072. for (i = IWL_RATE_6M_INDEX_TABLE;
  2073. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2074. table[i].next_rate_index =
  2075. iwl3945_rates[index].table_rs_index;
  2076. index = IWL_RATE_11M_INDEX_TABLE;
  2077. /* CCK shouldn't fall back to OFDM... */
  2078. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2079. }
  2080. break;
  2081. default:
  2082. WARN_ON(1);
  2083. break;
  2084. }
  2085. /* Update the rate scaling for control frame Tx */
  2086. rate_cmd.table_id = 0;
  2087. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2088. &rate_cmd);
  2089. if (rc)
  2090. return rc;
  2091. /* Update the rate scaling for data frame Tx */
  2092. rate_cmd.table_id = 1;
  2093. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2094. &rate_cmd);
  2095. }
  2096. /* Called when initializing driver */
  2097. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2098. {
  2099. memset((void *)&priv->hw_params, 0,
  2100. sizeof(struct iwl_hw_params));
  2101. priv->_3945.shared_virt =
  2102. dma_alloc_coherent(&priv->pci_dev->dev,
  2103. sizeof(struct iwl3945_shared),
  2104. &priv->_3945.shared_phys, GFP_KERNEL);
  2105. if (!priv->_3945.shared_virt) {
  2106. IWL_ERR(priv, "failed to allocate pci memory\n");
  2107. return -ENOMEM;
  2108. }
  2109. /* Assign number of Usable TX queues */
  2110. priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
  2111. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2112. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2113. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2114. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2115. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2116. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
  2117. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  2118. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2119. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2120. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2121. return 0;
  2122. }
  2123. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2124. struct iwl3945_frame *frame, u8 rate)
  2125. {
  2126. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2127. unsigned int frame_size;
  2128. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2129. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2130. tx_beacon_cmd->tx.sta_id =
  2131. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2132. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2133. frame_size = iwl3945_fill_beacon_frame(priv,
  2134. tx_beacon_cmd->frame,
  2135. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2136. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2137. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2138. tx_beacon_cmd->tx.rate = rate;
  2139. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2140. TX_CMD_FLG_TSF_MSK);
  2141. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2142. tx_beacon_cmd->tx.supp_rates[0] =
  2143. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2144. tx_beacon_cmd->tx.supp_rates[1] =
  2145. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2146. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2147. }
  2148. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2149. {
  2150. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2151. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2152. }
  2153. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2154. {
  2155. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2156. iwl3945_bg_reg_txpower_periodic);
  2157. }
  2158. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2159. {
  2160. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2161. }
  2162. /* check contents of special bootstrap uCode SRAM */
  2163. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2164. {
  2165. __le32 *image = priv->ucode_boot.v_addr;
  2166. u32 len = priv->ucode_boot.len;
  2167. u32 reg;
  2168. u32 val;
  2169. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2170. /* verify BSM SRAM contents */
  2171. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2172. for (reg = BSM_SRAM_LOWER_BOUND;
  2173. reg < BSM_SRAM_LOWER_BOUND + len;
  2174. reg += sizeof(u32), image++) {
  2175. val = iwl_read_prph(priv, reg);
  2176. if (val != le32_to_cpu(*image)) {
  2177. IWL_ERR(priv, "BSM uCode verification failed at "
  2178. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2179. BSM_SRAM_LOWER_BOUND,
  2180. reg - BSM_SRAM_LOWER_BOUND, len,
  2181. val, le32_to_cpu(*image));
  2182. return -EIO;
  2183. }
  2184. }
  2185. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2186. return 0;
  2187. }
  2188. /******************************************************************************
  2189. *
  2190. * EEPROM related functions
  2191. *
  2192. ******************************************************************************/
  2193. /*
  2194. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2195. * embedded controller) as EEPROM reader; each read is a series of pulses
  2196. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2197. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2198. * simply claims ownership, which should be safe when this function is called
  2199. * (i.e. before loading uCode!).
  2200. */
  2201. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2202. {
  2203. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2204. return 0;
  2205. }
  2206. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2207. {
  2208. return;
  2209. }
  2210. /**
  2211. * iwl3945_load_bsm - Load bootstrap instructions
  2212. *
  2213. * BSM operation:
  2214. *
  2215. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2216. * in special SRAM that does not power down during RFKILL. When powering back
  2217. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2218. * the bootstrap program into the on-board processor, and starts it.
  2219. *
  2220. * The bootstrap program loads (via DMA) instructions and data for a new
  2221. * program from host DRAM locations indicated by the host driver in the
  2222. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2223. * automatically.
  2224. *
  2225. * When initializing the NIC, the host driver points the BSM to the
  2226. * "initialize" uCode image. This uCode sets up some internal data, then
  2227. * notifies host via "initialize alive" that it is complete.
  2228. *
  2229. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2230. * normal runtime uCode instructions and a backup uCode data cache buffer
  2231. * (filled initially with starting data values for the on-board processor),
  2232. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2233. * which begins normal operation.
  2234. *
  2235. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2236. * the backup data cache in DRAM before SRAM is powered down.
  2237. *
  2238. * When powering back up, the BSM loads the bootstrap program. This reloads
  2239. * the runtime uCode instructions and the backup data cache into SRAM,
  2240. * and re-launches the runtime uCode from where it left off.
  2241. */
  2242. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2243. {
  2244. __le32 *image = priv->ucode_boot.v_addr;
  2245. u32 len = priv->ucode_boot.len;
  2246. dma_addr_t pinst;
  2247. dma_addr_t pdata;
  2248. u32 inst_len;
  2249. u32 data_len;
  2250. int rc;
  2251. int i;
  2252. u32 done;
  2253. u32 reg_offset;
  2254. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2255. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2256. if (len > IWL39_MAX_BSM_SIZE)
  2257. return -EINVAL;
  2258. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2259. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2260. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2261. * after the "initialize" uCode has run, to point to
  2262. * runtime/protocol instructions and backup data cache. */
  2263. pinst = priv->ucode_init.p_addr;
  2264. pdata = priv->ucode_init_data.p_addr;
  2265. inst_len = priv->ucode_init.len;
  2266. data_len = priv->ucode_init_data.len;
  2267. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2268. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2269. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2270. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2271. /* Fill BSM memory with bootstrap instructions */
  2272. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2273. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2274. reg_offset += sizeof(u32), image++)
  2275. _iwl_write_prph(priv, reg_offset,
  2276. le32_to_cpu(*image));
  2277. rc = iwl3945_verify_bsm(priv);
  2278. if (rc)
  2279. return rc;
  2280. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2281. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2282. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2283. IWL39_RTC_INST_LOWER_BOUND);
  2284. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2285. /* Load bootstrap code into instruction SRAM now,
  2286. * to prepare to load "initialize" uCode */
  2287. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2288. BSM_WR_CTRL_REG_BIT_START);
  2289. /* Wait for load of bootstrap uCode to finish */
  2290. for (i = 0; i < 100; i++) {
  2291. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2292. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2293. break;
  2294. udelay(10);
  2295. }
  2296. if (i < 100)
  2297. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2298. else {
  2299. IWL_ERR(priv, "BSM write did not complete!\n");
  2300. return -EIO;
  2301. }
  2302. /* Enable future boot loads whenever power management unit triggers it
  2303. * (e.g. when powering back up after power-save shutdown) */
  2304. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2305. BSM_WR_CTRL_REG_BIT_START_EN);
  2306. return 0;
  2307. }
  2308. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2309. .rxon_assoc = iwl3945_send_rxon_assoc,
  2310. .commit_rxon = iwl3945_commit_rxon,
  2311. .send_bt_config = iwl_send_bt_config,
  2312. };
  2313. static struct iwl_lib_ops iwl3945_lib = {
  2314. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2315. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2316. .txq_init = iwl3945_hw_tx_queue_init,
  2317. .load_ucode = iwl3945_load_bsm,
  2318. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2319. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2320. .apm_ops = {
  2321. .init = iwl3945_apm_init,
  2322. .config = iwl3945_nic_config,
  2323. },
  2324. .eeprom_ops = {
  2325. .regulatory_bands = {
  2326. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2327. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2328. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2329. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2330. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2331. EEPROM_REGULATORY_BAND_NO_HT40,
  2332. EEPROM_REGULATORY_BAND_NO_HT40,
  2333. },
  2334. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2335. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2336. .query_addr = iwlcore_eeprom_query_addr,
  2337. },
  2338. .send_tx_power = iwl3945_send_tx_power,
  2339. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2340. .isr_ops = {
  2341. .isr = iwl_isr_legacy,
  2342. },
  2343. .check_plcp_health = iwl3945_good_plcp_health,
  2344. .debugfs_ops = {
  2345. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2346. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2347. .general_stats_read = iwl3945_ucode_general_stats_read,
  2348. },
  2349. };
  2350. static const struct iwl_legacy_ops iwl3945_legacy_ops = {
  2351. .post_associate = iwl3945_post_associate,
  2352. .config_ap = iwl3945_config_ap,
  2353. .manage_ibss_station = iwl3945_manage_ibss_station,
  2354. };
  2355. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2356. .get_hcmd_size = iwl3945_get_hcmd_size,
  2357. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2358. .tx_cmd_protection = iwl_legacy_tx_cmd_protection,
  2359. .request_scan = iwl3945_request_scan,
  2360. .post_scan = iwl3945_post_scan,
  2361. };
  2362. static const struct iwl_ops iwl3945_ops = {
  2363. .lib = &iwl3945_lib,
  2364. .hcmd = &iwl3945_hcmd,
  2365. .utils = &iwl3945_hcmd_utils,
  2366. .led = &iwl3945_led_ops,
  2367. .legacy = &iwl3945_legacy_ops,
  2368. .ieee80211_ops = &iwl3945_hw_ops,
  2369. };
  2370. static struct iwl_base_params iwl3945_base_params = {
  2371. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2372. .num_of_queues = IWL39_NUM_QUEUES,
  2373. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2374. .set_l0s = false,
  2375. .use_bsm = true,
  2376. .use_isr_legacy = true,
  2377. .led_compensation = 64,
  2378. .broken_powersave = true,
  2379. .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
  2380. .wd_timeout = IWL_DEF_WD_TIMEOUT,
  2381. .max_event_log_size = 512,
  2382. .tx_power_by_driver = true,
  2383. };
  2384. static struct iwl_cfg iwl3945_bg_cfg = {
  2385. .name = "3945BG",
  2386. .fw_name_pre = IWL3945_FW_PRE,
  2387. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2388. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2389. .sku = IWL_SKU_G,
  2390. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2391. .ops = &iwl3945_ops,
  2392. .mod_params = &iwl3945_mod_params,
  2393. .base_params = &iwl3945_base_params,
  2394. .led_mode = IWL_LED_BLINK,
  2395. };
  2396. static struct iwl_cfg iwl3945_abg_cfg = {
  2397. .name = "3945ABG",
  2398. .fw_name_pre = IWL3945_FW_PRE,
  2399. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2400. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2401. .sku = IWL_SKU_A|IWL_SKU_G,
  2402. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2403. .ops = &iwl3945_ops,
  2404. .mod_params = &iwl3945_mod_params,
  2405. .base_params = &iwl3945_base_params,
  2406. .led_mode = IWL_LED_BLINK,
  2407. };
  2408. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2409. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2410. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2411. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2412. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2413. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2414. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2415. {0}
  2416. };
  2417. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);