omap2.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <linux/regulator/consumer.h>
  38. #include <asm/mach/flash.h>
  39. #include <plat/gpmc.h>
  40. #include <plat/onenand.h>
  41. #include <mach/gpio.h>
  42. #include <plat/dma.h>
  43. #include <plat/board.h>
  44. #define DRIVER_NAME "omap2-onenand"
  45. #define ONENAND_IO_SIZE SZ_128K
  46. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  47. struct omap2_onenand {
  48. struct platform_device *pdev;
  49. int gpmc_cs;
  50. unsigned long phys_base;
  51. int gpio_irq;
  52. struct mtd_info mtd;
  53. struct mtd_partition *parts;
  54. struct onenand_chip onenand;
  55. struct completion irq_done;
  56. struct completion dma_done;
  57. int dma_channel;
  58. int freq;
  59. int (*setup)(void __iomem *base, int freq);
  60. struct regulator *regulator;
  61. };
  62. #ifdef CONFIG_MTD_PARTITIONS
  63. static const char *part_probes[] = { "cmdlinepart", NULL, };
  64. #endif
  65. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  66. {
  67. struct omap2_onenand *c = data;
  68. complete(&c->dma_done);
  69. }
  70. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  71. {
  72. struct omap2_onenand *c = dev_id;
  73. complete(&c->irq_done);
  74. return IRQ_HANDLED;
  75. }
  76. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  77. {
  78. return readw(c->onenand.base + reg);
  79. }
  80. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  81. int reg)
  82. {
  83. writew(value, c->onenand.base + reg);
  84. }
  85. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  86. {
  87. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  88. msg, state, ctrl, intr);
  89. }
  90. static void wait_warn(char *msg, int state, unsigned int ctrl,
  91. unsigned int intr)
  92. {
  93. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  94. "intr 0x%04x\n", msg, state, ctrl, intr);
  95. }
  96. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  97. {
  98. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  99. struct onenand_chip *this = mtd->priv;
  100. unsigned int intr = 0;
  101. unsigned int ctrl, ctrl_mask;
  102. unsigned long timeout;
  103. u32 syscfg;
  104. if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
  105. state == FL_VERIFYING_ERASE) {
  106. int i = 21;
  107. unsigned int intr_flags = ONENAND_INT_MASTER;
  108. switch (state) {
  109. case FL_RESETING:
  110. intr_flags |= ONENAND_INT_RESET;
  111. break;
  112. case FL_PREPARING_ERASE:
  113. intr_flags |= ONENAND_INT_ERASE;
  114. break;
  115. case FL_VERIFYING_ERASE:
  116. i = 101;
  117. break;
  118. }
  119. while (--i) {
  120. udelay(1);
  121. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  122. if (intr & ONENAND_INT_MASTER)
  123. break;
  124. }
  125. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  126. if (ctrl & ONENAND_CTRL_ERROR) {
  127. wait_err("controller error", state, ctrl, intr);
  128. return -EIO;
  129. }
  130. if ((intr & intr_flags) != intr_flags) {
  131. wait_err("timeout", state, ctrl, intr);
  132. return -EIO;
  133. }
  134. return 0;
  135. }
  136. if (state != FL_READING) {
  137. int result;
  138. /* Turn interrupts on */
  139. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  140. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  141. syscfg |= ONENAND_SYS_CFG1_IOBE;
  142. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  143. if (cpu_is_omap34xx())
  144. /* Add a delay to let GPIO settle */
  145. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  146. }
  147. INIT_COMPLETION(c->irq_done);
  148. if (c->gpio_irq) {
  149. result = gpio_get_value(c->gpio_irq);
  150. if (result == -1) {
  151. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  152. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  153. wait_err("gpio error", state, ctrl, intr);
  154. return -EIO;
  155. }
  156. } else
  157. result = 0;
  158. if (result == 0) {
  159. int retry_cnt = 0;
  160. retry:
  161. result = wait_for_completion_timeout(&c->irq_done,
  162. msecs_to_jiffies(20));
  163. if (result == 0) {
  164. /* Timeout after 20ms */
  165. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  166. if (ctrl & ONENAND_CTRL_ONGO &&
  167. !this->ongoing) {
  168. /*
  169. * The operation seems to be still going
  170. * so give it some more time.
  171. */
  172. retry_cnt += 1;
  173. if (retry_cnt < 3)
  174. goto retry;
  175. intr = read_reg(c,
  176. ONENAND_REG_INTERRUPT);
  177. wait_err("timeout", state, ctrl, intr);
  178. return -EIO;
  179. }
  180. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  181. if ((intr & ONENAND_INT_MASTER) == 0)
  182. wait_warn("timeout", state, ctrl, intr);
  183. }
  184. }
  185. } else {
  186. int retry_cnt = 0;
  187. /* Turn interrupts off */
  188. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  189. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  190. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  191. timeout = jiffies + msecs_to_jiffies(20);
  192. while (1) {
  193. if (time_before(jiffies, timeout)) {
  194. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  195. if (intr & ONENAND_INT_MASTER)
  196. break;
  197. } else {
  198. /* Timeout after 20ms */
  199. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  200. if (ctrl & ONENAND_CTRL_ONGO) {
  201. /*
  202. * The operation seems to be still going
  203. * so give it some more time.
  204. */
  205. retry_cnt += 1;
  206. if (retry_cnt < 3) {
  207. timeout = jiffies +
  208. msecs_to_jiffies(20);
  209. continue;
  210. }
  211. }
  212. break;
  213. }
  214. }
  215. }
  216. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  217. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  218. if (intr & ONENAND_INT_READ) {
  219. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  220. if (ecc) {
  221. unsigned int addr1, addr8;
  222. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  223. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  224. if (ecc & ONENAND_ECC_2BIT_ALL) {
  225. printk(KERN_ERR "onenand_wait: ECC error = "
  226. "0x%04x, addr1 %#x, addr8 %#x\n",
  227. ecc, addr1, addr8);
  228. mtd->ecc_stats.failed++;
  229. return -EBADMSG;
  230. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  231. printk(KERN_NOTICE "onenand_wait: correctable "
  232. "ECC error = 0x%04x, addr1 %#x, "
  233. "addr8 %#x\n", ecc, addr1, addr8);
  234. mtd->ecc_stats.corrected++;
  235. }
  236. }
  237. } else if (state == FL_READING) {
  238. wait_err("timeout", state, ctrl, intr);
  239. return -EIO;
  240. }
  241. if (ctrl & ONENAND_CTRL_ERROR) {
  242. wait_err("controller error", state, ctrl, intr);
  243. if (ctrl & ONENAND_CTRL_LOCK)
  244. printk(KERN_ERR "onenand_wait: "
  245. "Device is write protected!!!\n");
  246. return -EIO;
  247. }
  248. ctrl_mask = 0xFE9F;
  249. if (this->ongoing)
  250. ctrl_mask &= ~0x8000;
  251. if (ctrl & ctrl_mask)
  252. wait_warn("unexpected controller status", state, ctrl, intr);
  253. return 0;
  254. }
  255. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  256. {
  257. struct onenand_chip *this = mtd->priv;
  258. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  259. if (area == ONENAND_DATARAM)
  260. return this->writesize;
  261. if (area == ONENAND_SPARERAM)
  262. return mtd->oobsize;
  263. }
  264. return 0;
  265. }
  266. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  267. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  268. unsigned char *buffer, int offset,
  269. size_t count)
  270. {
  271. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  272. struct onenand_chip *this = mtd->priv;
  273. dma_addr_t dma_src, dma_dst;
  274. int bram_offset;
  275. unsigned long timeout;
  276. void *buf = (void *)buffer;
  277. size_t xtra;
  278. volatile unsigned *done;
  279. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  280. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  281. goto out_copy;
  282. /* panic_write() may be in an interrupt context */
  283. if (in_interrupt() || oops_in_progress)
  284. goto out_copy;
  285. if (buf >= high_memory) {
  286. struct page *p1;
  287. if (((size_t)buf & PAGE_MASK) !=
  288. ((size_t)(buf + count - 1) & PAGE_MASK))
  289. goto out_copy;
  290. p1 = vmalloc_to_page(buf);
  291. if (!p1)
  292. goto out_copy;
  293. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  294. }
  295. xtra = count & 3;
  296. if (xtra) {
  297. count -= xtra;
  298. memcpy(buf + count, this->base + bram_offset + count, xtra);
  299. }
  300. dma_src = c->phys_base + bram_offset;
  301. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  302. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  303. dev_err(&c->pdev->dev,
  304. "Couldn't DMA map a %d byte buffer\n",
  305. count);
  306. goto out_copy;
  307. }
  308. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  309. count >> 2, 1, 0, 0, 0);
  310. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  311. dma_src, 0, 0);
  312. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  313. dma_dst, 0, 0);
  314. INIT_COMPLETION(c->dma_done);
  315. omap_start_dma(c->dma_channel);
  316. timeout = jiffies + msecs_to_jiffies(20);
  317. done = &c->dma_done.done;
  318. while (time_before(jiffies, timeout))
  319. if (*done)
  320. break;
  321. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  322. if (!*done) {
  323. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  324. goto out_copy;
  325. }
  326. return 0;
  327. out_copy:
  328. memcpy(buf, this->base + bram_offset, count);
  329. return 0;
  330. }
  331. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  332. const unsigned char *buffer,
  333. int offset, size_t count)
  334. {
  335. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  336. struct onenand_chip *this = mtd->priv;
  337. dma_addr_t dma_src, dma_dst;
  338. int bram_offset;
  339. unsigned long timeout;
  340. void *buf = (void *)buffer;
  341. volatile unsigned *done;
  342. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  343. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  344. goto out_copy;
  345. /* panic_write() may be in an interrupt context */
  346. if (in_interrupt() || oops_in_progress)
  347. goto out_copy;
  348. if (buf >= high_memory) {
  349. struct page *p1;
  350. if (((size_t)buf & PAGE_MASK) !=
  351. ((size_t)(buf + count - 1) & PAGE_MASK))
  352. goto out_copy;
  353. p1 = vmalloc_to_page(buf);
  354. if (!p1)
  355. goto out_copy;
  356. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  357. }
  358. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  359. dma_dst = c->phys_base + bram_offset;
  360. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  361. dev_err(&c->pdev->dev,
  362. "Couldn't DMA map a %d byte buffer\n",
  363. count);
  364. return -1;
  365. }
  366. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  367. count >> 2, 1, 0, 0, 0);
  368. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  369. dma_src, 0, 0);
  370. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  371. dma_dst, 0, 0);
  372. INIT_COMPLETION(c->dma_done);
  373. omap_start_dma(c->dma_channel);
  374. timeout = jiffies + msecs_to_jiffies(20);
  375. done = &c->dma_done.done;
  376. while (time_before(jiffies, timeout))
  377. if (*done)
  378. break;
  379. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  380. if (!*done) {
  381. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  382. goto out_copy;
  383. }
  384. return 0;
  385. out_copy:
  386. memcpy(this->base + bram_offset, buf, count);
  387. return 0;
  388. }
  389. #else
  390. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  391. unsigned char *buffer, int offset,
  392. size_t count);
  393. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  394. const unsigned char *buffer,
  395. int offset, size_t count);
  396. #endif
  397. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  398. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  399. unsigned char *buffer, int offset,
  400. size_t count)
  401. {
  402. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  403. struct onenand_chip *this = mtd->priv;
  404. dma_addr_t dma_src, dma_dst;
  405. int bram_offset;
  406. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  407. /* DMA is not used. Revisit PM requirements before enabling it. */
  408. if (1 || (c->dma_channel < 0) ||
  409. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  410. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  411. memcpy(buffer, (__force void *)(this->base + bram_offset),
  412. count);
  413. return 0;
  414. }
  415. dma_src = c->phys_base + bram_offset;
  416. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  417. DMA_FROM_DEVICE);
  418. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  419. dev_err(&c->pdev->dev,
  420. "Couldn't DMA map a %d byte buffer\n",
  421. count);
  422. return -1;
  423. }
  424. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  425. count / 4, 1, 0, 0, 0);
  426. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  427. dma_src, 0, 0);
  428. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  429. dma_dst, 0, 0);
  430. INIT_COMPLETION(c->dma_done);
  431. omap_start_dma(c->dma_channel);
  432. wait_for_completion(&c->dma_done);
  433. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  434. return 0;
  435. }
  436. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  437. const unsigned char *buffer,
  438. int offset, size_t count)
  439. {
  440. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  441. struct onenand_chip *this = mtd->priv;
  442. dma_addr_t dma_src, dma_dst;
  443. int bram_offset;
  444. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  445. /* DMA is not used. Revisit PM requirements before enabling it. */
  446. if (1 || (c->dma_channel < 0) ||
  447. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  448. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  449. memcpy((__force void *)(this->base + bram_offset), buffer,
  450. count);
  451. return 0;
  452. }
  453. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  454. DMA_TO_DEVICE);
  455. dma_dst = c->phys_base + bram_offset;
  456. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  457. dev_err(&c->pdev->dev,
  458. "Couldn't DMA map a %d byte buffer\n",
  459. count);
  460. return -1;
  461. }
  462. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  463. count / 2, 1, 0, 0, 0);
  464. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  465. dma_src, 0, 0);
  466. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  467. dma_dst, 0, 0);
  468. INIT_COMPLETION(c->dma_done);
  469. omap_start_dma(c->dma_channel);
  470. wait_for_completion(&c->dma_done);
  471. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  472. return 0;
  473. }
  474. #else
  475. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  476. unsigned char *buffer, int offset,
  477. size_t count);
  478. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  479. const unsigned char *buffer,
  480. int offset, size_t count);
  481. #endif
  482. static struct platform_driver omap2_onenand_driver;
  483. static int __adjust_timing(struct device *dev, void *data)
  484. {
  485. int ret = 0;
  486. struct omap2_onenand *c;
  487. c = dev_get_drvdata(dev);
  488. BUG_ON(c->setup == NULL);
  489. /* DMA is not in use so this is all that is needed */
  490. /* Revisit for OMAP3! */
  491. ret = c->setup(c->onenand.base, c->freq);
  492. return ret;
  493. }
  494. int omap2_onenand_rephase(void)
  495. {
  496. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  497. NULL, __adjust_timing);
  498. }
  499. static void omap2_onenand_shutdown(struct platform_device *pdev)
  500. {
  501. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  502. /* With certain content in the buffer RAM, the OMAP boot ROM code
  503. * can recognize the flash chip incorrectly. Zero it out before
  504. * soft reset.
  505. */
  506. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  507. }
  508. static int omap2_onenand_enable(struct mtd_info *mtd)
  509. {
  510. int ret;
  511. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  512. ret = regulator_enable(c->regulator);
  513. if (ret != 0)
  514. dev_err(&c->pdev->dev, "cant enable regulator\n");
  515. return ret;
  516. }
  517. static int omap2_onenand_disable(struct mtd_info *mtd)
  518. {
  519. int ret;
  520. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  521. ret = regulator_disable(c->regulator);
  522. if (ret != 0)
  523. dev_err(&c->pdev->dev, "cant disable regulator\n");
  524. return ret;
  525. }
  526. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  527. {
  528. struct omap_onenand_platform_data *pdata;
  529. struct omap2_onenand *c;
  530. int r;
  531. pdata = pdev->dev.platform_data;
  532. if (pdata == NULL) {
  533. dev_err(&pdev->dev, "platform data missing\n");
  534. return -ENODEV;
  535. }
  536. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  537. if (!c)
  538. return -ENOMEM;
  539. init_completion(&c->irq_done);
  540. init_completion(&c->dma_done);
  541. c->gpmc_cs = pdata->cs;
  542. c->gpio_irq = pdata->gpio_irq;
  543. c->dma_channel = pdata->dma_channel;
  544. if (c->dma_channel < 0) {
  545. /* if -1, don't use DMA */
  546. c->gpio_irq = 0;
  547. }
  548. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  549. if (r < 0) {
  550. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  551. goto err_kfree;
  552. }
  553. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  554. pdev->dev.driver->name) == NULL) {
  555. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  556. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  557. r = -EBUSY;
  558. goto err_free_cs;
  559. }
  560. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  561. if (c->onenand.base == NULL) {
  562. r = -ENOMEM;
  563. goto err_release_mem_region;
  564. }
  565. if (pdata->onenand_setup != NULL) {
  566. r = pdata->onenand_setup(c->onenand.base, c->freq);
  567. if (r < 0) {
  568. dev_err(&pdev->dev, "Onenand platform setup failed: "
  569. "%d\n", r);
  570. goto err_iounmap;
  571. }
  572. c->setup = pdata->onenand_setup;
  573. }
  574. if (c->gpio_irq) {
  575. if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
  576. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  577. "OneNAND\n", c->gpio_irq);
  578. goto err_iounmap;
  579. }
  580. gpio_direction_input(c->gpio_irq);
  581. if ((r = request_irq(gpio_to_irq(c->gpio_irq),
  582. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  583. pdev->dev.driver->name, c)) < 0)
  584. goto err_release_gpio;
  585. }
  586. if (c->dma_channel >= 0) {
  587. r = omap_request_dma(0, pdev->dev.driver->name,
  588. omap2_onenand_dma_cb, (void *) c,
  589. &c->dma_channel);
  590. if (r == 0) {
  591. omap_set_dma_write_mode(c->dma_channel,
  592. OMAP_DMA_WRITE_NON_POSTED);
  593. omap_set_dma_src_data_pack(c->dma_channel, 1);
  594. omap_set_dma_src_burst_mode(c->dma_channel,
  595. OMAP_DMA_DATA_BURST_8);
  596. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  597. omap_set_dma_dest_burst_mode(c->dma_channel,
  598. OMAP_DMA_DATA_BURST_8);
  599. } else {
  600. dev_info(&pdev->dev,
  601. "failed to allocate DMA for OneNAND, "
  602. "using PIO instead\n");
  603. c->dma_channel = -1;
  604. }
  605. }
  606. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  607. "base %p\n", c->gpmc_cs, c->phys_base,
  608. c->onenand.base);
  609. c->pdev = pdev;
  610. c->mtd.name = dev_name(&pdev->dev);
  611. c->mtd.priv = &c->onenand;
  612. c->mtd.owner = THIS_MODULE;
  613. c->mtd.dev.parent = &pdev->dev;
  614. if (c->dma_channel >= 0) {
  615. struct onenand_chip *this = &c->onenand;
  616. this->wait = omap2_onenand_wait;
  617. if (cpu_is_omap34xx()) {
  618. this->read_bufferram = omap3_onenand_read_bufferram;
  619. this->write_bufferram = omap3_onenand_write_bufferram;
  620. } else {
  621. this->read_bufferram = omap2_onenand_read_bufferram;
  622. this->write_bufferram = omap2_onenand_write_bufferram;
  623. }
  624. }
  625. if (pdata->regulator_can_sleep) {
  626. c->regulator = regulator_get(&pdev->dev, "vonenand");
  627. if (IS_ERR(c->regulator)) {
  628. dev_err(&pdev->dev, "Failed to get regulator\n");
  629. goto err_release_dma;
  630. }
  631. c->onenand.enable = omap2_onenand_enable;
  632. c->onenand.disable = omap2_onenand_disable;
  633. }
  634. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  635. goto err_release_regulator;
  636. switch ((c->onenand.version_id >> 4) & 0xf) {
  637. case 0:
  638. c->freq = 40;
  639. break;
  640. case 1:
  641. c->freq = 54;
  642. break;
  643. case 2:
  644. c->freq = 66;
  645. break;
  646. case 3:
  647. c->freq = 83;
  648. break;
  649. case 4:
  650. c->freq = 104;
  651. break;
  652. }
  653. #ifdef CONFIG_MTD_PARTITIONS
  654. r = parse_mtd_partitions(&c->mtd, part_probes, &c->parts, 0);
  655. if (r > 0)
  656. r = add_mtd_partitions(&c->mtd, c->parts, r);
  657. else if (pdata->parts != NULL)
  658. r = add_mtd_partitions(&c->mtd, pdata->parts, pdata->nr_parts);
  659. else
  660. #endif
  661. r = add_mtd_device(&c->mtd);
  662. if (r)
  663. goto err_release_onenand;
  664. platform_set_drvdata(pdev, c);
  665. return 0;
  666. err_release_onenand:
  667. onenand_release(&c->mtd);
  668. err_release_regulator:
  669. regulator_put(c->regulator);
  670. err_release_dma:
  671. if (c->dma_channel != -1)
  672. omap_free_dma(c->dma_channel);
  673. if (c->gpio_irq)
  674. free_irq(gpio_to_irq(c->gpio_irq), c);
  675. err_release_gpio:
  676. if (c->gpio_irq)
  677. gpio_free(c->gpio_irq);
  678. err_iounmap:
  679. iounmap(c->onenand.base);
  680. err_release_mem_region:
  681. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  682. err_free_cs:
  683. gpmc_cs_free(c->gpmc_cs);
  684. err_kfree:
  685. kfree(c->parts);
  686. kfree(c);
  687. return r;
  688. }
  689. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  690. {
  691. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  692. onenand_release(&c->mtd);
  693. regulator_put(c->regulator);
  694. if (c->dma_channel != -1)
  695. omap_free_dma(c->dma_channel);
  696. omap2_onenand_shutdown(pdev);
  697. platform_set_drvdata(pdev, NULL);
  698. if (c->gpio_irq) {
  699. free_irq(gpio_to_irq(c->gpio_irq), c);
  700. gpio_free(c->gpio_irq);
  701. }
  702. iounmap(c->onenand.base);
  703. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  704. gpmc_cs_free(c->gpmc_cs);
  705. kfree(c->parts);
  706. kfree(c);
  707. return 0;
  708. }
  709. static struct platform_driver omap2_onenand_driver = {
  710. .probe = omap2_onenand_probe,
  711. .remove = __devexit_p(omap2_onenand_remove),
  712. .shutdown = omap2_onenand_shutdown,
  713. .driver = {
  714. .name = DRIVER_NAME,
  715. .owner = THIS_MODULE,
  716. },
  717. };
  718. static int __init omap2_onenand_init(void)
  719. {
  720. printk(KERN_INFO "OneNAND driver initializing\n");
  721. return platform_driver_register(&omap2_onenand_driver);
  722. }
  723. static void __exit omap2_onenand_exit(void)
  724. {
  725. platform_driver_unregister(&omap2_onenand_driver);
  726. }
  727. module_init(omap2_onenand_init);
  728. module_exit(omap2_onenand_exit);
  729. MODULE_ALIAS(DRIVER_NAME);
  730. MODULE_LICENSE("GPL");
  731. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  732. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");