sdhci-s3c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /* linux/drivers/mmc/host/sdhci-s3c.c
  2. *
  3. * Copyright 2008 Openmoko Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * SDHCI (HSMMC) support for Samsung SoC
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <linux/gpio.h>
  21. #include <linux/mmc/host.h>
  22. #include <plat/sdhci.h>
  23. #include <plat/regs-sdhci.h>
  24. #include "sdhci.h"
  25. #define MAX_BUS_CLK (4)
  26. /**
  27. * struct sdhci_s3c - S3C SDHCI instance
  28. * @host: The SDHCI host created
  29. * @pdev: The platform device we where created from.
  30. * @ioarea: The resource created when we claimed the IO area.
  31. * @pdata: The platform data for this controller.
  32. * @cur_clk: The index of the current bus clock.
  33. * @clk_io: The clock for the internal bus interface.
  34. * @clk_bus: The clocks that are available for the SD/MMC bus clock.
  35. */
  36. struct sdhci_s3c {
  37. struct sdhci_host *host;
  38. struct platform_device *pdev;
  39. struct resource *ioarea;
  40. struct s3c_sdhci_platdata *pdata;
  41. unsigned int cur_clk;
  42. int ext_cd_irq;
  43. int ext_cd_gpio;
  44. struct clk *clk_io;
  45. struct clk *clk_bus[MAX_BUS_CLK];
  46. };
  47. static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
  48. {
  49. return sdhci_priv(host);
  50. }
  51. /**
  52. * get_curclk - convert ctrl2 register to clock source number
  53. * @ctrl2: Control2 register value.
  54. */
  55. static u32 get_curclk(u32 ctrl2)
  56. {
  57. ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
  58. ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
  59. return ctrl2;
  60. }
  61. static void sdhci_s3c_check_sclk(struct sdhci_host *host)
  62. {
  63. struct sdhci_s3c *ourhost = to_s3c(host);
  64. u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
  65. if (get_curclk(tmp) != ourhost->cur_clk) {
  66. dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
  67. tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
  68. tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
  69. writel(tmp, host->ioaddr + 0x80);
  70. }
  71. }
  72. /**
  73. * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
  74. * @host: The SDHCI host instance.
  75. *
  76. * Callback to return the maximum clock rate acheivable by the controller.
  77. */
  78. static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
  79. {
  80. struct sdhci_s3c *ourhost = to_s3c(host);
  81. struct clk *busclk;
  82. unsigned int rate, max;
  83. int clk;
  84. /* note, a reset will reset the clock source */
  85. sdhci_s3c_check_sclk(host);
  86. for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
  87. busclk = ourhost->clk_bus[clk];
  88. if (!busclk)
  89. continue;
  90. rate = clk_get_rate(busclk);
  91. if (rate > max)
  92. max = rate;
  93. }
  94. return max;
  95. }
  96. /**
  97. * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
  98. * @ourhost: Our SDHCI instance.
  99. * @src: The source clock index.
  100. * @wanted: The clock frequency wanted.
  101. */
  102. static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
  103. unsigned int src,
  104. unsigned int wanted)
  105. {
  106. unsigned long rate;
  107. struct clk *clksrc = ourhost->clk_bus[src];
  108. int div;
  109. if (!clksrc)
  110. return UINT_MAX;
  111. /*
  112. * Clock divider's step is different as 1 from that of host controller
  113. * when 'clk_type' is S3C_SDHCI_CLK_DIV_EXTERNAL.
  114. */
  115. if (ourhost->pdata->clk_type) {
  116. rate = clk_round_rate(clksrc, wanted);
  117. return wanted - rate;
  118. }
  119. rate = clk_get_rate(clksrc);
  120. for (div = 1; div < 256; div *= 2) {
  121. if ((rate / div) <= wanted)
  122. break;
  123. }
  124. dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
  125. src, rate, wanted, rate / div);
  126. return (wanted - (rate / div));
  127. }
  128. /**
  129. * sdhci_s3c_set_clock - callback on clock change
  130. * @host: The SDHCI host being changed
  131. * @clock: The clock rate being requested.
  132. *
  133. * When the card's clock is going to be changed, look at the new frequency
  134. * and find the best clock source to go with it.
  135. */
  136. static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
  137. {
  138. struct sdhci_s3c *ourhost = to_s3c(host);
  139. unsigned int best = UINT_MAX;
  140. unsigned int delta;
  141. int best_src = 0;
  142. int src;
  143. u32 ctrl;
  144. /* don't bother if the clock is going off. */
  145. if (clock == 0)
  146. return;
  147. for (src = 0; src < MAX_BUS_CLK; src++) {
  148. delta = sdhci_s3c_consider_clock(ourhost, src, clock);
  149. if (delta < best) {
  150. best = delta;
  151. best_src = src;
  152. }
  153. }
  154. dev_dbg(&ourhost->pdev->dev,
  155. "selected source %d, clock %d, delta %d\n",
  156. best_src, clock, best);
  157. /* select the new clock source */
  158. if (ourhost->cur_clk != best_src) {
  159. struct clk *clk = ourhost->clk_bus[best_src];
  160. /* turn clock off to card before changing clock source */
  161. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  162. ourhost->cur_clk = best_src;
  163. host->max_clk = clk_get_rate(clk);
  164. ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
  165. ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
  166. ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
  167. writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
  168. }
  169. /* reconfigure the hardware for new clock rate */
  170. {
  171. struct mmc_ios ios;
  172. ios.clock = clock;
  173. if (ourhost->pdata->cfg_card)
  174. (ourhost->pdata->cfg_card)(ourhost->pdev, host->ioaddr,
  175. &ios, NULL);
  176. }
  177. }
  178. /**
  179. * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
  180. * @host: The SDHCI host being queried
  181. *
  182. * To init mmc host properly a minimal clock value is needed. For high system
  183. * bus clock's values the standard formula gives values out of allowed range.
  184. * The clock still can be set to lower values, if clock source other then
  185. * system bus is selected.
  186. */
  187. static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
  188. {
  189. struct sdhci_s3c *ourhost = to_s3c(host);
  190. unsigned int delta, min = UINT_MAX;
  191. int src;
  192. for (src = 0; src < MAX_BUS_CLK; src++) {
  193. delta = sdhci_s3c_consider_clock(ourhost, src, 0);
  194. if (delta == UINT_MAX)
  195. continue;
  196. /* delta is a negative value in this case */
  197. if (-delta < min)
  198. min = -delta;
  199. }
  200. return min;
  201. }
  202. /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
  203. static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
  204. {
  205. struct sdhci_s3c *ourhost = to_s3c(host);
  206. return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
  207. }
  208. /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
  209. static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
  210. {
  211. struct sdhci_s3c *ourhost = to_s3c(host);
  212. /*
  213. * initial clock can be in the frequency range of
  214. * 100KHz-400KHz, so we set it as max value.
  215. */
  216. return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
  217. }
  218. /* sdhci_cmu_set_clock - callback on clock change.*/
  219. static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
  220. {
  221. struct sdhci_s3c *ourhost = to_s3c(host);
  222. /* don't bother if the clock is going off */
  223. if (clock == 0)
  224. return;
  225. sdhci_s3c_set_clock(host, clock);
  226. clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
  227. host->clock = clock;
  228. }
  229. static struct sdhci_ops sdhci_s3c_ops = {
  230. .get_max_clock = sdhci_s3c_get_max_clk,
  231. .set_clock = sdhci_s3c_set_clock,
  232. .get_min_clock = sdhci_s3c_get_min_clock,
  233. };
  234. static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
  235. {
  236. struct sdhci_host *host = platform_get_drvdata(dev);
  237. unsigned long flags;
  238. if (host) {
  239. spin_lock_irqsave(&host->lock, flags);
  240. if (state) {
  241. dev_dbg(&dev->dev, "card inserted.\n");
  242. host->flags &= ~SDHCI_DEVICE_DEAD;
  243. host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  244. } else {
  245. dev_dbg(&dev->dev, "card removed.\n");
  246. host->flags |= SDHCI_DEVICE_DEAD;
  247. host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  248. }
  249. tasklet_schedule(&host->card_tasklet);
  250. spin_unlock_irqrestore(&host->lock, flags);
  251. }
  252. }
  253. static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
  254. {
  255. struct sdhci_s3c *sc = dev_id;
  256. int status = gpio_get_value(sc->ext_cd_gpio);
  257. if (sc->pdata->ext_cd_gpio_invert)
  258. status = !status;
  259. sdhci_s3c_notify_change(sc->pdev, status);
  260. return IRQ_HANDLED;
  261. }
  262. static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
  263. {
  264. struct s3c_sdhci_platdata *pdata = sc->pdata;
  265. struct device *dev = &sc->pdev->dev;
  266. if (gpio_request(pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
  267. sc->ext_cd_gpio = pdata->ext_cd_gpio;
  268. sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
  269. if (sc->ext_cd_irq &&
  270. request_threaded_irq(sc->ext_cd_irq, NULL,
  271. sdhci_s3c_gpio_card_detect_thread,
  272. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  273. dev_name(dev), sc) == 0) {
  274. int status = gpio_get_value(sc->ext_cd_gpio);
  275. if (pdata->ext_cd_gpio_invert)
  276. status = !status;
  277. sdhci_s3c_notify_change(sc->pdev, status);
  278. } else {
  279. dev_warn(dev, "cannot request irq for card detect\n");
  280. sc->ext_cd_irq = 0;
  281. }
  282. } else {
  283. dev_err(dev, "cannot request gpio for card detect\n");
  284. }
  285. }
  286. static int __devinit sdhci_s3c_probe(struct platform_device *pdev)
  287. {
  288. struct s3c_sdhci_platdata *pdata = pdev->dev.platform_data;
  289. struct device *dev = &pdev->dev;
  290. struct sdhci_host *host;
  291. struct sdhci_s3c *sc;
  292. struct resource *res;
  293. int ret, irq, ptr, clks;
  294. if (!pdata) {
  295. dev_err(dev, "no device data specified\n");
  296. return -ENOENT;
  297. }
  298. irq = platform_get_irq(pdev, 0);
  299. if (irq < 0) {
  300. dev_err(dev, "no irq specified\n");
  301. return irq;
  302. }
  303. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  304. if (!res) {
  305. dev_err(dev, "no memory specified\n");
  306. return -ENOENT;
  307. }
  308. host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
  309. if (IS_ERR(host)) {
  310. dev_err(dev, "sdhci_alloc_host() failed\n");
  311. return PTR_ERR(host);
  312. }
  313. sc = sdhci_priv(host);
  314. sc->host = host;
  315. sc->pdev = pdev;
  316. sc->pdata = pdata;
  317. sc->ext_cd_gpio = -1; /* invalid gpio number */
  318. platform_set_drvdata(pdev, host);
  319. sc->clk_io = clk_get(dev, "hsmmc");
  320. if (IS_ERR(sc->clk_io)) {
  321. dev_err(dev, "failed to get io clock\n");
  322. ret = PTR_ERR(sc->clk_io);
  323. goto err_io_clk;
  324. }
  325. /* enable the local io clock and keep it running for the moment. */
  326. clk_enable(sc->clk_io);
  327. for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
  328. struct clk *clk;
  329. char *name = pdata->clocks[ptr];
  330. if (name == NULL)
  331. continue;
  332. clk = clk_get(dev, name);
  333. if (IS_ERR(clk)) {
  334. dev_err(dev, "failed to get clock %s\n", name);
  335. continue;
  336. }
  337. clks++;
  338. sc->clk_bus[ptr] = clk;
  339. /*
  340. * save current clock index to know which clock bus
  341. * is used later in overriding functions.
  342. */
  343. sc->cur_clk = ptr;
  344. clk_enable(clk);
  345. dev_info(dev, "clock source %d: %s (%ld Hz)\n",
  346. ptr, name, clk_get_rate(clk));
  347. }
  348. if (clks == 0) {
  349. dev_err(dev, "failed to find any bus clocks\n");
  350. ret = -ENOENT;
  351. goto err_no_busclks;
  352. }
  353. sc->ioarea = request_mem_region(res->start, resource_size(res),
  354. mmc_hostname(host->mmc));
  355. if (!sc->ioarea) {
  356. dev_err(dev, "failed to reserve register area\n");
  357. ret = -ENXIO;
  358. goto err_req_regs;
  359. }
  360. host->ioaddr = ioremap_nocache(res->start, resource_size(res));
  361. if (!host->ioaddr) {
  362. dev_err(dev, "failed to map registers\n");
  363. ret = -ENXIO;
  364. goto err_req_regs;
  365. }
  366. /* Ensure we have minimal gpio selected CMD/CLK/Detect */
  367. if (pdata->cfg_gpio)
  368. pdata->cfg_gpio(pdev, pdata->max_width);
  369. host->hw_name = "samsung-hsmmc";
  370. host->ops = &sdhci_s3c_ops;
  371. host->quirks = 0;
  372. host->irq = irq;
  373. /* Setup quirks for the controller */
  374. host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
  375. host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
  376. #ifndef CONFIG_MMC_SDHCI_S3C_DMA
  377. /* we currently see overruns on errors, so disable the SDMA
  378. * support as well. */
  379. host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
  380. #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
  381. /* It seems we do not get an DATA transfer complete on non-busy
  382. * transfers, not sure if this is a problem with this specific
  383. * SDHCI block, or a missing configuration that needs to be set. */
  384. host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
  385. if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
  386. pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
  387. host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  388. if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
  389. host->mmc->caps = MMC_CAP_NONREMOVABLE;
  390. host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
  391. SDHCI_QUIRK_32BIT_DMA_SIZE);
  392. /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
  393. host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
  394. /*
  395. * If controller does not have internal clock divider,
  396. * we can use overriding functions instead of default.
  397. */
  398. if (pdata->clk_type) {
  399. sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
  400. sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
  401. sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
  402. }
  403. /* It supports additional host capabilities if needed */
  404. if (pdata->host_caps)
  405. host->mmc->caps |= pdata->host_caps;
  406. ret = sdhci_add_host(host);
  407. if (ret) {
  408. dev_err(dev, "sdhci_add_host() failed\n");
  409. goto err_add_host;
  410. }
  411. /* The following two methods of card detection might call
  412. sdhci_s3c_notify_change() immediately, so they can be called
  413. only after sdhci_add_host(). Setup errors are ignored. */
  414. if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
  415. pdata->ext_cd_init(&sdhci_s3c_notify_change);
  416. if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
  417. gpio_is_valid(pdata->ext_cd_gpio))
  418. sdhci_s3c_setup_card_detect_gpio(sc);
  419. return 0;
  420. err_add_host:
  421. release_resource(sc->ioarea);
  422. kfree(sc->ioarea);
  423. err_req_regs:
  424. for (ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
  425. clk_disable(sc->clk_bus[ptr]);
  426. clk_put(sc->clk_bus[ptr]);
  427. }
  428. err_no_busclks:
  429. clk_disable(sc->clk_io);
  430. clk_put(sc->clk_io);
  431. err_io_clk:
  432. sdhci_free_host(host);
  433. return ret;
  434. }
  435. static int __devexit sdhci_s3c_remove(struct platform_device *pdev)
  436. {
  437. struct s3c_sdhci_platdata *pdata = pdev->dev.platform_data;
  438. struct sdhci_host *host = platform_get_drvdata(pdev);
  439. struct sdhci_s3c *sc = sdhci_priv(host);
  440. int ptr;
  441. if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
  442. pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
  443. if (sc->ext_cd_irq)
  444. free_irq(sc->ext_cd_irq, sc);
  445. if (gpio_is_valid(sc->ext_cd_gpio))
  446. gpio_free(sc->ext_cd_gpio);
  447. sdhci_remove_host(host, 1);
  448. for (ptr = 0; ptr < 3; ptr++) {
  449. if (sc->clk_bus[ptr]) {
  450. clk_disable(sc->clk_bus[ptr]);
  451. clk_put(sc->clk_bus[ptr]);
  452. }
  453. }
  454. clk_disable(sc->clk_io);
  455. clk_put(sc->clk_io);
  456. iounmap(host->ioaddr);
  457. release_resource(sc->ioarea);
  458. kfree(sc->ioarea);
  459. sdhci_free_host(host);
  460. platform_set_drvdata(pdev, NULL);
  461. return 0;
  462. }
  463. #ifdef CONFIG_PM
  464. static int sdhci_s3c_suspend(struct platform_device *dev, pm_message_t pm)
  465. {
  466. struct sdhci_host *host = platform_get_drvdata(dev);
  467. sdhci_suspend_host(host, pm);
  468. return 0;
  469. }
  470. static int sdhci_s3c_resume(struct platform_device *dev)
  471. {
  472. struct sdhci_host *host = platform_get_drvdata(dev);
  473. sdhci_resume_host(host);
  474. return 0;
  475. }
  476. #else
  477. #define sdhci_s3c_suspend NULL
  478. #define sdhci_s3c_resume NULL
  479. #endif
  480. static struct platform_driver sdhci_s3c_driver = {
  481. .probe = sdhci_s3c_probe,
  482. .remove = __devexit_p(sdhci_s3c_remove),
  483. .suspend = sdhci_s3c_suspend,
  484. .resume = sdhci_s3c_resume,
  485. .driver = {
  486. .owner = THIS_MODULE,
  487. .name = "s3c-sdhci",
  488. },
  489. };
  490. static int __init sdhci_s3c_init(void)
  491. {
  492. return platform_driver_register(&sdhci_s3c_driver);
  493. }
  494. static void __exit sdhci_s3c_exit(void)
  495. {
  496. platform_driver_unregister(&sdhci_s3c_driver);
  497. }
  498. module_init(sdhci_s3c_init);
  499. module_exit(sdhci_s3c_exit);
  500. MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
  501. MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
  502. MODULE_LICENSE("GPL v2");
  503. MODULE_ALIAS("platform:s3c-sdhci");