tvp7002.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131
  1. /* Texas Instruments Triple 8-/10-BIT 165-/110-MSPS Video and Graphics
  2. * Digitizer with Horizontal PLL registers
  3. *
  4. * Copyright (C) 2009 Texas Instruments Inc
  5. * Author: Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>
  6. *
  7. * This code is partially based upon the TVP5150 driver
  8. * written by Mauro Carvalho Chehab (mchehab@infradead.org),
  9. * the TVP514x driver written by Vaibhav Hiremath <hvaibhav@ti.com>
  10. * and the TVP7002 driver in the TI LSP 2.10.00.14. Revisions by
  11. * Muralidharan Karicheri and Snehaprabha Narnakaje (TI).
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/delay.h>
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/videodev2.h>
  31. #include <media/tvp7002.h>
  32. #include <media/v4l2-device.h>
  33. #include <media/v4l2-chip-ident.h>
  34. #include <media/v4l2-common.h>
  35. #include "tvp7002_reg.h"
  36. MODULE_DESCRIPTION("TI TVP7002 Video and Graphics Digitizer driver");
  37. MODULE_AUTHOR("Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>");
  38. MODULE_LICENSE("GPL");
  39. /* Module Name */
  40. #define TVP7002_MODULE_NAME "tvp7002"
  41. /* I2C retry attempts */
  42. #define I2C_RETRY_COUNT (5)
  43. /* End of registers */
  44. #define TVP7002_EOR 0x5c
  45. /* Read write definition for registers */
  46. #define TVP7002_READ 0
  47. #define TVP7002_WRITE 1
  48. #define TVP7002_RESERVED 2
  49. /* Interlaced vs progressive mask and shift */
  50. #define TVP7002_IP_SHIFT 5
  51. #define TVP7002_INPR_MASK (0x01 << TVP7002_IP_SHIFT)
  52. /* Shift for CPL and LPF registers */
  53. #define TVP7002_CL_SHIFT 8
  54. #define TVP7002_CL_MASK 0x0f
  55. /* Debug functions */
  56. static int debug;
  57. module_param(debug, bool, 0644);
  58. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  59. /* Structure for register values */
  60. struct i2c_reg_value {
  61. u8 reg;
  62. u8 value;
  63. u8 type;
  64. };
  65. /*
  66. * Register default values (according to tvp7002 datasheet)
  67. * In the case of read-only registers, the value (0xff) is
  68. * never written. R/W functionality is controlled by the
  69. * writable bit in the register struct definition.
  70. */
  71. static const struct i2c_reg_value tvp7002_init_default[] = {
  72. { TVP7002_CHIP_REV, 0xff, TVP7002_READ },
  73. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  74. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  75. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  76. { TVP7002_HPLL_PHASE_SEL, 0x80, TVP7002_WRITE },
  77. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  78. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  79. { TVP7002_HSYNC_OUT_W, 0x60, TVP7002_WRITE },
  80. { TVP7002_B_FINE_GAIN, 0x00, TVP7002_WRITE },
  81. { TVP7002_G_FINE_GAIN, 0x00, TVP7002_WRITE },
  82. { TVP7002_R_FINE_GAIN, 0x00, TVP7002_WRITE },
  83. { TVP7002_B_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  84. { TVP7002_G_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  85. { TVP7002_R_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  86. { TVP7002_SYNC_CTL_1, 0x20, TVP7002_WRITE },
  87. { TVP7002_HPLL_AND_CLAMP_CTL, 0x2e, TVP7002_WRITE },
  88. { TVP7002_SYNC_ON_G_THRS, 0x5d, TVP7002_WRITE },
  89. { TVP7002_SYNC_SEPARATOR_THRS, 0x47, TVP7002_WRITE },
  90. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  91. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  92. { TVP7002_SYNC_DETECT_STAT, 0xff, TVP7002_READ },
  93. { TVP7002_OUT_FORMATTER, 0x47, TVP7002_WRITE },
  94. { TVP7002_MISC_CTL_1, 0x01, TVP7002_WRITE },
  95. { TVP7002_MISC_CTL_2, 0x00, TVP7002_WRITE },
  96. { TVP7002_MISC_CTL_3, 0x01, TVP7002_WRITE },
  97. { TVP7002_IN_MUX_SEL_1, 0x00, TVP7002_WRITE },
  98. { TVP7002_IN_MUX_SEL_2, 0x67, TVP7002_WRITE },
  99. { TVP7002_B_AND_G_COARSE_GAIN, 0x77, TVP7002_WRITE },
  100. { TVP7002_R_COARSE_GAIN, 0x07, TVP7002_WRITE },
  101. { TVP7002_FINE_OFF_LSBS, 0x00, TVP7002_WRITE },
  102. { TVP7002_B_COARSE_OFF, 0x10, TVP7002_WRITE },
  103. { TVP7002_G_COARSE_OFF, 0x10, TVP7002_WRITE },
  104. { TVP7002_R_COARSE_OFF, 0x10, TVP7002_WRITE },
  105. { TVP7002_HSOUT_OUT_START, 0x08, TVP7002_WRITE },
  106. { TVP7002_MISC_CTL_4, 0x00, TVP7002_WRITE },
  107. { TVP7002_B_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  108. { TVP7002_G_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  109. { TVP7002_R_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  110. { TVP7002_AUTO_LVL_CTL_ENABLE, 0x80, TVP7002_WRITE },
  111. { TVP7002_DGTL_ALC_OUT_MSBS, 0xff, TVP7002_READ },
  112. { TVP7002_AUTO_LVL_CTL_FILTER, 0x53, TVP7002_WRITE },
  113. { 0x29, 0x08, TVP7002_RESERVED },
  114. { TVP7002_FINE_CLAMP_CTL, 0x07, TVP7002_WRITE },
  115. /* PWR_CTL is controlled only by the probe and reset functions */
  116. { TVP7002_PWR_CTL, 0x00, TVP7002_RESERVED },
  117. { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
  118. { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  119. { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
  120. { TVP7002_RGB_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  121. { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
  122. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  123. { 0x32, 0x18, TVP7002_RESERVED },
  124. { 0x33, 0x60, TVP7002_RESERVED },
  125. { TVP7002_MVIS_STRIPPER_W, 0xff, TVP7002_RESERVED },
  126. { TVP7002_VSYNC_ALGN, 0x10, TVP7002_WRITE },
  127. { TVP7002_SYNC_BYPASS, 0x00, TVP7002_WRITE },
  128. { TVP7002_L_FRAME_STAT_LSBS, 0xff, TVP7002_READ },
  129. { TVP7002_L_FRAME_STAT_MSBS, 0xff, TVP7002_READ },
  130. { TVP7002_CLK_L_STAT_LSBS, 0xff, TVP7002_READ },
  131. { TVP7002_CLK_L_STAT_MSBS, 0xff, TVP7002_READ },
  132. { TVP7002_HSYNC_W, 0xff, TVP7002_READ },
  133. { TVP7002_VSYNC_W, 0xff, TVP7002_READ },
  134. { TVP7002_L_LENGTH_TOL, 0x03, TVP7002_WRITE },
  135. { 0x3e, 0x60, TVP7002_RESERVED },
  136. { TVP7002_VIDEO_BWTH_CTL, 0x01, TVP7002_WRITE },
  137. { TVP7002_AVID_START_PIXEL_LSBS, 0x01, TVP7002_WRITE },
  138. { TVP7002_AVID_START_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  139. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  140. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  141. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  142. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  143. { TVP7002_VBLK_F_0_DURATION, 0x1e, TVP7002_WRITE },
  144. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  145. { TVP7002_FBIT_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  146. { TVP7002_FBIT_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  147. { TVP7002_YUV_Y_G_COEF_LSBS, 0xe3, TVP7002_WRITE },
  148. { TVP7002_YUV_Y_G_COEF_MSBS, 0x16, TVP7002_WRITE },
  149. { TVP7002_YUV_Y_B_COEF_LSBS, 0x4f, TVP7002_WRITE },
  150. { TVP7002_YUV_Y_B_COEF_MSBS, 0x02, TVP7002_WRITE },
  151. { TVP7002_YUV_Y_R_COEF_LSBS, 0xce, TVP7002_WRITE },
  152. { TVP7002_YUV_Y_R_COEF_MSBS, 0x06, TVP7002_WRITE },
  153. { TVP7002_YUV_U_G_COEF_LSBS, 0xab, TVP7002_WRITE },
  154. { TVP7002_YUV_U_G_COEF_MSBS, 0xf3, TVP7002_WRITE },
  155. { TVP7002_YUV_U_B_COEF_LSBS, 0x00, TVP7002_WRITE },
  156. { TVP7002_YUV_U_B_COEF_MSBS, 0x10, TVP7002_WRITE },
  157. { TVP7002_YUV_U_R_COEF_LSBS, 0x55, TVP7002_WRITE },
  158. { TVP7002_YUV_U_R_COEF_MSBS, 0xfc, TVP7002_WRITE },
  159. { TVP7002_YUV_V_G_COEF_LSBS, 0x78, TVP7002_WRITE },
  160. { TVP7002_YUV_V_G_COEF_MSBS, 0xf1, TVP7002_WRITE },
  161. { TVP7002_YUV_V_B_COEF_LSBS, 0x88, TVP7002_WRITE },
  162. { TVP7002_YUV_V_B_COEF_MSBS, 0xfe, TVP7002_WRITE },
  163. { TVP7002_YUV_V_R_COEF_LSBS, 0x00, TVP7002_WRITE },
  164. { TVP7002_YUV_V_R_COEF_MSBS, 0x10, TVP7002_WRITE },
  165. /* This signals end of register values */
  166. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  167. };
  168. /* Register parameters for 480P */
  169. static const struct i2c_reg_value tvp7002_parms_480P[] = {
  170. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
  171. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
  172. { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
  173. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  174. { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
  175. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  176. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
  177. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  178. { TVP7002_VBLK_F_0_START_L_OFF, 0x03, TVP7002_WRITE },
  179. { TVP7002_VBLK_F_1_START_L_OFF, 0x01, TVP7002_WRITE },
  180. { TVP7002_VBLK_F_0_DURATION, 0x13, TVP7002_WRITE },
  181. { TVP7002_VBLK_F_1_DURATION, 0x13, TVP7002_WRITE },
  182. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  183. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  184. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  185. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  186. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  187. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  188. };
  189. /* Register parameters for 576P */
  190. static const struct i2c_reg_value tvp7002_parms_576P[] = {
  191. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
  192. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  193. { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
  194. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  195. { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
  196. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  197. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
  198. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  199. { TVP7002_VBLK_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  200. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  201. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  202. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  203. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  204. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  205. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  206. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  207. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  208. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  209. };
  210. /* Register parameters for 1080I60 */
  211. static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
  212. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  213. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  214. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  215. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  216. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  217. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  218. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  219. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  220. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  221. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  222. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  223. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  224. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  225. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  226. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  227. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  228. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  229. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  230. };
  231. /* Register parameters for 1080P60 */
  232. static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
  233. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  234. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  235. { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
  236. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  237. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  238. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  239. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  240. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  241. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  242. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  243. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  244. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  245. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  246. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  247. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  248. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  249. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  250. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  251. };
  252. /* Register parameters for 1080I50 */
  253. static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
  254. { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
  255. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  256. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  257. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  258. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  259. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  260. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  261. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  262. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  263. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  264. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  265. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  266. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  267. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  268. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  269. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  270. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  271. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  272. };
  273. /* Register parameters for 720P60 */
  274. static const struct i2c_reg_value tvp7002_parms_720P60[] = {
  275. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  276. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  277. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  278. { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
  279. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  280. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  281. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  282. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  283. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  284. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  285. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  286. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  287. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  288. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  289. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  290. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  291. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  292. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  293. };
  294. /* Register parameters for 720P50 */
  295. static const struct i2c_reg_value tvp7002_parms_720P50[] = {
  296. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
  297. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
  298. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  299. { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
  300. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  301. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  302. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  303. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  304. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  305. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  306. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  307. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  308. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  309. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  310. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  311. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  312. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  313. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  314. };
  315. /* Preset definition for handling device operation */
  316. struct tvp7002_preset_definition {
  317. u32 preset;
  318. const struct i2c_reg_value *p_settings;
  319. enum v4l2_colorspace color_space;
  320. enum v4l2_field scanmode;
  321. u16 progressive;
  322. u16 lines_per_frame;
  323. u16 cpl_min;
  324. u16 cpl_max;
  325. };
  326. /* Struct list for digital video presets */
  327. static const struct tvp7002_preset_definition tvp7002_presets[] = {
  328. {
  329. V4L2_DV_720P60,
  330. tvp7002_parms_720P60,
  331. V4L2_COLORSPACE_REC709,
  332. V4L2_FIELD_NONE,
  333. 1,
  334. 0x2EE,
  335. 135,
  336. 153
  337. },
  338. {
  339. V4L2_DV_1080I60,
  340. tvp7002_parms_1080I60,
  341. V4L2_COLORSPACE_REC709,
  342. V4L2_FIELD_INTERLACED,
  343. 0,
  344. 0x465,
  345. 181,
  346. 205
  347. },
  348. {
  349. V4L2_DV_1080I50,
  350. tvp7002_parms_1080I50,
  351. V4L2_COLORSPACE_REC709,
  352. V4L2_FIELD_INTERLACED,
  353. 0,
  354. 0x465,
  355. 217,
  356. 245
  357. },
  358. {
  359. V4L2_DV_720P50,
  360. tvp7002_parms_720P50,
  361. V4L2_COLORSPACE_REC709,
  362. V4L2_FIELD_NONE,
  363. 1,
  364. 0x2EE,
  365. 163,
  366. 183
  367. },
  368. {
  369. V4L2_DV_1080P60,
  370. tvp7002_parms_1080P60,
  371. V4L2_COLORSPACE_REC709,
  372. V4L2_FIELD_NONE,
  373. 1,
  374. 0x465,
  375. 90,
  376. 102
  377. },
  378. {
  379. V4L2_DV_480P59_94,
  380. tvp7002_parms_480P,
  381. V4L2_COLORSPACE_SMPTE170M,
  382. V4L2_FIELD_NONE,
  383. 1,
  384. 0x20D,
  385. 0xffff,
  386. 0xffff
  387. },
  388. {
  389. V4L2_DV_576P50,
  390. tvp7002_parms_576P,
  391. V4L2_COLORSPACE_SMPTE170M,
  392. V4L2_FIELD_NONE,
  393. 1,
  394. 0x271,
  395. 0xffff,
  396. 0xffff
  397. }
  398. };
  399. #define NUM_PRESETS ARRAY_SIZE(tvp7002_presets)
  400. /* Device definition */
  401. struct tvp7002 {
  402. struct v4l2_subdev sd;
  403. const struct tvp7002_config *pdata;
  404. int ver;
  405. int streaming;
  406. const struct tvp7002_preset_definition *current_preset;
  407. u8 gain;
  408. };
  409. /*
  410. * to_tvp7002 - Obtain device handler TVP7002
  411. * @sd: ptr to v4l2_subdev struct
  412. *
  413. * Returns device handler tvp7002.
  414. */
  415. static inline struct tvp7002 *to_tvp7002(struct v4l2_subdev *sd)
  416. {
  417. return container_of(sd, struct tvp7002, sd);
  418. }
  419. /*
  420. * tvp7002_read - Read a value from a register in an TVP7002
  421. * @sd: ptr to v4l2_subdev struct
  422. * @addr: TVP7002 register address
  423. * @dst: pointer to 8-bit destination
  424. *
  425. * Returns value read if successful, or non-zero (-1) otherwise.
  426. */
  427. static int tvp7002_read(struct v4l2_subdev *sd, u8 addr, u8 *dst)
  428. {
  429. struct i2c_client *c = v4l2_get_subdevdata(sd);
  430. int retry;
  431. int error;
  432. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  433. error = i2c_smbus_read_byte_data(c, addr);
  434. if (error >= 0) {
  435. *dst = (u8)error;
  436. return 0;
  437. }
  438. msleep_interruptible(10);
  439. }
  440. v4l2_err(sd, "TVP7002 read error %d\n", error);
  441. return error;
  442. }
  443. /*
  444. * tvp7002_read_err() - Read a register value with error code
  445. * @sd: pointer to standard V4L2 sub-device structure
  446. * @reg: destination register
  447. * @val: value to be read
  448. * @err: pointer to error value
  449. *
  450. * Read a value in a register and save error value in pointer.
  451. * Also update the register table if successful
  452. */
  453. static inline void tvp7002_read_err(struct v4l2_subdev *sd, u8 reg,
  454. u8 *dst, int *err)
  455. {
  456. if (!*err)
  457. *err = tvp7002_read(sd, reg, dst);
  458. }
  459. /*
  460. * tvp7002_write() - Write a value to a register in TVP7002
  461. * @sd: ptr to v4l2_subdev struct
  462. * @addr: TVP7002 register address
  463. * @value: value to be written to the register
  464. *
  465. * Write a value to a register in an TVP7002 decoder device.
  466. * Returns zero if successful, or non-zero otherwise.
  467. */
  468. static int tvp7002_write(struct v4l2_subdev *sd, u8 addr, u8 value)
  469. {
  470. struct i2c_client *c;
  471. int retry;
  472. int error;
  473. c = v4l2_get_subdevdata(sd);
  474. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  475. error = i2c_smbus_write_byte_data(c, addr, value);
  476. if (error >= 0)
  477. return 0;
  478. v4l2_warn(sd, "Write: retry ... %d\n", retry);
  479. msleep_interruptible(10);
  480. }
  481. v4l2_err(sd, "TVP7002 write error %d\n", error);
  482. return error;
  483. }
  484. /*
  485. * tvp7002_write_err() - Write a register value with error code
  486. * @sd: pointer to standard V4L2 sub-device structure
  487. * @reg: destination register
  488. * @val: value to be written
  489. * @err: pointer to error value
  490. *
  491. * Write a value in a register and save error value in pointer.
  492. * Also update the register table if successful
  493. */
  494. static inline void tvp7002_write_err(struct v4l2_subdev *sd, u8 reg,
  495. u8 val, int *err)
  496. {
  497. if (!*err)
  498. *err = tvp7002_write(sd, reg, val);
  499. }
  500. /*
  501. * tvp7002_g_chip_ident() - Get chip identification number
  502. * @sd: ptr to v4l2_subdev struct
  503. * @chip: ptr to v4l2_dbg_chip_ident struct
  504. *
  505. * Obtains the chip's identification number.
  506. * Returns zero or -EINVAL if read operation fails.
  507. */
  508. static int tvp7002_g_chip_ident(struct v4l2_subdev *sd,
  509. struct v4l2_dbg_chip_ident *chip)
  510. {
  511. u8 rev;
  512. int error;
  513. struct i2c_client *client = v4l2_get_subdevdata(sd);
  514. error = tvp7002_read(sd, TVP7002_CHIP_REV, &rev);
  515. if (error < 0)
  516. return error;
  517. return v4l2_chip_ident_i2c_client(client, chip, V4L2_IDENT_TVP7002, rev);
  518. }
  519. /*
  520. * tvp7002_write_inittab() - Write initialization values
  521. * @sd: ptr to v4l2_subdev struct
  522. * @regs: ptr to i2c_reg_value struct
  523. *
  524. * Write initialization values.
  525. * Returns zero or -EINVAL if read operation fails.
  526. */
  527. static int tvp7002_write_inittab(struct v4l2_subdev *sd,
  528. const struct i2c_reg_value *regs)
  529. {
  530. int error = 0;
  531. /* Initialize the first (defined) registers */
  532. while (TVP7002_EOR != regs->reg) {
  533. if (TVP7002_WRITE == regs->type)
  534. tvp7002_write_err(sd, regs->reg, regs->value, &error);
  535. regs++;
  536. }
  537. return error;
  538. }
  539. /*
  540. * tvp7002_s_dv_preset() - Set digital video preset
  541. * @sd: ptr to v4l2_subdev struct
  542. * @dv_preset: ptr to v4l2_dv_preset struct
  543. *
  544. * Set the digital video preset for a TVP7002 decoder device.
  545. * Returns zero when successful or -EINVAL if register access fails.
  546. */
  547. static int tvp7002_s_dv_preset(struct v4l2_subdev *sd,
  548. struct v4l2_dv_preset *dv_preset)
  549. {
  550. struct tvp7002 *device = to_tvp7002(sd);
  551. u32 preset;
  552. int i;
  553. for (i = 0; i < NUM_PRESETS; i++) {
  554. preset = tvp7002_presets[i].preset;
  555. if (preset == dv_preset->preset) {
  556. device->current_preset = &tvp7002_presets[i];
  557. return tvp7002_write_inittab(sd, tvp7002_presets[i].p_settings);
  558. }
  559. }
  560. return -EINVAL;
  561. }
  562. /*
  563. * tvp7002_g_ctrl() - Get a control
  564. * @sd: ptr to v4l2_subdev struct
  565. * @ctrl: ptr to v4l2_control struct
  566. *
  567. * Get a control for a TVP7002 decoder device.
  568. * Returns zero when successful or -EINVAL if register access fails.
  569. */
  570. static int tvp7002_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  571. {
  572. struct tvp7002 *device = to_tvp7002(sd);
  573. switch (ctrl->id) {
  574. case V4L2_CID_GAIN:
  575. ctrl->value = device->gain;
  576. return 0;
  577. default:
  578. return -EINVAL;
  579. }
  580. }
  581. /*
  582. * tvp7002_s_ctrl() - Set a control
  583. * @sd: ptr to v4l2_subdev struct
  584. * @ctrl: ptr to v4l2_control struct
  585. *
  586. * Set a control in TVP7002 decoder device.
  587. * Returns zero when successful or -EINVAL if register access fails.
  588. */
  589. static int tvp7002_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  590. {
  591. struct tvp7002 *device = to_tvp7002(sd);
  592. int error = 0;
  593. switch (ctrl->id) {
  594. case V4L2_CID_GAIN:
  595. tvp7002_write_err(sd, TVP7002_R_FINE_GAIN,
  596. ctrl->value & 0xff, &error);
  597. tvp7002_write_err(sd, TVP7002_G_FINE_GAIN,
  598. ctrl->value & 0xff, &error);
  599. tvp7002_write_err(sd, TVP7002_B_FINE_GAIN,
  600. ctrl->value & 0xff, &error);
  601. if (error < 0)
  602. return error;
  603. /* Set only after knowing there is no error */
  604. device->gain = ctrl->value & 0xff;
  605. return 0;
  606. default:
  607. return -EINVAL;
  608. }
  609. }
  610. /*
  611. * tvp7002_queryctrl() - Query a control
  612. * @sd: ptr to v4l2_subdev struct
  613. * @qc: ptr to v4l2_queryctrl struct
  614. *
  615. * Query a control of a TVP7002 decoder device.
  616. * Returns zero when successful or -EINVAL if register read fails.
  617. */
  618. static int tvp7002_queryctrl(struct v4l2_subdev *sd, struct v4l2_queryctrl *qc)
  619. {
  620. switch (qc->id) {
  621. case V4L2_CID_GAIN:
  622. /*
  623. * Gain is supported [0-255, default=0, step=1]
  624. */
  625. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 0);
  626. default:
  627. return -EINVAL;
  628. }
  629. }
  630. /*
  631. * tvp7002_mbus_fmt() - V4L2 decoder interface handler for try/s/g_mbus_fmt
  632. * @sd: pointer to standard V4L2 sub-device structure
  633. * @f: pointer to mediabus format structure
  634. *
  635. * Negotiate the image capture size and mediabus format.
  636. * There is only one possible format, so this single function works for
  637. * get, set and try.
  638. */
  639. static int tvp7002_mbus_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *f)
  640. {
  641. struct tvp7002 *device = to_tvp7002(sd);
  642. struct v4l2_dv_enum_preset e_preset;
  643. int error;
  644. /* Calculate height and width based on current standard */
  645. error = v4l_fill_dv_preset_info(device->current_preset->preset, &e_preset);
  646. if (error)
  647. return error;
  648. f->width = e_preset.width;
  649. f->height = e_preset.height;
  650. f->code = V4L2_MBUS_FMT_YUYV10_1X20;
  651. f->field = device->current_preset->scanmode;
  652. f->colorspace = device->current_preset->color_space;
  653. v4l2_dbg(1, debug, sd, "MBUS_FMT: Width - %d, Height - %d",
  654. f->width, f->height);
  655. return 0;
  656. }
  657. /*
  658. * tvp7002_query_dv_preset() - query DV preset
  659. * @sd: pointer to standard V4L2 sub-device structure
  660. * @qpreset: standard V4L2 v4l2_dv_preset structure
  661. *
  662. * Returns the current DV preset by TVP7002. If no active input is
  663. * detected, returns -EINVAL
  664. */
  665. static int tvp7002_query_dv_preset(struct v4l2_subdev *sd,
  666. struct v4l2_dv_preset *qpreset)
  667. {
  668. const struct tvp7002_preset_definition *presets = tvp7002_presets;
  669. struct tvp7002 *device;
  670. u8 progressive;
  671. u32 lpfr;
  672. u32 cpln;
  673. int error = 0;
  674. u8 lpf_lsb;
  675. u8 lpf_msb;
  676. u8 cpl_lsb;
  677. u8 cpl_msb;
  678. int index;
  679. device = to_tvp7002(sd);
  680. /* Read standards from device registers */
  681. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_LSBS, &lpf_lsb, &error);
  682. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_MSBS, &lpf_msb, &error);
  683. if (error < 0)
  684. return error;
  685. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_LSBS, &cpl_lsb, &error);
  686. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_MSBS, &cpl_msb, &error);
  687. if (error < 0)
  688. return error;
  689. /* Get lines per frame, clocks per line and interlaced/progresive */
  690. lpfr = lpf_lsb | ((TVP7002_CL_MASK & lpf_msb) << TVP7002_CL_SHIFT);
  691. cpln = cpl_lsb | ((TVP7002_CL_MASK & cpl_msb) << TVP7002_CL_SHIFT);
  692. progressive = (lpf_msb & TVP7002_INPR_MASK) >> TVP7002_IP_SHIFT;
  693. /* Do checking of video modes */
  694. for (index = 0; index < NUM_PRESETS; index++, presets++)
  695. if (lpfr == presets->lines_per_frame &&
  696. progressive == presets->progressive) {
  697. if (presets->cpl_min == 0xffff)
  698. break;
  699. if (cpln >= presets->cpl_min && cpln <= presets->cpl_max)
  700. break;
  701. }
  702. if (index == NUM_PRESETS) {
  703. v4l2_dbg(1, debug, sd, "detection failed: lpf = %x, cpl = %x\n",
  704. lpfr, cpln);
  705. /* Could not detect a signal, so return the 'invalid' preset */
  706. qpreset->preset = V4L2_DV_INVALID;
  707. return 0;
  708. }
  709. /* Set values in found preset */
  710. qpreset->preset = presets->preset;
  711. /* Update lines per frame and clocks per line info */
  712. v4l2_dbg(1, debug, sd, "detected preset: %d\n", presets->preset);
  713. return 0;
  714. }
  715. #ifdef CONFIG_VIDEO_ADV_DEBUG
  716. /*
  717. * tvp7002_g_register() - Get the value of a register
  718. * @sd: ptr to v4l2_subdev struct
  719. * @reg: ptr to v4l2_dbg_register struct
  720. *
  721. * Get the value of a TVP7002 decoder device register.
  722. * Returns zero when successful, -EINVAL if register read fails or
  723. * access to I2C client fails, -EPERM if the call is not allowed
  724. * by disabled CAP_SYS_ADMIN.
  725. */
  726. static int tvp7002_g_register(struct v4l2_subdev *sd,
  727. struct v4l2_dbg_register *reg)
  728. {
  729. struct i2c_client *client = v4l2_get_subdevdata(sd);
  730. u8 val;
  731. int ret;
  732. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  733. return -EINVAL;
  734. if (!capable(CAP_SYS_ADMIN))
  735. return -EPERM;
  736. ret = tvp7002_read(sd, reg->reg & 0xff, &val);
  737. reg->val = val;
  738. return ret;
  739. }
  740. /*
  741. * tvp7002_s_register() - set a control
  742. * @sd: ptr to v4l2_subdev struct
  743. * @reg: ptr to v4l2_dbg_register struct
  744. *
  745. * Get the value of a TVP7002 decoder device register.
  746. * Returns zero when successful, -EINVAL if register read fails or
  747. * -EPERM if call not allowed.
  748. */
  749. static int tvp7002_s_register(struct v4l2_subdev *sd,
  750. struct v4l2_dbg_register *reg)
  751. {
  752. struct i2c_client *client = v4l2_get_subdevdata(sd);
  753. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  754. return -EINVAL;
  755. if (!capable(CAP_SYS_ADMIN))
  756. return -EPERM;
  757. return tvp7002_write(sd, reg->reg & 0xff, reg->val & 0xff);
  758. }
  759. #endif
  760. /*
  761. * tvp7002_enum_mbus_fmt() - Enum supported mediabus formats
  762. * @sd: pointer to standard V4L2 sub-device structure
  763. * @index: format index
  764. * @code: pointer to mediabus format
  765. *
  766. * Enumerate supported mediabus formats.
  767. */
  768. static int tvp7002_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  769. enum v4l2_mbus_pixelcode *code)
  770. {
  771. /* Check requested format index is within range */
  772. if (index)
  773. return -EINVAL;
  774. *code = V4L2_MBUS_FMT_YUYV10_1X20;
  775. return 0;
  776. }
  777. /*
  778. * tvp7002_s_stream() - V4L2 decoder i/f handler for s_stream
  779. * @sd: pointer to standard V4L2 sub-device structure
  780. * @enable: streaming enable or disable
  781. *
  782. * Sets streaming to enable or disable, if possible.
  783. */
  784. static int tvp7002_s_stream(struct v4l2_subdev *sd, int enable)
  785. {
  786. struct tvp7002 *device = to_tvp7002(sd);
  787. int error = 0;
  788. if (device->streaming == enable)
  789. return 0;
  790. if (enable) {
  791. /* Set output state on (low impedance means stream on) */
  792. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x00);
  793. device->streaming = enable;
  794. } else {
  795. /* Set output state off (high impedance means stream off) */
  796. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x03);
  797. if (error)
  798. v4l2_dbg(1, debug, sd, "Unable to stop streaming\n");
  799. device->streaming = enable;
  800. }
  801. return error;
  802. }
  803. /*
  804. * tvp7002_log_status() - Print information about register settings
  805. * @sd: ptr to v4l2_subdev struct
  806. *
  807. * Log register values of a TVP7002 decoder device.
  808. * Returns zero or -EINVAL if read operation fails.
  809. */
  810. static int tvp7002_log_status(struct v4l2_subdev *sd)
  811. {
  812. const struct tvp7002_preset_definition *presets = tvp7002_presets;
  813. struct tvp7002 *device = to_tvp7002(sd);
  814. struct v4l2_dv_enum_preset e_preset;
  815. struct v4l2_dv_preset detected;
  816. int i;
  817. detected.preset = V4L2_DV_INVALID;
  818. /* Find my current standard*/
  819. tvp7002_query_dv_preset(sd, &detected);
  820. /* Print standard related code values */
  821. for (i = 0; i < NUM_PRESETS; i++, presets++)
  822. if (presets->preset == detected.preset)
  823. break;
  824. if (v4l_fill_dv_preset_info(device->current_preset->preset, &e_preset))
  825. return -EINVAL;
  826. v4l2_info(sd, "Selected DV Preset: %s\n", e_preset.name);
  827. v4l2_info(sd, " Pixels per line: %u\n", e_preset.width);
  828. v4l2_info(sd, " Lines per frame: %u\n\n", e_preset.height);
  829. if (i == NUM_PRESETS) {
  830. v4l2_info(sd, "Detected DV Preset: None\n");
  831. } else {
  832. if (v4l_fill_dv_preset_info(presets->preset, &e_preset))
  833. return -EINVAL;
  834. v4l2_info(sd, "Detected DV Preset: %s\n", e_preset.name);
  835. v4l2_info(sd, " Pixels per line: %u\n", e_preset.width);
  836. v4l2_info(sd, " Lines per frame: %u\n\n", e_preset.height);
  837. }
  838. v4l2_info(sd, "Streaming enabled: %s\n",
  839. device->streaming ? "yes" : "no");
  840. /* Print the current value of the gain control */
  841. v4l2_info(sd, "Gain: %u\n", device->gain);
  842. return 0;
  843. }
  844. /*
  845. * tvp7002_enum_dv_presets() - Enum supported digital video formats
  846. * @sd: pointer to standard V4L2 sub-device structure
  847. * @preset: pointer to format struct
  848. *
  849. * Enumerate supported digital video formats.
  850. */
  851. static int tvp7002_enum_dv_presets(struct v4l2_subdev *sd,
  852. struct v4l2_dv_enum_preset *preset)
  853. {
  854. /* Check requested format index is within range */
  855. if (preset->index >= NUM_PRESETS)
  856. return -EINVAL;
  857. return v4l_fill_dv_preset_info(tvp7002_presets[preset->index].preset, preset);
  858. }
  859. /* V4L2 core operation handlers */
  860. static const struct v4l2_subdev_core_ops tvp7002_core_ops = {
  861. .g_chip_ident = tvp7002_g_chip_ident,
  862. .log_status = tvp7002_log_status,
  863. .g_ctrl = tvp7002_g_ctrl,
  864. .s_ctrl = tvp7002_s_ctrl,
  865. .queryctrl = tvp7002_queryctrl,
  866. #ifdef CONFIG_VIDEO_ADV_DEBUG
  867. .g_register = tvp7002_g_register,
  868. .s_register = tvp7002_s_register,
  869. #endif
  870. };
  871. /* Specific video subsystem operation handlers */
  872. static const struct v4l2_subdev_video_ops tvp7002_video_ops = {
  873. .enum_dv_presets = tvp7002_enum_dv_presets,
  874. .s_dv_preset = tvp7002_s_dv_preset,
  875. .query_dv_preset = tvp7002_query_dv_preset,
  876. .s_stream = tvp7002_s_stream,
  877. .g_mbus_fmt = tvp7002_mbus_fmt,
  878. .try_mbus_fmt = tvp7002_mbus_fmt,
  879. .s_mbus_fmt = tvp7002_mbus_fmt,
  880. .enum_mbus_fmt = tvp7002_enum_mbus_fmt,
  881. };
  882. /* V4L2 top level operation handlers */
  883. static const struct v4l2_subdev_ops tvp7002_ops = {
  884. .core = &tvp7002_core_ops,
  885. .video = &tvp7002_video_ops,
  886. };
  887. static struct tvp7002 tvp7002_dev = {
  888. .streaming = 0,
  889. .current_preset = tvp7002_presets,
  890. .gain = 0,
  891. };
  892. /*
  893. * tvp7002_probe - Probe a TVP7002 device
  894. * @c: ptr to i2c_client struct
  895. * @id: ptr to i2c_device_id struct
  896. *
  897. * Initialize the TVP7002 device
  898. * Returns zero when successful, -EINVAL if register read fails or
  899. * -EIO if i2c access is not available.
  900. */
  901. static int tvp7002_probe(struct i2c_client *c, const struct i2c_device_id *id)
  902. {
  903. struct v4l2_subdev *sd;
  904. struct tvp7002 *device;
  905. struct v4l2_dv_preset preset;
  906. int polarity_a;
  907. int polarity_b;
  908. u8 revision;
  909. int error;
  910. /* Check if the adapter supports the needed features */
  911. if (!i2c_check_functionality(c->adapter,
  912. I2C_FUNC_SMBUS_READ_BYTE | I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
  913. return -EIO;
  914. if (!c->dev.platform_data) {
  915. v4l_err(c, "No platform data!!\n");
  916. return -ENODEV;
  917. }
  918. device = kmalloc(sizeof(struct tvp7002), GFP_KERNEL);
  919. if (!device)
  920. return -ENOMEM;
  921. *device = tvp7002_dev;
  922. sd = &device->sd;
  923. device->pdata = c->dev.platform_data;
  924. /* Tell v4l2 the device is ready */
  925. v4l2_i2c_subdev_init(sd, c, &tvp7002_ops);
  926. v4l_info(c, "tvp7002 found @ 0x%02x (%s)\n",
  927. c->addr, c->adapter->name);
  928. error = tvp7002_read(sd, TVP7002_CHIP_REV, &revision);
  929. if (error < 0)
  930. goto found_error;
  931. /* Get revision number */
  932. v4l2_info(sd, "Rev. %02x detected.\n", revision);
  933. if (revision != 0x02)
  934. v4l2_info(sd, "Unknown revision detected.\n");
  935. /* Initializes TVP7002 to its default values */
  936. error = tvp7002_write_inittab(sd, tvp7002_init_default);
  937. if (error < 0)
  938. goto found_error;
  939. /* Set polarity information after registers have been set */
  940. polarity_a = 0x20 | device->pdata->hs_polarity << 5
  941. | device->pdata->vs_polarity << 2;
  942. error = tvp7002_write(sd, TVP7002_SYNC_CTL_1, polarity_a);
  943. if (error < 0)
  944. goto found_error;
  945. polarity_b = 0x01 | device->pdata->fid_polarity << 2
  946. | device->pdata->sog_polarity << 1
  947. | device->pdata->clk_polarity;
  948. error = tvp7002_write(sd, TVP7002_MISC_CTL_3, polarity_b);
  949. if (error < 0)
  950. goto found_error;
  951. /* Set registers according to default video mode */
  952. preset.preset = device->current_preset->preset;
  953. error = tvp7002_s_dv_preset(sd, &preset);
  954. found_error:
  955. if (error < 0)
  956. kfree(device);
  957. return error;
  958. }
  959. /*
  960. * tvp7002_remove - Remove TVP7002 device support
  961. * @c: ptr to i2c_client struct
  962. *
  963. * Reset the TVP7002 device
  964. * Returns zero.
  965. */
  966. static int tvp7002_remove(struct i2c_client *c)
  967. {
  968. struct v4l2_subdev *sd = i2c_get_clientdata(c);
  969. struct tvp7002 *device = to_tvp7002(sd);
  970. v4l2_dbg(1, debug, sd, "Removing tvp7002 adapter"
  971. "on address 0x%x\n", c->addr);
  972. v4l2_device_unregister_subdev(sd);
  973. kfree(device);
  974. return 0;
  975. }
  976. /* I2C Device ID table */
  977. static const struct i2c_device_id tvp7002_id[] = {
  978. { "tvp7002", 0 },
  979. { }
  980. };
  981. MODULE_DEVICE_TABLE(i2c, tvp7002_id);
  982. /* I2C driver data */
  983. static struct i2c_driver tvp7002_driver = {
  984. .driver = {
  985. .owner = THIS_MODULE,
  986. .name = TVP7002_MODULE_NAME,
  987. },
  988. .probe = tvp7002_probe,
  989. .remove = tvp7002_remove,
  990. .id_table = tvp7002_id,
  991. };
  992. /*
  993. * tvp7002_init - Initialize driver via I2C interface
  994. *
  995. * Register the TVP7002 driver.
  996. * Return 0 on success or error code on failure.
  997. */
  998. static int __init tvp7002_init(void)
  999. {
  1000. return i2c_add_driver(&tvp7002_driver);
  1001. }
  1002. /*
  1003. * tvp7002_exit - Remove driver via I2C interface
  1004. *
  1005. * Unregister the TVP7002 driver.
  1006. * Returns nothing.
  1007. */
  1008. static void __exit tvp7002_exit(void)
  1009. {
  1010. i2c_del_driver(&tvp7002_driver);
  1011. }
  1012. module_init(tvp7002_init);
  1013. module_exit(tvp7002_exit);