r600.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  88. /* r600,rv610,rv630,rv620,rv635,rv670 */
  89. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  90. void r600_gpu_init(struct radeon_device *rdev);
  91. void r600_fini(struct radeon_device *rdev);
  92. void r600_irq_disable(struct radeon_device *rdev);
  93. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  94. /* get temperature in millidegrees */
  95. u32 rv6xx_get_temp(struct radeon_device *rdev)
  96. {
  97. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  98. ASIC_T_SHIFT;
  99. return temp * 1000;
  100. }
  101. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  102. {
  103. int i;
  104. rdev->pm.dynpm_can_upclock = true;
  105. rdev->pm.dynpm_can_downclock = true;
  106. /* power state array is low to high, default is first */
  107. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  108. int min_power_state_index = 0;
  109. if (rdev->pm.num_power_states > 2)
  110. min_power_state_index = 1;
  111. switch (rdev->pm.dynpm_planned_action) {
  112. case DYNPM_ACTION_MINIMUM:
  113. rdev->pm.requested_power_state_index = min_power_state_index;
  114. rdev->pm.requested_clock_mode_index = 0;
  115. rdev->pm.dynpm_can_downclock = false;
  116. break;
  117. case DYNPM_ACTION_DOWNCLOCK:
  118. if (rdev->pm.current_power_state_index == min_power_state_index) {
  119. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  120. rdev->pm.dynpm_can_downclock = false;
  121. } else {
  122. if (rdev->pm.active_crtc_count > 1) {
  123. for (i = 0; i < rdev->pm.num_power_states; i++) {
  124. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  125. continue;
  126. else if (i >= rdev->pm.current_power_state_index) {
  127. rdev->pm.requested_power_state_index =
  128. rdev->pm.current_power_state_index;
  129. break;
  130. } else {
  131. rdev->pm.requested_power_state_index = i;
  132. break;
  133. }
  134. }
  135. } else {
  136. if (rdev->pm.current_power_state_index == 0)
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.num_power_states - 1;
  139. else
  140. rdev->pm.requested_power_state_index =
  141. rdev->pm.current_power_state_index - 1;
  142. }
  143. }
  144. rdev->pm.requested_clock_mode_index = 0;
  145. /* don't use the power state if crtcs are active and no display flag is set */
  146. if ((rdev->pm.active_crtc_count > 0) &&
  147. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  148. clock_info[rdev->pm.requested_clock_mode_index].flags &
  149. RADEON_PM_MODE_NO_DISPLAY)) {
  150. rdev->pm.requested_power_state_index++;
  151. }
  152. break;
  153. case DYNPM_ACTION_UPCLOCK:
  154. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  155. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  156. rdev->pm.dynpm_can_upclock = false;
  157. } else {
  158. if (rdev->pm.active_crtc_count > 1) {
  159. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  160. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  161. continue;
  162. else if (i <= rdev->pm.current_power_state_index) {
  163. rdev->pm.requested_power_state_index =
  164. rdev->pm.current_power_state_index;
  165. break;
  166. } else {
  167. rdev->pm.requested_power_state_index = i;
  168. break;
  169. }
  170. }
  171. } else
  172. rdev->pm.requested_power_state_index =
  173. rdev->pm.current_power_state_index + 1;
  174. }
  175. rdev->pm.requested_clock_mode_index = 0;
  176. break;
  177. case DYNPM_ACTION_DEFAULT:
  178. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  179. rdev->pm.requested_clock_mode_index = 0;
  180. rdev->pm.dynpm_can_upclock = false;
  181. break;
  182. case DYNPM_ACTION_NONE:
  183. default:
  184. DRM_ERROR("Requested mode for not defined action\n");
  185. return;
  186. }
  187. } else {
  188. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  189. /* for now just select the first power state and switch between clock modes */
  190. /* power state array is low to high, default is first (0) */
  191. if (rdev->pm.active_crtc_count > 1) {
  192. rdev->pm.requested_power_state_index = -1;
  193. /* start at 1 as we don't want the default mode */
  194. for (i = 1; i < rdev->pm.num_power_states; i++) {
  195. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  196. continue;
  197. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  198. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  199. rdev->pm.requested_power_state_index = i;
  200. break;
  201. }
  202. }
  203. /* if nothing selected, grab the default state. */
  204. if (rdev->pm.requested_power_state_index == -1)
  205. rdev->pm.requested_power_state_index = 0;
  206. } else
  207. rdev->pm.requested_power_state_index = 1;
  208. switch (rdev->pm.dynpm_planned_action) {
  209. case DYNPM_ACTION_MINIMUM:
  210. rdev->pm.requested_clock_mode_index = 0;
  211. rdev->pm.dynpm_can_downclock = false;
  212. break;
  213. case DYNPM_ACTION_DOWNCLOCK:
  214. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  215. if (rdev->pm.current_clock_mode_index == 0) {
  216. rdev->pm.requested_clock_mode_index = 0;
  217. rdev->pm.dynpm_can_downclock = false;
  218. } else
  219. rdev->pm.requested_clock_mode_index =
  220. rdev->pm.current_clock_mode_index - 1;
  221. } else {
  222. rdev->pm.requested_clock_mode_index = 0;
  223. rdev->pm.dynpm_can_downclock = false;
  224. }
  225. /* don't use the power state if crtcs are active and no display flag is set */
  226. if ((rdev->pm.active_crtc_count > 0) &&
  227. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  228. clock_info[rdev->pm.requested_clock_mode_index].flags &
  229. RADEON_PM_MODE_NO_DISPLAY)) {
  230. rdev->pm.requested_clock_mode_index++;
  231. }
  232. break;
  233. case DYNPM_ACTION_UPCLOCK:
  234. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  235. if (rdev->pm.current_clock_mode_index ==
  236. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  237. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  238. rdev->pm.dynpm_can_upclock = false;
  239. } else
  240. rdev->pm.requested_clock_mode_index =
  241. rdev->pm.current_clock_mode_index + 1;
  242. } else {
  243. rdev->pm.requested_clock_mode_index =
  244. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  245. rdev->pm.dynpm_can_upclock = false;
  246. }
  247. break;
  248. case DYNPM_ACTION_DEFAULT:
  249. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  250. rdev->pm.requested_clock_mode_index = 0;
  251. rdev->pm.dynpm_can_upclock = false;
  252. break;
  253. case DYNPM_ACTION_NONE:
  254. default:
  255. DRM_ERROR("Requested mode for not defined action\n");
  256. return;
  257. }
  258. }
  259. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  262. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  263. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  264. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  265. pcie_lanes);
  266. }
  267. static int r600_pm_get_type_index(struct radeon_device *rdev,
  268. enum radeon_pm_state_type ps_type,
  269. int instance)
  270. {
  271. int i;
  272. int found_instance = -1;
  273. for (i = 0; i < rdev->pm.num_power_states; i++) {
  274. if (rdev->pm.power_state[i].type == ps_type) {
  275. found_instance++;
  276. if (found_instance == instance)
  277. return i;
  278. }
  279. }
  280. /* return default if no match */
  281. return rdev->pm.default_power_state_index;
  282. }
  283. void rs780_pm_init_profile(struct radeon_device *rdev)
  284. {
  285. if (rdev->pm.num_power_states == 2) {
  286. /* default */
  287. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  288. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  289. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  291. /* low sh */
  292. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  296. /* mid sh */
  297. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  301. /* high sh */
  302. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  306. /* low mh */
  307. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  311. /* mid mh */
  312. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  316. /* high mh */
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  321. } else if (rdev->pm.num_power_states == 3) {
  322. /* default */
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  327. /* low sh */
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  332. /* mid sh */
  333. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  337. /* high sh */
  338. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  342. /* low mh */
  343. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  347. /* mid mh */
  348. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  352. /* high mh */
  353. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  355. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  357. } else {
  358. /* default */
  359. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  361. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  363. /* low sh */
  364. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  368. /* mid sh */
  369. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  372. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  373. /* high sh */
  374. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  378. /* low mh */
  379. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  383. /* mid mh */
  384. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  385. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  387. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  388. /* high mh */
  389. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  390. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  391. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  393. }
  394. }
  395. void r600_pm_init_profile(struct radeon_device *rdev)
  396. {
  397. if (rdev->family == CHIP_R600) {
  398. /* XXX */
  399. /* default */
  400. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  404. /* low sh */
  405. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  409. /* mid sh */
  410. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  414. /* high sh */
  415. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  419. /* low mh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  424. /* mid mh */
  425. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  429. /* high mh */
  430. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  434. } else {
  435. if (rdev->pm.num_power_states < 4) {
  436. /* default */
  437. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  441. /* low sh */
  442. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  446. /* mid sh */
  447. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  451. /* high sh */
  452. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  461. /* low mh */
  462. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  466. /* high mh */
  467. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  471. } else {
  472. /* default */
  473. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  474. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  475. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  476. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  477. /* low sh */
  478. if (rdev->flags & RADEON_IS_MOBILITY) {
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  480. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  481. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  482. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  485. } else {
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  487. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  489. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  492. }
  493. /* mid sh */
  494. if (rdev->flags & RADEON_IS_MOBILITY) {
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  496. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  497. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  498. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  501. } else {
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  503. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  505. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  508. }
  509. /* high sh */
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  511. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  512. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  513. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  516. /* low mh */
  517. if (rdev->flags & RADEON_IS_MOBILITY) {
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  519. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  520. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  521. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  522. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  524. } else {
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  526. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  527. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  528. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  529. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  531. }
  532. /* mid mh */
  533. if (rdev->flags & RADEON_IS_MOBILITY) {
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  535. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  536. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  537. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  538. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  540. } else {
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  542. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  543. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  544. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  547. }
  548. /* high mh */
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  550. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  551. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  552. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  553. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  554. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  555. }
  556. }
  557. }
  558. void r600_pm_misc(struct radeon_device *rdev)
  559. {
  560. int req_ps_idx = rdev->pm.requested_power_state_index;
  561. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  562. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  563. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  564. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  565. if (voltage->voltage != rdev->pm.current_vddc) {
  566. radeon_atom_set_voltage(rdev, voltage->voltage);
  567. rdev->pm.current_vddc = voltage->voltage;
  568. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  569. }
  570. }
  571. }
  572. bool r600_gui_idle(struct radeon_device *rdev)
  573. {
  574. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  575. return false;
  576. else
  577. return true;
  578. }
  579. /* hpd for digital panel detect/disconnect */
  580. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  581. {
  582. bool connected = false;
  583. if (ASIC_IS_DCE3(rdev)) {
  584. switch (hpd) {
  585. case RADEON_HPD_1:
  586. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. case RADEON_HPD_2:
  590. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_3:
  594. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. case RADEON_HPD_4:
  598. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  599. connected = true;
  600. break;
  601. /* DCE 3.2 */
  602. case RADEON_HPD_5:
  603. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  604. connected = true;
  605. break;
  606. case RADEON_HPD_6:
  607. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  608. connected = true;
  609. break;
  610. default:
  611. break;
  612. }
  613. } else {
  614. switch (hpd) {
  615. case RADEON_HPD_1:
  616. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_2:
  620. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. case RADEON_HPD_3:
  624. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  625. connected = true;
  626. break;
  627. default:
  628. break;
  629. }
  630. }
  631. return connected;
  632. }
  633. void r600_hpd_set_polarity(struct radeon_device *rdev,
  634. enum radeon_hpd_id hpd)
  635. {
  636. u32 tmp;
  637. bool connected = r600_hpd_sense(rdev, hpd);
  638. if (ASIC_IS_DCE3(rdev)) {
  639. switch (hpd) {
  640. case RADEON_HPD_1:
  641. tmp = RREG32(DC_HPD1_INT_CONTROL);
  642. if (connected)
  643. tmp &= ~DC_HPDx_INT_POLARITY;
  644. else
  645. tmp |= DC_HPDx_INT_POLARITY;
  646. WREG32(DC_HPD1_INT_CONTROL, tmp);
  647. break;
  648. case RADEON_HPD_2:
  649. tmp = RREG32(DC_HPD2_INT_CONTROL);
  650. if (connected)
  651. tmp &= ~DC_HPDx_INT_POLARITY;
  652. else
  653. tmp |= DC_HPDx_INT_POLARITY;
  654. WREG32(DC_HPD2_INT_CONTROL, tmp);
  655. break;
  656. case RADEON_HPD_3:
  657. tmp = RREG32(DC_HPD3_INT_CONTROL);
  658. if (connected)
  659. tmp &= ~DC_HPDx_INT_POLARITY;
  660. else
  661. tmp |= DC_HPDx_INT_POLARITY;
  662. WREG32(DC_HPD3_INT_CONTROL, tmp);
  663. break;
  664. case RADEON_HPD_4:
  665. tmp = RREG32(DC_HPD4_INT_CONTROL);
  666. if (connected)
  667. tmp &= ~DC_HPDx_INT_POLARITY;
  668. else
  669. tmp |= DC_HPDx_INT_POLARITY;
  670. WREG32(DC_HPD4_INT_CONTROL, tmp);
  671. break;
  672. case RADEON_HPD_5:
  673. tmp = RREG32(DC_HPD5_INT_CONTROL);
  674. if (connected)
  675. tmp &= ~DC_HPDx_INT_POLARITY;
  676. else
  677. tmp |= DC_HPDx_INT_POLARITY;
  678. WREG32(DC_HPD5_INT_CONTROL, tmp);
  679. break;
  680. /* DCE 3.2 */
  681. case RADEON_HPD_6:
  682. tmp = RREG32(DC_HPD6_INT_CONTROL);
  683. if (connected)
  684. tmp &= ~DC_HPDx_INT_POLARITY;
  685. else
  686. tmp |= DC_HPDx_INT_POLARITY;
  687. WREG32(DC_HPD6_INT_CONTROL, tmp);
  688. break;
  689. default:
  690. break;
  691. }
  692. } else {
  693. switch (hpd) {
  694. case RADEON_HPD_1:
  695. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  696. if (connected)
  697. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  698. else
  699. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  700. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  701. break;
  702. case RADEON_HPD_2:
  703. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  704. if (connected)
  705. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  706. else
  707. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  708. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  709. break;
  710. case RADEON_HPD_3:
  711. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  712. if (connected)
  713. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  714. else
  715. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  716. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  717. break;
  718. default:
  719. break;
  720. }
  721. }
  722. }
  723. void r600_hpd_init(struct radeon_device *rdev)
  724. {
  725. struct drm_device *dev = rdev->ddev;
  726. struct drm_connector *connector;
  727. if (ASIC_IS_DCE3(rdev)) {
  728. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  729. if (ASIC_IS_DCE32(rdev))
  730. tmp |= DC_HPDx_EN;
  731. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  732. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  733. switch (radeon_connector->hpd.hpd) {
  734. case RADEON_HPD_1:
  735. WREG32(DC_HPD1_CONTROL, tmp);
  736. rdev->irq.hpd[0] = true;
  737. break;
  738. case RADEON_HPD_2:
  739. WREG32(DC_HPD2_CONTROL, tmp);
  740. rdev->irq.hpd[1] = true;
  741. break;
  742. case RADEON_HPD_3:
  743. WREG32(DC_HPD3_CONTROL, tmp);
  744. rdev->irq.hpd[2] = true;
  745. break;
  746. case RADEON_HPD_4:
  747. WREG32(DC_HPD4_CONTROL, tmp);
  748. rdev->irq.hpd[3] = true;
  749. break;
  750. /* DCE 3.2 */
  751. case RADEON_HPD_5:
  752. WREG32(DC_HPD5_CONTROL, tmp);
  753. rdev->irq.hpd[4] = true;
  754. break;
  755. case RADEON_HPD_6:
  756. WREG32(DC_HPD6_CONTROL, tmp);
  757. rdev->irq.hpd[5] = true;
  758. break;
  759. default:
  760. break;
  761. }
  762. }
  763. } else {
  764. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  765. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  766. switch (radeon_connector->hpd.hpd) {
  767. case RADEON_HPD_1:
  768. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  769. rdev->irq.hpd[0] = true;
  770. break;
  771. case RADEON_HPD_2:
  772. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[1] = true;
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  777. rdev->irq.hpd[2] = true;
  778. break;
  779. default:
  780. break;
  781. }
  782. }
  783. }
  784. if (rdev->irq.installed)
  785. r600_irq_set(rdev);
  786. }
  787. void r600_hpd_fini(struct radeon_device *rdev)
  788. {
  789. struct drm_device *dev = rdev->ddev;
  790. struct drm_connector *connector;
  791. if (ASIC_IS_DCE3(rdev)) {
  792. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  793. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  794. switch (radeon_connector->hpd.hpd) {
  795. case RADEON_HPD_1:
  796. WREG32(DC_HPD1_CONTROL, 0);
  797. rdev->irq.hpd[0] = false;
  798. break;
  799. case RADEON_HPD_2:
  800. WREG32(DC_HPD2_CONTROL, 0);
  801. rdev->irq.hpd[1] = false;
  802. break;
  803. case RADEON_HPD_3:
  804. WREG32(DC_HPD3_CONTROL, 0);
  805. rdev->irq.hpd[2] = false;
  806. break;
  807. case RADEON_HPD_4:
  808. WREG32(DC_HPD4_CONTROL, 0);
  809. rdev->irq.hpd[3] = false;
  810. break;
  811. /* DCE 3.2 */
  812. case RADEON_HPD_5:
  813. WREG32(DC_HPD5_CONTROL, 0);
  814. rdev->irq.hpd[4] = false;
  815. break;
  816. case RADEON_HPD_6:
  817. WREG32(DC_HPD6_CONTROL, 0);
  818. rdev->irq.hpd[5] = false;
  819. break;
  820. default:
  821. break;
  822. }
  823. }
  824. } else {
  825. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  826. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  827. switch (radeon_connector->hpd.hpd) {
  828. case RADEON_HPD_1:
  829. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  830. rdev->irq.hpd[0] = false;
  831. break;
  832. case RADEON_HPD_2:
  833. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  834. rdev->irq.hpd[1] = false;
  835. break;
  836. case RADEON_HPD_3:
  837. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  838. rdev->irq.hpd[2] = false;
  839. break;
  840. default:
  841. break;
  842. }
  843. }
  844. }
  845. }
  846. /*
  847. * R600 PCIE GART
  848. */
  849. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  850. {
  851. unsigned i;
  852. u32 tmp;
  853. /* flush hdp cache so updates hit vram */
  854. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  855. !(rdev->flags & RADEON_IS_AGP)) {
  856. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  857. u32 tmp;
  858. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  859. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  860. * This seems to cause problems on some AGP cards. Just use the old
  861. * method for them.
  862. */
  863. WREG32(HDP_DEBUG1, 0);
  864. tmp = readl((void __iomem *)ptr);
  865. } else
  866. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  867. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  868. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  869. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  870. for (i = 0; i < rdev->usec_timeout; i++) {
  871. /* read MC_STATUS */
  872. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  873. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  874. if (tmp == 2) {
  875. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  876. return;
  877. }
  878. if (tmp) {
  879. return;
  880. }
  881. udelay(1);
  882. }
  883. }
  884. int r600_pcie_gart_init(struct radeon_device *rdev)
  885. {
  886. int r;
  887. if (rdev->gart.table.vram.robj) {
  888. WARN(1, "R600 PCIE GART already initialized\n");
  889. return 0;
  890. }
  891. /* Initialize common gart structure */
  892. r = radeon_gart_init(rdev);
  893. if (r)
  894. return r;
  895. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  896. return radeon_gart_table_vram_alloc(rdev);
  897. }
  898. int r600_pcie_gart_enable(struct radeon_device *rdev)
  899. {
  900. u32 tmp;
  901. int r, i;
  902. if (rdev->gart.table.vram.robj == NULL) {
  903. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  904. return -EINVAL;
  905. }
  906. r = radeon_gart_table_vram_pin(rdev);
  907. if (r)
  908. return r;
  909. radeon_gart_restore(rdev);
  910. /* Setup L2 cache */
  911. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  912. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  913. EFFECTIVE_L2_QUEUE_SIZE(7));
  914. WREG32(VM_L2_CNTL2, 0);
  915. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  916. /* Setup TLB control */
  917. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  918. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  919. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  920. ENABLE_WAIT_L2_QUERY;
  921. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  924. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  935. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  936. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  937. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  938. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  939. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  940. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  941. (u32)(rdev->dummy_page.addr >> 12));
  942. for (i = 1; i < 7; i++)
  943. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  944. r600_pcie_gart_tlb_flush(rdev);
  945. rdev->gart.ready = true;
  946. return 0;
  947. }
  948. void r600_pcie_gart_disable(struct radeon_device *rdev)
  949. {
  950. u32 tmp;
  951. int i, r;
  952. /* Disable all tables */
  953. for (i = 0; i < 7; i++)
  954. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  955. /* Disable L2 cache */
  956. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  957. EFFECTIVE_L2_QUEUE_SIZE(7));
  958. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  959. /* Setup L1 TLB control */
  960. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  961. ENABLE_WAIT_L2_QUERY;
  962. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  976. if (rdev->gart.table.vram.robj) {
  977. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  978. if (likely(r == 0)) {
  979. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  980. radeon_bo_unpin(rdev->gart.table.vram.robj);
  981. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  982. }
  983. }
  984. }
  985. void r600_pcie_gart_fini(struct radeon_device *rdev)
  986. {
  987. radeon_gart_fini(rdev);
  988. r600_pcie_gart_disable(rdev);
  989. radeon_gart_table_vram_free(rdev);
  990. }
  991. void r600_agp_enable(struct radeon_device *rdev)
  992. {
  993. u32 tmp;
  994. int i;
  995. /* Setup L2 cache */
  996. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  997. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  998. EFFECTIVE_L2_QUEUE_SIZE(7));
  999. WREG32(VM_L2_CNTL2, 0);
  1000. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1001. /* Setup TLB control */
  1002. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1003. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1004. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1005. ENABLE_WAIT_L2_QUERY;
  1006. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1009. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1020. for (i = 0; i < 7; i++)
  1021. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1022. }
  1023. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1024. {
  1025. unsigned i;
  1026. u32 tmp;
  1027. for (i = 0; i < rdev->usec_timeout; i++) {
  1028. /* read MC_STATUS */
  1029. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1030. if (!tmp)
  1031. return 0;
  1032. udelay(1);
  1033. }
  1034. return -1;
  1035. }
  1036. static void r600_mc_program(struct radeon_device *rdev)
  1037. {
  1038. struct rv515_mc_save save;
  1039. u32 tmp;
  1040. int i, j;
  1041. /* Initialize HDP */
  1042. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1043. WREG32((0x2c14 + j), 0x00000000);
  1044. WREG32((0x2c18 + j), 0x00000000);
  1045. WREG32((0x2c1c + j), 0x00000000);
  1046. WREG32((0x2c20 + j), 0x00000000);
  1047. WREG32((0x2c24 + j), 0x00000000);
  1048. }
  1049. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1050. rv515_mc_stop(rdev, &save);
  1051. if (r600_mc_wait_for_idle(rdev)) {
  1052. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1053. }
  1054. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1055. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1056. /* Update configuration */
  1057. if (rdev->flags & RADEON_IS_AGP) {
  1058. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1059. /* VRAM before AGP */
  1060. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1061. rdev->mc.vram_start >> 12);
  1062. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1063. rdev->mc.gtt_end >> 12);
  1064. } else {
  1065. /* VRAM after AGP */
  1066. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1067. rdev->mc.gtt_start >> 12);
  1068. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1069. rdev->mc.vram_end >> 12);
  1070. }
  1071. } else {
  1072. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1073. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1074. }
  1075. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1076. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1077. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1078. WREG32(MC_VM_FB_LOCATION, tmp);
  1079. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1080. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1081. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1082. if (rdev->flags & RADEON_IS_AGP) {
  1083. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1084. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1085. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1086. } else {
  1087. WREG32(MC_VM_AGP_BASE, 0);
  1088. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1089. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1090. }
  1091. if (r600_mc_wait_for_idle(rdev)) {
  1092. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1093. }
  1094. rv515_mc_resume(rdev, &save);
  1095. /* we need to own VRAM, so turn off the VGA renderer here
  1096. * to stop it overwriting our objects */
  1097. rv515_vga_render_disable(rdev);
  1098. }
  1099. /**
  1100. * r600_vram_gtt_location - try to find VRAM & GTT location
  1101. * @rdev: radeon device structure holding all necessary informations
  1102. * @mc: memory controller structure holding memory informations
  1103. *
  1104. * Function will place try to place VRAM at same place as in CPU (PCI)
  1105. * address space as some GPU seems to have issue when we reprogram at
  1106. * different address space.
  1107. *
  1108. * If there is not enough space to fit the unvisible VRAM after the
  1109. * aperture then we limit the VRAM size to the aperture.
  1110. *
  1111. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1112. * them to be in one from GPU point of view so that we can program GPU to
  1113. * catch access outside them (weird GPU policy see ??).
  1114. *
  1115. * This function will never fails, worst case are limiting VRAM or GTT.
  1116. *
  1117. * Note: GTT start, end, size should be initialized before calling this
  1118. * function on AGP platform.
  1119. */
  1120. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1121. {
  1122. u64 size_bf, size_af;
  1123. if (mc->mc_vram_size > 0xE0000000) {
  1124. /* leave room for at least 512M GTT */
  1125. dev_warn(rdev->dev, "limiting VRAM\n");
  1126. mc->real_vram_size = 0xE0000000;
  1127. mc->mc_vram_size = 0xE0000000;
  1128. }
  1129. if (rdev->flags & RADEON_IS_AGP) {
  1130. size_bf = mc->gtt_start;
  1131. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1132. if (size_bf > size_af) {
  1133. if (mc->mc_vram_size > size_bf) {
  1134. dev_warn(rdev->dev, "limiting VRAM\n");
  1135. mc->real_vram_size = size_bf;
  1136. mc->mc_vram_size = size_bf;
  1137. }
  1138. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1139. } else {
  1140. if (mc->mc_vram_size > size_af) {
  1141. dev_warn(rdev->dev, "limiting VRAM\n");
  1142. mc->real_vram_size = size_af;
  1143. mc->mc_vram_size = size_af;
  1144. }
  1145. mc->vram_start = mc->gtt_end;
  1146. }
  1147. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1148. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1149. mc->mc_vram_size >> 20, mc->vram_start,
  1150. mc->vram_end, mc->real_vram_size >> 20);
  1151. } else {
  1152. u64 base = 0;
  1153. if (rdev->flags & RADEON_IS_IGP) {
  1154. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1155. base <<= 24;
  1156. }
  1157. radeon_vram_location(rdev, &rdev->mc, base);
  1158. rdev->mc.gtt_base_align = 0;
  1159. radeon_gtt_location(rdev, mc);
  1160. }
  1161. }
  1162. int r600_mc_init(struct radeon_device *rdev)
  1163. {
  1164. u32 tmp;
  1165. int chansize, numchan;
  1166. /* Get VRAM informations */
  1167. rdev->mc.vram_is_ddr = true;
  1168. tmp = RREG32(RAMCFG);
  1169. if (tmp & CHANSIZE_OVERRIDE) {
  1170. chansize = 16;
  1171. } else if (tmp & CHANSIZE_MASK) {
  1172. chansize = 64;
  1173. } else {
  1174. chansize = 32;
  1175. }
  1176. tmp = RREG32(CHMAP);
  1177. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1178. case 0:
  1179. default:
  1180. numchan = 1;
  1181. break;
  1182. case 1:
  1183. numchan = 2;
  1184. break;
  1185. case 2:
  1186. numchan = 4;
  1187. break;
  1188. case 3:
  1189. numchan = 8;
  1190. break;
  1191. }
  1192. rdev->mc.vram_width = numchan * chansize;
  1193. /* Could aper size report 0 ? */
  1194. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1195. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1196. /* Setup GPU memory space */
  1197. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1198. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1199. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1200. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1201. r600_vram_gtt_location(rdev, &rdev->mc);
  1202. if (rdev->flags & RADEON_IS_IGP) {
  1203. rs690_pm_info(rdev);
  1204. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1205. }
  1206. radeon_update_bandwidth_info(rdev);
  1207. return 0;
  1208. }
  1209. /* We doesn't check that the GPU really needs a reset we simply do the
  1210. * reset, it's up to the caller to determine if the GPU needs one. We
  1211. * might add an helper function to check that.
  1212. */
  1213. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1214. {
  1215. struct rv515_mc_save save;
  1216. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1217. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1218. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1219. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1220. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1221. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1222. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1223. S_008010_GUI_ACTIVE(1);
  1224. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1225. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1226. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1227. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1228. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1229. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1230. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1231. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1232. u32 tmp;
  1233. dev_info(rdev->dev, "GPU softreset \n");
  1234. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1235. RREG32(R_008010_GRBM_STATUS));
  1236. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1237. RREG32(R_008014_GRBM_STATUS2));
  1238. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1239. RREG32(R_000E50_SRBM_STATUS));
  1240. rv515_mc_stop(rdev, &save);
  1241. if (r600_mc_wait_for_idle(rdev)) {
  1242. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1243. }
  1244. /* Disable CP parsing/prefetching */
  1245. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1246. /* Check if any of the rendering block is busy and reset it */
  1247. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1248. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1249. tmp = S_008020_SOFT_RESET_CR(1) |
  1250. S_008020_SOFT_RESET_DB(1) |
  1251. S_008020_SOFT_RESET_CB(1) |
  1252. S_008020_SOFT_RESET_PA(1) |
  1253. S_008020_SOFT_RESET_SC(1) |
  1254. S_008020_SOFT_RESET_SMX(1) |
  1255. S_008020_SOFT_RESET_SPI(1) |
  1256. S_008020_SOFT_RESET_SX(1) |
  1257. S_008020_SOFT_RESET_SH(1) |
  1258. S_008020_SOFT_RESET_TC(1) |
  1259. S_008020_SOFT_RESET_TA(1) |
  1260. S_008020_SOFT_RESET_VC(1) |
  1261. S_008020_SOFT_RESET_VGT(1);
  1262. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1263. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1264. RREG32(R_008020_GRBM_SOFT_RESET);
  1265. mdelay(15);
  1266. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1267. }
  1268. /* Reset CP (we always reset CP) */
  1269. tmp = S_008020_SOFT_RESET_CP(1);
  1270. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1271. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1272. RREG32(R_008020_GRBM_SOFT_RESET);
  1273. mdelay(15);
  1274. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1275. /* Wait a little for things to settle down */
  1276. mdelay(1);
  1277. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1278. RREG32(R_008010_GRBM_STATUS));
  1279. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1280. RREG32(R_008014_GRBM_STATUS2));
  1281. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1282. RREG32(R_000E50_SRBM_STATUS));
  1283. rv515_mc_resume(rdev, &save);
  1284. return 0;
  1285. }
  1286. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1287. {
  1288. u32 srbm_status;
  1289. u32 grbm_status;
  1290. u32 grbm_status2;
  1291. struct r100_gpu_lockup *lockup;
  1292. int r;
  1293. if (rdev->family >= CHIP_RV770)
  1294. lockup = &rdev->config.rv770.lockup;
  1295. else
  1296. lockup = &rdev->config.r600.lockup;
  1297. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1298. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1299. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1300. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1301. r100_gpu_lockup_update(lockup, &rdev->cp);
  1302. return false;
  1303. }
  1304. /* force CP activities */
  1305. r = radeon_ring_lock(rdev, 2);
  1306. if (!r) {
  1307. /* PACKET2 NOP */
  1308. radeon_ring_write(rdev, 0x80000000);
  1309. radeon_ring_write(rdev, 0x80000000);
  1310. radeon_ring_unlock_commit(rdev);
  1311. }
  1312. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1313. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1314. }
  1315. int r600_asic_reset(struct radeon_device *rdev)
  1316. {
  1317. return r600_gpu_soft_reset(rdev);
  1318. }
  1319. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1320. u32 num_backends,
  1321. u32 backend_disable_mask)
  1322. {
  1323. u32 backend_map = 0;
  1324. u32 enabled_backends_mask;
  1325. u32 enabled_backends_count;
  1326. u32 cur_pipe;
  1327. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1328. u32 cur_backend;
  1329. u32 i;
  1330. if (num_tile_pipes > R6XX_MAX_PIPES)
  1331. num_tile_pipes = R6XX_MAX_PIPES;
  1332. if (num_tile_pipes < 1)
  1333. num_tile_pipes = 1;
  1334. if (num_backends > R6XX_MAX_BACKENDS)
  1335. num_backends = R6XX_MAX_BACKENDS;
  1336. if (num_backends < 1)
  1337. num_backends = 1;
  1338. enabled_backends_mask = 0;
  1339. enabled_backends_count = 0;
  1340. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1341. if (((backend_disable_mask >> i) & 1) == 0) {
  1342. enabled_backends_mask |= (1 << i);
  1343. ++enabled_backends_count;
  1344. }
  1345. if (enabled_backends_count == num_backends)
  1346. break;
  1347. }
  1348. if (enabled_backends_count == 0) {
  1349. enabled_backends_mask = 1;
  1350. enabled_backends_count = 1;
  1351. }
  1352. if (enabled_backends_count != num_backends)
  1353. num_backends = enabled_backends_count;
  1354. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1355. switch (num_tile_pipes) {
  1356. case 1:
  1357. swizzle_pipe[0] = 0;
  1358. break;
  1359. case 2:
  1360. swizzle_pipe[0] = 0;
  1361. swizzle_pipe[1] = 1;
  1362. break;
  1363. case 3:
  1364. swizzle_pipe[0] = 0;
  1365. swizzle_pipe[1] = 1;
  1366. swizzle_pipe[2] = 2;
  1367. break;
  1368. case 4:
  1369. swizzle_pipe[0] = 0;
  1370. swizzle_pipe[1] = 1;
  1371. swizzle_pipe[2] = 2;
  1372. swizzle_pipe[3] = 3;
  1373. break;
  1374. case 5:
  1375. swizzle_pipe[0] = 0;
  1376. swizzle_pipe[1] = 1;
  1377. swizzle_pipe[2] = 2;
  1378. swizzle_pipe[3] = 3;
  1379. swizzle_pipe[4] = 4;
  1380. break;
  1381. case 6:
  1382. swizzle_pipe[0] = 0;
  1383. swizzle_pipe[1] = 2;
  1384. swizzle_pipe[2] = 4;
  1385. swizzle_pipe[3] = 5;
  1386. swizzle_pipe[4] = 1;
  1387. swizzle_pipe[5] = 3;
  1388. break;
  1389. case 7:
  1390. swizzle_pipe[0] = 0;
  1391. swizzle_pipe[1] = 2;
  1392. swizzle_pipe[2] = 4;
  1393. swizzle_pipe[3] = 6;
  1394. swizzle_pipe[4] = 1;
  1395. swizzle_pipe[5] = 3;
  1396. swizzle_pipe[6] = 5;
  1397. break;
  1398. case 8:
  1399. swizzle_pipe[0] = 0;
  1400. swizzle_pipe[1] = 2;
  1401. swizzle_pipe[2] = 4;
  1402. swizzle_pipe[3] = 6;
  1403. swizzle_pipe[4] = 1;
  1404. swizzle_pipe[5] = 3;
  1405. swizzle_pipe[6] = 5;
  1406. swizzle_pipe[7] = 7;
  1407. break;
  1408. }
  1409. cur_backend = 0;
  1410. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1411. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1412. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1413. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1414. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1415. }
  1416. return backend_map;
  1417. }
  1418. int r600_count_pipe_bits(uint32_t val)
  1419. {
  1420. int i, ret = 0;
  1421. for (i = 0; i < 32; i++) {
  1422. ret += val & 1;
  1423. val >>= 1;
  1424. }
  1425. return ret;
  1426. }
  1427. void r600_gpu_init(struct radeon_device *rdev)
  1428. {
  1429. u32 tiling_config;
  1430. u32 ramcfg;
  1431. u32 backend_map;
  1432. u32 cc_rb_backend_disable;
  1433. u32 cc_gc_shader_pipe_config;
  1434. u32 tmp;
  1435. int i, j;
  1436. u32 sq_config;
  1437. u32 sq_gpr_resource_mgmt_1 = 0;
  1438. u32 sq_gpr_resource_mgmt_2 = 0;
  1439. u32 sq_thread_resource_mgmt = 0;
  1440. u32 sq_stack_resource_mgmt_1 = 0;
  1441. u32 sq_stack_resource_mgmt_2 = 0;
  1442. /* FIXME: implement */
  1443. switch (rdev->family) {
  1444. case CHIP_R600:
  1445. rdev->config.r600.max_pipes = 4;
  1446. rdev->config.r600.max_tile_pipes = 8;
  1447. rdev->config.r600.max_simds = 4;
  1448. rdev->config.r600.max_backends = 4;
  1449. rdev->config.r600.max_gprs = 256;
  1450. rdev->config.r600.max_threads = 192;
  1451. rdev->config.r600.max_stack_entries = 256;
  1452. rdev->config.r600.max_hw_contexts = 8;
  1453. rdev->config.r600.max_gs_threads = 16;
  1454. rdev->config.r600.sx_max_export_size = 128;
  1455. rdev->config.r600.sx_max_export_pos_size = 16;
  1456. rdev->config.r600.sx_max_export_smx_size = 128;
  1457. rdev->config.r600.sq_num_cf_insts = 2;
  1458. break;
  1459. case CHIP_RV630:
  1460. case CHIP_RV635:
  1461. rdev->config.r600.max_pipes = 2;
  1462. rdev->config.r600.max_tile_pipes = 2;
  1463. rdev->config.r600.max_simds = 3;
  1464. rdev->config.r600.max_backends = 1;
  1465. rdev->config.r600.max_gprs = 128;
  1466. rdev->config.r600.max_threads = 192;
  1467. rdev->config.r600.max_stack_entries = 128;
  1468. rdev->config.r600.max_hw_contexts = 8;
  1469. rdev->config.r600.max_gs_threads = 4;
  1470. rdev->config.r600.sx_max_export_size = 128;
  1471. rdev->config.r600.sx_max_export_pos_size = 16;
  1472. rdev->config.r600.sx_max_export_smx_size = 128;
  1473. rdev->config.r600.sq_num_cf_insts = 2;
  1474. break;
  1475. case CHIP_RV610:
  1476. case CHIP_RV620:
  1477. case CHIP_RS780:
  1478. case CHIP_RS880:
  1479. rdev->config.r600.max_pipes = 1;
  1480. rdev->config.r600.max_tile_pipes = 1;
  1481. rdev->config.r600.max_simds = 2;
  1482. rdev->config.r600.max_backends = 1;
  1483. rdev->config.r600.max_gprs = 128;
  1484. rdev->config.r600.max_threads = 192;
  1485. rdev->config.r600.max_stack_entries = 128;
  1486. rdev->config.r600.max_hw_contexts = 4;
  1487. rdev->config.r600.max_gs_threads = 4;
  1488. rdev->config.r600.sx_max_export_size = 128;
  1489. rdev->config.r600.sx_max_export_pos_size = 16;
  1490. rdev->config.r600.sx_max_export_smx_size = 128;
  1491. rdev->config.r600.sq_num_cf_insts = 1;
  1492. break;
  1493. case CHIP_RV670:
  1494. rdev->config.r600.max_pipes = 4;
  1495. rdev->config.r600.max_tile_pipes = 4;
  1496. rdev->config.r600.max_simds = 4;
  1497. rdev->config.r600.max_backends = 4;
  1498. rdev->config.r600.max_gprs = 192;
  1499. rdev->config.r600.max_threads = 192;
  1500. rdev->config.r600.max_stack_entries = 256;
  1501. rdev->config.r600.max_hw_contexts = 8;
  1502. rdev->config.r600.max_gs_threads = 16;
  1503. rdev->config.r600.sx_max_export_size = 128;
  1504. rdev->config.r600.sx_max_export_pos_size = 16;
  1505. rdev->config.r600.sx_max_export_smx_size = 128;
  1506. rdev->config.r600.sq_num_cf_insts = 2;
  1507. break;
  1508. default:
  1509. break;
  1510. }
  1511. /* Initialize HDP */
  1512. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1513. WREG32((0x2c14 + j), 0x00000000);
  1514. WREG32((0x2c18 + j), 0x00000000);
  1515. WREG32((0x2c1c + j), 0x00000000);
  1516. WREG32((0x2c20 + j), 0x00000000);
  1517. WREG32((0x2c24 + j), 0x00000000);
  1518. }
  1519. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1520. /* Setup tiling */
  1521. tiling_config = 0;
  1522. ramcfg = RREG32(RAMCFG);
  1523. switch (rdev->config.r600.max_tile_pipes) {
  1524. case 1:
  1525. tiling_config |= PIPE_TILING(0);
  1526. break;
  1527. case 2:
  1528. tiling_config |= PIPE_TILING(1);
  1529. break;
  1530. case 4:
  1531. tiling_config |= PIPE_TILING(2);
  1532. break;
  1533. case 8:
  1534. tiling_config |= PIPE_TILING(3);
  1535. break;
  1536. default:
  1537. break;
  1538. }
  1539. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1540. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1541. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1542. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1543. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1544. rdev->config.r600.tiling_group_size = 512;
  1545. else
  1546. rdev->config.r600.tiling_group_size = 256;
  1547. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1548. if (tmp > 3) {
  1549. tiling_config |= ROW_TILING(3);
  1550. tiling_config |= SAMPLE_SPLIT(3);
  1551. } else {
  1552. tiling_config |= ROW_TILING(tmp);
  1553. tiling_config |= SAMPLE_SPLIT(tmp);
  1554. }
  1555. tiling_config |= BANK_SWAPS(1);
  1556. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1557. cc_rb_backend_disable |=
  1558. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1559. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1560. cc_gc_shader_pipe_config |=
  1561. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1562. cc_gc_shader_pipe_config |=
  1563. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1564. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1565. (R6XX_MAX_BACKENDS -
  1566. r600_count_pipe_bits((cc_rb_backend_disable &
  1567. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1568. (cc_rb_backend_disable >> 16));
  1569. rdev->config.r600.tile_config = tiling_config;
  1570. tiling_config |= BACKEND_MAP(backend_map);
  1571. WREG32(GB_TILING_CONFIG, tiling_config);
  1572. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1573. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1574. /* Setup pipes */
  1575. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1576. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1577. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1578. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1579. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1580. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1581. /* Setup some CP states */
  1582. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1583. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1584. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1585. SYNC_WALKER | SYNC_ALIGNER));
  1586. /* Setup various GPU states */
  1587. if (rdev->family == CHIP_RV670)
  1588. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1589. tmp = RREG32(SX_DEBUG_1);
  1590. tmp |= SMX_EVENT_RELEASE;
  1591. if ((rdev->family > CHIP_R600))
  1592. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1593. WREG32(SX_DEBUG_1, tmp);
  1594. if (((rdev->family) == CHIP_R600) ||
  1595. ((rdev->family) == CHIP_RV630) ||
  1596. ((rdev->family) == CHIP_RV610) ||
  1597. ((rdev->family) == CHIP_RV620) ||
  1598. ((rdev->family) == CHIP_RS780) ||
  1599. ((rdev->family) == CHIP_RS880)) {
  1600. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1601. } else {
  1602. WREG32(DB_DEBUG, 0);
  1603. }
  1604. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1605. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1606. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1607. WREG32(VGT_NUM_INSTANCES, 0);
  1608. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1609. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1610. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1611. if (((rdev->family) == CHIP_RV610) ||
  1612. ((rdev->family) == CHIP_RV620) ||
  1613. ((rdev->family) == CHIP_RS780) ||
  1614. ((rdev->family) == CHIP_RS880)) {
  1615. tmp = (CACHE_FIFO_SIZE(0xa) |
  1616. FETCH_FIFO_HIWATER(0xa) |
  1617. DONE_FIFO_HIWATER(0xe0) |
  1618. ALU_UPDATE_FIFO_HIWATER(0x8));
  1619. } else if (((rdev->family) == CHIP_R600) ||
  1620. ((rdev->family) == CHIP_RV630)) {
  1621. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1622. tmp |= DONE_FIFO_HIWATER(0x4);
  1623. }
  1624. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1625. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1626. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1627. */
  1628. sq_config = RREG32(SQ_CONFIG);
  1629. sq_config &= ~(PS_PRIO(3) |
  1630. VS_PRIO(3) |
  1631. GS_PRIO(3) |
  1632. ES_PRIO(3));
  1633. sq_config |= (DX9_CONSTS |
  1634. VC_ENABLE |
  1635. PS_PRIO(0) |
  1636. VS_PRIO(1) |
  1637. GS_PRIO(2) |
  1638. ES_PRIO(3));
  1639. if ((rdev->family) == CHIP_R600) {
  1640. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1641. NUM_VS_GPRS(124) |
  1642. NUM_CLAUSE_TEMP_GPRS(4));
  1643. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1644. NUM_ES_GPRS(0));
  1645. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1646. NUM_VS_THREADS(48) |
  1647. NUM_GS_THREADS(4) |
  1648. NUM_ES_THREADS(4));
  1649. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1650. NUM_VS_STACK_ENTRIES(128));
  1651. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1652. NUM_ES_STACK_ENTRIES(0));
  1653. } else if (((rdev->family) == CHIP_RV610) ||
  1654. ((rdev->family) == CHIP_RV620) ||
  1655. ((rdev->family) == CHIP_RS780) ||
  1656. ((rdev->family) == CHIP_RS880)) {
  1657. /* no vertex cache */
  1658. sq_config &= ~VC_ENABLE;
  1659. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1660. NUM_VS_GPRS(44) |
  1661. NUM_CLAUSE_TEMP_GPRS(2));
  1662. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1663. NUM_ES_GPRS(17));
  1664. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1665. NUM_VS_THREADS(78) |
  1666. NUM_GS_THREADS(4) |
  1667. NUM_ES_THREADS(31));
  1668. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1669. NUM_VS_STACK_ENTRIES(40));
  1670. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1671. NUM_ES_STACK_ENTRIES(16));
  1672. } else if (((rdev->family) == CHIP_RV630) ||
  1673. ((rdev->family) == CHIP_RV635)) {
  1674. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1675. NUM_VS_GPRS(44) |
  1676. NUM_CLAUSE_TEMP_GPRS(2));
  1677. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1678. NUM_ES_GPRS(18));
  1679. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1680. NUM_VS_THREADS(78) |
  1681. NUM_GS_THREADS(4) |
  1682. NUM_ES_THREADS(31));
  1683. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1684. NUM_VS_STACK_ENTRIES(40));
  1685. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1686. NUM_ES_STACK_ENTRIES(16));
  1687. } else if ((rdev->family) == CHIP_RV670) {
  1688. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1689. NUM_VS_GPRS(44) |
  1690. NUM_CLAUSE_TEMP_GPRS(2));
  1691. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1692. NUM_ES_GPRS(17));
  1693. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1694. NUM_VS_THREADS(78) |
  1695. NUM_GS_THREADS(4) |
  1696. NUM_ES_THREADS(31));
  1697. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1698. NUM_VS_STACK_ENTRIES(64));
  1699. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1700. NUM_ES_STACK_ENTRIES(64));
  1701. }
  1702. WREG32(SQ_CONFIG, sq_config);
  1703. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1704. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1705. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1706. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1707. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1708. if (((rdev->family) == CHIP_RV610) ||
  1709. ((rdev->family) == CHIP_RV620) ||
  1710. ((rdev->family) == CHIP_RS780) ||
  1711. ((rdev->family) == CHIP_RS880)) {
  1712. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1713. } else {
  1714. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1715. }
  1716. /* More default values. 2D/3D driver should adjust as needed */
  1717. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1718. S1_X(0x4) | S1_Y(0xc)));
  1719. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1720. S1_X(0x2) | S1_Y(0x2) |
  1721. S2_X(0xa) | S2_Y(0x6) |
  1722. S3_X(0x6) | S3_Y(0xa)));
  1723. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1724. S1_X(0x4) | S1_Y(0xc) |
  1725. S2_X(0x1) | S2_Y(0x6) |
  1726. S3_X(0xa) | S3_Y(0xe)));
  1727. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1728. S5_X(0x0) | S5_Y(0x0) |
  1729. S6_X(0xb) | S6_Y(0x4) |
  1730. S7_X(0x7) | S7_Y(0x8)));
  1731. WREG32(VGT_STRMOUT_EN, 0);
  1732. tmp = rdev->config.r600.max_pipes * 16;
  1733. switch (rdev->family) {
  1734. case CHIP_RV610:
  1735. case CHIP_RV620:
  1736. case CHIP_RS780:
  1737. case CHIP_RS880:
  1738. tmp += 32;
  1739. break;
  1740. case CHIP_RV670:
  1741. tmp += 128;
  1742. break;
  1743. default:
  1744. break;
  1745. }
  1746. if (tmp > 256) {
  1747. tmp = 256;
  1748. }
  1749. WREG32(VGT_ES_PER_GS, 128);
  1750. WREG32(VGT_GS_PER_ES, tmp);
  1751. WREG32(VGT_GS_PER_VS, 2);
  1752. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1753. /* more default values. 2D/3D driver should adjust as needed */
  1754. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1755. WREG32(VGT_STRMOUT_EN, 0);
  1756. WREG32(SX_MISC, 0);
  1757. WREG32(PA_SC_MODE_CNTL, 0);
  1758. WREG32(PA_SC_AA_CONFIG, 0);
  1759. WREG32(PA_SC_LINE_STIPPLE, 0);
  1760. WREG32(SPI_INPUT_Z, 0);
  1761. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1762. WREG32(CB_COLOR7_FRAG, 0);
  1763. /* Clear render buffer base addresses */
  1764. WREG32(CB_COLOR0_BASE, 0);
  1765. WREG32(CB_COLOR1_BASE, 0);
  1766. WREG32(CB_COLOR2_BASE, 0);
  1767. WREG32(CB_COLOR3_BASE, 0);
  1768. WREG32(CB_COLOR4_BASE, 0);
  1769. WREG32(CB_COLOR5_BASE, 0);
  1770. WREG32(CB_COLOR6_BASE, 0);
  1771. WREG32(CB_COLOR7_BASE, 0);
  1772. WREG32(CB_COLOR7_FRAG, 0);
  1773. switch (rdev->family) {
  1774. case CHIP_RV610:
  1775. case CHIP_RV620:
  1776. case CHIP_RS780:
  1777. case CHIP_RS880:
  1778. tmp = TC_L2_SIZE(8);
  1779. break;
  1780. case CHIP_RV630:
  1781. case CHIP_RV635:
  1782. tmp = TC_L2_SIZE(4);
  1783. break;
  1784. case CHIP_R600:
  1785. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1786. break;
  1787. default:
  1788. tmp = TC_L2_SIZE(0);
  1789. break;
  1790. }
  1791. WREG32(TC_CNTL, tmp);
  1792. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1793. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1794. tmp = RREG32(ARB_POP);
  1795. tmp |= ENABLE_TC128;
  1796. WREG32(ARB_POP, tmp);
  1797. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1798. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1799. NUM_CLIP_SEQ(3)));
  1800. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1801. }
  1802. /*
  1803. * Indirect registers accessor
  1804. */
  1805. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1806. {
  1807. u32 r;
  1808. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1809. (void)RREG32(PCIE_PORT_INDEX);
  1810. r = RREG32(PCIE_PORT_DATA);
  1811. return r;
  1812. }
  1813. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1814. {
  1815. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1816. (void)RREG32(PCIE_PORT_INDEX);
  1817. WREG32(PCIE_PORT_DATA, (v));
  1818. (void)RREG32(PCIE_PORT_DATA);
  1819. }
  1820. /*
  1821. * CP & Ring
  1822. */
  1823. void r600_cp_stop(struct radeon_device *rdev)
  1824. {
  1825. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1826. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1827. WREG32(SCRATCH_UMSK, 0);
  1828. }
  1829. int r600_init_microcode(struct radeon_device *rdev)
  1830. {
  1831. struct platform_device *pdev;
  1832. const char *chip_name;
  1833. const char *rlc_chip_name;
  1834. size_t pfp_req_size, me_req_size, rlc_req_size;
  1835. char fw_name[30];
  1836. int err;
  1837. DRM_DEBUG("\n");
  1838. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1839. err = IS_ERR(pdev);
  1840. if (err) {
  1841. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1842. return -EINVAL;
  1843. }
  1844. switch (rdev->family) {
  1845. case CHIP_R600:
  1846. chip_name = "R600";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV610:
  1850. chip_name = "RV610";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RV630:
  1854. chip_name = "RV630";
  1855. rlc_chip_name = "R600";
  1856. break;
  1857. case CHIP_RV620:
  1858. chip_name = "RV620";
  1859. rlc_chip_name = "R600";
  1860. break;
  1861. case CHIP_RV635:
  1862. chip_name = "RV635";
  1863. rlc_chip_name = "R600";
  1864. break;
  1865. case CHIP_RV670:
  1866. chip_name = "RV670";
  1867. rlc_chip_name = "R600";
  1868. break;
  1869. case CHIP_RS780:
  1870. case CHIP_RS880:
  1871. chip_name = "RS780";
  1872. rlc_chip_name = "R600";
  1873. break;
  1874. case CHIP_RV770:
  1875. chip_name = "RV770";
  1876. rlc_chip_name = "R700";
  1877. break;
  1878. case CHIP_RV730:
  1879. case CHIP_RV740:
  1880. chip_name = "RV730";
  1881. rlc_chip_name = "R700";
  1882. break;
  1883. case CHIP_RV710:
  1884. chip_name = "RV710";
  1885. rlc_chip_name = "R700";
  1886. break;
  1887. case CHIP_CEDAR:
  1888. chip_name = "CEDAR";
  1889. rlc_chip_name = "CEDAR";
  1890. break;
  1891. case CHIP_REDWOOD:
  1892. chip_name = "REDWOOD";
  1893. rlc_chip_name = "REDWOOD";
  1894. break;
  1895. case CHIP_JUNIPER:
  1896. chip_name = "JUNIPER";
  1897. rlc_chip_name = "JUNIPER";
  1898. break;
  1899. case CHIP_CYPRESS:
  1900. case CHIP_HEMLOCK:
  1901. chip_name = "CYPRESS";
  1902. rlc_chip_name = "CYPRESS";
  1903. break;
  1904. case CHIP_PALM:
  1905. chip_name = "PALM";
  1906. rlc_chip_name = "SUMO";
  1907. break;
  1908. default: BUG();
  1909. }
  1910. if (rdev->family >= CHIP_CEDAR) {
  1911. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1912. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1913. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1914. } else if (rdev->family >= CHIP_RV770) {
  1915. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1916. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1917. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1918. } else {
  1919. pfp_req_size = PFP_UCODE_SIZE * 4;
  1920. me_req_size = PM4_UCODE_SIZE * 12;
  1921. rlc_req_size = RLC_UCODE_SIZE * 4;
  1922. }
  1923. DRM_INFO("Loading %s Microcode\n", chip_name);
  1924. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1925. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1926. if (err)
  1927. goto out;
  1928. if (rdev->pfp_fw->size != pfp_req_size) {
  1929. printk(KERN_ERR
  1930. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1931. rdev->pfp_fw->size, fw_name);
  1932. err = -EINVAL;
  1933. goto out;
  1934. }
  1935. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1936. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1937. if (err)
  1938. goto out;
  1939. if (rdev->me_fw->size != me_req_size) {
  1940. printk(KERN_ERR
  1941. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1942. rdev->me_fw->size, fw_name);
  1943. err = -EINVAL;
  1944. }
  1945. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1946. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1947. if (err)
  1948. goto out;
  1949. if (rdev->rlc_fw->size != rlc_req_size) {
  1950. printk(KERN_ERR
  1951. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1952. rdev->rlc_fw->size, fw_name);
  1953. err = -EINVAL;
  1954. }
  1955. out:
  1956. platform_device_unregister(pdev);
  1957. if (err) {
  1958. if (err != -EINVAL)
  1959. printk(KERN_ERR
  1960. "r600_cp: Failed to load firmware \"%s\"\n",
  1961. fw_name);
  1962. release_firmware(rdev->pfp_fw);
  1963. rdev->pfp_fw = NULL;
  1964. release_firmware(rdev->me_fw);
  1965. rdev->me_fw = NULL;
  1966. release_firmware(rdev->rlc_fw);
  1967. rdev->rlc_fw = NULL;
  1968. }
  1969. return err;
  1970. }
  1971. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1972. {
  1973. const __be32 *fw_data;
  1974. int i;
  1975. if (!rdev->me_fw || !rdev->pfp_fw)
  1976. return -EINVAL;
  1977. r600_cp_stop(rdev);
  1978. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1979. /* Reset cp */
  1980. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1981. RREG32(GRBM_SOFT_RESET);
  1982. mdelay(15);
  1983. WREG32(GRBM_SOFT_RESET, 0);
  1984. WREG32(CP_ME_RAM_WADDR, 0);
  1985. fw_data = (const __be32 *)rdev->me_fw->data;
  1986. WREG32(CP_ME_RAM_WADDR, 0);
  1987. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1988. WREG32(CP_ME_RAM_DATA,
  1989. be32_to_cpup(fw_data++));
  1990. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1991. WREG32(CP_PFP_UCODE_ADDR, 0);
  1992. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1993. WREG32(CP_PFP_UCODE_DATA,
  1994. be32_to_cpup(fw_data++));
  1995. WREG32(CP_PFP_UCODE_ADDR, 0);
  1996. WREG32(CP_ME_RAM_WADDR, 0);
  1997. WREG32(CP_ME_RAM_RADDR, 0);
  1998. return 0;
  1999. }
  2000. int r600_cp_start(struct radeon_device *rdev)
  2001. {
  2002. int r;
  2003. uint32_t cp_me;
  2004. r = radeon_ring_lock(rdev, 7);
  2005. if (r) {
  2006. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2007. return r;
  2008. }
  2009. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2010. radeon_ring_write(rdev, 0x1);
  2011. if (rdev->family >= CHIP_RV770) {
  2012. radeon_ring_write(rdev, 0x0);
  2013. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2014. } else {
  2015. radeon_ring_write(rdev, 0x3);
  2016. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2017. }
  2018. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2019. radeon_ring_write(rdev, 0);
  2020. radeon_ring_write(rdev, 0);
  2021. radeon_ring_unlock_commit(rdev);
  2022. cp_me = 0xff;
  2023. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2024. return 0;
  2025. }
  2026. int r600_cp_resume(struct radeon_device *rdev)
  2027. {
  2028. u32 tmp;
  2029. u32 rb_bufsz;
  2030. int r;
  2031. /* Reset cp */
  2032. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2033. RREG32(GRBM_SOFT_RESET);
  2034. mdelay(15);
  2035. WREG32(GRBM_SOFT_RESET, 0);
  2036. /* Set ring buffer size */
  2037. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2038. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2039. #ifdef __BIG_ENDIAN
  2040. tmp |= BUF_SWAP_32BIT;
  2041. #endif
  2042. WREG32(CP_RB_CNTL, tmp);
  2043. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2044. /* Set the write pointer delay */
  2045. WREG32(CP_RB_WPTR_DELAY, 0);
  2046. /* Initialize the ring buffer's read and write pointers */
  2047. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2048. WREG32(CP_RB_RPTR_WR, 0);
  2049. WREG32(CP_RB_WPTR, 0);
  2050. /* set the wb address whether it's enabled or not */
  2051. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2052. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2053. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2054. if (rdev->wb.enabled)
  2055. WREG32(SCRATCH_UMSK, 0xff);
  2056. else {
  2057. tmp |= RB_NO_UPDATE;
  2058. WREG32(SCRATCH_UMSK, 0);
  2059. }
  2060. mdelay(1);
  2061. WREG32(CP_RB_CNTL, tmp);
  2062. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2063. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2064. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2065. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2066. r600_cp_start(rdev);
  2067. rdev->cp.ready = true;
  2068. r = radeon_ring_test(rdev);
  2069. if (r) {
  2070. rdev->cp.ready = false;
  2071. return r;
  2072. }
  2073. return 0;
  2074. }
  2075. void r600_cp_commit(struct radeon_device *rdev)
  2076. {
  2077. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2078. (void)RREG32(CP_RB_WPTR);
  2079. }
  2080. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2081. {
  2082. u32 rb_bufsz;
  2083. /* Align ring size */
  2084. rb_bufsz = drm_order(ring_size / 8);
  2085. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2086. rdev->cp.ring_size = ring_size;
  2087. rdev->cp.align_mask = 16 - 1;
  2088. }
  2089. void r600_cp_fini(struct radeon_device *rdev)
  2090. {
  2091. r600_cp_stop(rdev);
  2092. radeon_ring_fini(rdev);
  2093. }
  2094. /*
  2095. * GPU scratch registers helpers function.
  2096. */
  2097. void r600_scratch_init(struct radeon_device *rdev)
  2098. {
  2099. int i;
  2100. rdev->scratch.num_reg = 7;
  2101. rdev->scratch.reg_base = SCRATCH_REG0;
  2102. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2103. rdev->scratch.free[i] = true;
  2104. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2105. }
  2106. }
  2107. int r600_ring_test(struct radeon_device *rdev)
  2108. {
  2109. uint32_t scratch;
  2110. uint32_t tmp = 0;
  2111. unsigned i;
  2112. int r;
  2113. r = radeon_scratch_get(rdev, &scratch);
  2114. if (r) {
  2115. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2116. return r;
  2117. }
  2118. WREG32(scratch, 0xCAFEDEAD);
  2119. r = radeon_ring_lock(rdev, 3);
  2120. if (r) {
  2121. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2122. radeon_scratch_free(rdev, scratch);
  2123. return r;
  2124. }
  2125. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2126. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2127. radeon_ring_write(rdev, 0xDEADBEEF);
  2128. radeon_ring_unlock_commit(rdev);
  2129. for (i = 0; i < rdev->usec_timeout; i++) {
  2130. tmp = RREG32(scratch);
  2131. if (tmp == 0xDEADBEEF)
  2132. break;
  2133. DRM_UDELAY(1);
  2134. }
  2135. if (i < rdev->usec_timeout) {
  2136. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2137. } else {
  2138. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2139. scratch, tmp);
  2140. r = -EINVAL;
  2141. }
  2142. radeon_scratch_free(rdev, scratch);
  2143. return r;
  2144. }
  2145. void r600_fence_ring_emit(struct radeon_device *rdev,
  2146. struct radeon_fence *fence)
  2147. {
  2148. if (rdev->wb.use_event) {
  2149. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2150. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2151. /* EVENT_WRITE_EOP - flush caches, send int */
  2152. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2153. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2154. radeon_ring_write(rdev, addr & 0xffffffff);
  2155. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2156. radeon_ring_write(rdev, fence->seq);
  2157. radeon_ring_write(rdev, 0);
  2158. } else {
  2159. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2160. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2161. /* wait for 3D idle clean */
  2162. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2163. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2164. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2165. /* Emit fence sequence & fire IRQ */
  2166. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2167. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2168. radeon_ring_write(rdev, fence->seq);
  2169. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2170. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2171. radeon_ring_write(rdev, RB_INT_STAT);
  2172. }
  2173. }
  2174. int r600_copy_blit(struct radeon_device *rdev,
  2175. uint64_t src_offset, uint64_t dst_offset,
  2176. unsigned num_pages, struct radeon_fence *fence)
  2177. {
  2178. int r;
  2179. mutex_lock(&rdev->r600_blit.mutex);
  2180. rdev->r600_blit.vb_ib = NULL;
  2181. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2182. if (r) {
  2183. if (rdev->r600_blit.vb_ib)
  2184. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2185. mutex_unlock(&rdev->r600_blit.mutex);
  2186. return r;
  2187. }
  2188. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2189. r600_blit_done_copy(rdev, fence);
  2190. mutex_unlock(&rdev->r600_blit.mutex);
  2191. return 0;
  2192. }
  2193. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2194. uint32_t tiling_flags, uint32_t pitch,
  2195. uint32_t offset, uint32_t obj_size)
  2196. {
  2197. /* FIXME: implement */
  2198. return 0;
  2199. }
  2200. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2201. {
  2202. /* FIXME: implement */
  2203. }
  2204. int r600_startup(struct radeon_device *rdev)
  2205. {
  2206. int r;
  2207. /* enable pcie gen2 link */
  2208. r600_pcie_gen2_enable(rdev);
  2209. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2210. r = r600_init_microcode(rdev);
  2211. if (r) {
  2212. DRM_ERROR("Failed to load firmware!\n");
  2213. return r;
  2214. }
  2215. }
  2216. r600_mc_program(rdev);
  2217. if (rdev->flags & RADEON_IS_AGP) {
  2218. r600_agp_enable(rdev);
  2219. } else {
  2220. r = r600_pcie_gart_enable(rdev);
  2221. if (r)
  2222. return r;
  2223. }
  2224. r600_gpu_init(rdev);
  2225. r = r600_blit_init(rdev);
  2226. if (r) {
  2227. r600_blit_fini(rdev);
  2228. rdev->asic->copy = NULL;
  2229. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2230. }
  2231. /* allocate wb buffer */
  2232. r = radeon_wb_init(rdev);
  2233. if (r)
  2234. return r;
  2235. /* Enable IRQ */
  2236. r = r600_irq_init(rdev);
  2237. if (r) {
  2238. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2239. radeon_irq_kms_fini(rdev);
  2240. return r;
  2241. }
  2242. r600_irq_set(rdev);
  2243. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2244. if (r)
  2245. return r;
  2246. r = r600_cp_load_microcode(rdev);
  2247. if (r)
  2248. return r;
  2249. r = r600_cp_resume(rdev);
  2250. if (r)
  2251. return r;
  2252. return 0;
  2253. }
  2254. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2255. {
  2256. uint32_t temp;
  2257. temp = RREG32(CONFIG_CNTL);
  2258. if (state == false) {
  2259. temp &= ~(1<<0);
  2260. temp |= (1<<1);
  2261. } else {
  2262. temp &= ~(1<<1);
  2263. }
  2264. WREG32(CONFIG_CNTL, temp);
  2265. }
  2266. int r600_resume(struct radeon_device *rdev)
  2267. {
  2268. int r;
  2269. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2270. * posting will perform necessary task to bring back GPU into good
  2271. * shape.
  2272. */
  2273. /* post card */
  2274. atom_asic_init(rdev->mode_info.atom_context);
  2275. r = r600_startup(rdev);
  2276. if (r) {
  2277. DRM_ERROR("r600 startup failed on resume\n");
  2278. return r;
  2279. }
  2280. r = r600_ib_test(rdev);
  2281. if (r) {
  2282. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2283. return r;
  2284. }
  2285. r = r600_audio_init(rdev);
  2286. if (r) {
  2287. DRM_ERROR("radeon: audio resume failed\n");
  2288. return r;
  2289. }
  2290. return r;
  2291. }
  2292. int r600_suspend(struct radeon_device *rdev)
  2293. {
  2294. int r;
  2295. r600_audio_fini(rdev);
  2296. /* FIXME: we should wait for ring to be empty */
  2297. r600_cp_stop(rdev);
  2298. rdev->cp.ready = false;
  2299. r600_irq_suspend(rdev);
  2300. radeon_wb_disable(rdev);
  2301. r600_pcie_gart_disable(rdev);
  2302. /* unpin shaders bo */
  2303. if (rdev->r600_blit.shader_obj) {
  2304. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2305. if (!r) {
  2306. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2307. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2308. }
  2309. }
  2310. return 0;
  2311. }
  2312. /* Plan is to move initialization in that function and use
  2313. * helper function so that radeon_device_init pretty much
  2314. * do nothing more than calling asic specific function. This
  2315. * should also allow to remove a bunch of callback function
  2316. * like vram_info.
  2317. */
  2318. int r600_init(struct radeon_device *rdev)
  2319. {
  2320. int r;
  2321. r = radeon_dummy_page_init(rdev);
  2322. if (r)
  2323. return r;
  2324. if (r600_debugfs_mc_info_init(rdev)) {
  2325. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2326. }
  2327. /* This don't do much */
  2328. r = radeon_gem_init(rdev);
  2329. if (r)
  2330. return r;
  2331. /* Read BIOS */
  2332. if (!radeon_get_bios(rdev)) {
  2333. if (ASIC_IS_AVIVO(rdev))
  2334. return -EINVAL;
  2335. }
  2336. /* Must be an ATOMBIOS */
  2337. if (!rdev->is_atom_bios) {
  2338. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2339. return -EINVAL;
  2340. }
  2341. r = radeon_atombios_init(rdev);
  2342. if (r)
  2343. return r;
  2344. /* Post card if necessary */
  2345. if (!radeon_card_posted(rdev)) {
  2346. if (!rdev->bios) {
  2347. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2348. return -EINVAL;
  2349. }
  2350. DRM_INFO("GPU not posted. posting now...\n");
  2351. atom_asic_init(rdev->mode_info.atom_context);
  2352. }
  2353. /* Initialize scratch registers */
  2354. r600_scratch_init(rdev);
  2355. /* Initialize surface registers */
  2356. radeon_surface_init(rdev);
  2357. /* Initialize clocks */
  2358. radeon_get_clock_info(rdev->ddev);
  2359. /* Fence driver */
  2360. r = radeon_fence_driver_init(rdev);
  2361. if (r)
  2362. return r;
  2363. if (rdev->flags & RADEON_IS_AGP) {
  2364. r = radeon_agp_init(rdev);
  2365. if (r)
  2366. radeon_agp_disable(rdev);
  2367. }
  2368. r = r600_mc_init(rdev);
  2369. if (r)
  2370. return r;
  2371. /* Memory manager */
  2372. r = radeon_bo_init(rdev);
  2373. if (r)
  2374. return r;
  2375. r = radeon_irq_kms_init(rdev);
  2376. if (r)
  2377. return r;
  2378. rdev->cp.ring_obj = NULL;
  2379. r600_ring_init(rdev, 1024 * 1024);
  2380. rdev->ih.ring_obj = NULL;
  2381. r600_ih_ring_init(rdev, 64 * 1024);
  2382. r = r600_pcie_gart_init(rdev);
  2383. if (r)
  2384. return r;
  2385. rdev->accel_working = true;
  2386. r = r600_startup(rdev);
  2387. if (r) {
  2388. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2389. r600_cp_fini(rdev);
  2390. r600_irq_fini(rdev);
  2391. radeon_wb_fini(rdev);
  2392. radeon_irq_kms_fini(rdev);
  2393. r600_pcie_gart_fini(rdev);
  2394. rdev->accel_working = false;
  2395. }
  2396. if (rdev->accel_working) {
  2397. r = radeon_ib_pool_init(rdev);
  2398. if (r) {
  2399. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2400. rdev->accel_working = false;
  2401. } else {
  2402. r = r600_ib_test(rdev);
  2403. if (r) {
  2404. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2405. rdev->accel_working = false;
  2406. }
  2407. }
  2408. }
  2409. r = r600_audio_init(rdev);
  2410. if (r)
  2411. return r; /* TODO error handling */
  2412. return 0;
  2413. }
  2414. void r600_fini(struct radeon_device *rdev)
  2415. {
  2416. r600_audio_fini(rdev);
  2417. r600_blit_fini(rdev);
  2418. r600_cp_fini(rdev);
  2419. r600_irq_fini(rdev);
  2420. radeon_wb_fini(rdev);
  2421. radeon_irq_kms_fini(rdev);
  2422. r600_pcie_gart_fini(rdev);
  2423. radeon_agp_fini(rdev);
  2424. radeon_gem_fini(rdev);
  2425. radeon_fence_driver_fini(rdev);
  2426. radeon_bo_fini(rdev);
  2427. radeon_atombios_fini(rdev);
  2428. kfree(rdev->bios);
  2429. rdev->bios = NULL;
  2430. radeon_dummy_page_fini(rdev);
  2431. }
  2432. /*
  2433. * CS stuff
  2434. */
  2435. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2436. {
  2437. /* FIXME: implement */
  2438. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2439. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2440. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2441. radeon_ring_write(rdev, ib->length_dw);
  2442. }
  2443. int r600_ib_test(struct radeon_device *rdev)
  2444. {
  2445. struct radeon_ib *ib;
  2446. uint32_t scratch;
  2447. uint32_t tmp = 0;
  2448. unsigned i;
  2449. int r;
  2450. r = radeon_scratch_get(rdev, &scratch);
  2451. if (r) {
  2452. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2453. return r;
  2454. }
  2455. WREG32(scratch, 0xCAFEDEAD);
  2456. r = radeon_ib_get(rdev, &ib);
  2457. if (r) {
  2458. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2459. return r;
  2460. }
  2461. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2462. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2463. ib->ptr[2] = 0xDEADBEEF;
  2464. ib->ptr[3] = PACKET2(0);
  2465. ib->ptr[4] = PACKET2(0);
  2466. ib->ptr[5] = PACKET2(0);
  2467. ib->ptr[6] = PACKET2(0);
  2468. ib->ptr[7] = PACKET2(0);
  2469. ib->ptr[8] = PACKET2(0);
  2470. ib->ptr[9] = PACKET2(0);
  2471. ib->ptr[10] = PACKET2(0);
  2472. ib->ptr[11] = PACKET2(0);
  2473. ib->ptr[12] = PACKET2(0);
  2474. ib->ptr[13] = PACKET2(0);
  2475. ib->ptr[14] = PACKET2(0);
  2476. ib->ptr[15] = PACKET2(0);
  2477. ib->length_dw = 16;
  2478. r = radeon_ib_schedule(rdev, ib);
  2479. if (r) {
  2480. radeon_scratch_free(rdev, scratch);
  2481. radeon_ib_free(rdev, &ib);
  2482. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2483. return r;
  2484. }
  2485. r = radeon_fence_wait(ib->fence, false);
  2486. if (r) {
  2487. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2488. return r;
  2489. }
  2490. for (i = 0; i < rdev->usec_timeout; i++) {
  2491. tmp = RREG32(scratch);
  2492. if (tmp == 0xDEADBEEF)
  2493. break;
  2494. DRM_UDELAY(1);
  2495. }
  2496. if (i < rdev->usec_timeout) {
  2497. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2498. } else {
  2499. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2500. scratch, tmp);
  2501. r = -EINVAL;
  2502. }
  2503. radeon_scratch_free(rdev, scratch);
  2504. radeon_ib_free(rdev, &ib);
  2505. return r;
  2506. }
  2507. /*
  2508. * Interrupts
  2509. *
  2510. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2511. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2512. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2513. * and host consumes. As the host irq handler processes interrupts, it
  2514. * increments the rptr. When the rptr catches up with the wptr, all the
  2515. * current interrupts have been processed.
  2516. */
  2517. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2518. {
  2519. u32 rb_bufsz;
  2520. /* Align ring size */
  2521. rb_bufsz = drm_order(ring_size / 4);
  2522. ring_size = (1 << rb_bufsz) * 4;
  2523. rdev->ih.ring_size = ring_size;
  2524. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2525. rdev->ih.rptr = 0;
  2526. }
  2527. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2528. {
  2529. int r;
  2530. /* Allocate ring buffer */
  2531. if (rdev->ih.ring_obj == NULL) {
  2532. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2533. PAGE_SIZE, true,
  2534. RADEON_GEM_DOMAIN_GTT,
  2535. &rdev->ih.ring_obj);
  2536. if (r) {
  2537. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2538. return r;
  2539. }
  2540. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2541. if (unlikely(r != 0))
  2542. return r;
  2543. r = radeon_bo_pin(rdev->ih.ring_obj,
  2544. RADEON_GEM_DOMAIN_GTT,
  2545. &rdev->ih.gpu_addr);
  2546. if (r) {
  2547. radeon_bo_unreserve(rdev->ih.ring_obj);
  2548. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2549. return r;
  2550. }
  2551. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2552. (void **)&rdev->ih.ring);
  2553. radeon_bo_unreserve(rdev->ih.ring_obj);
  2554. if (r) {
  2555. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2556. return r;
  2557. }
  2558. }
  2559. return 0;
  2560. }
  2561. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2562. {
  2563. int r;
  2564. if (rdev->ih.ring_obj) {
  2565. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2566. if (likely(r == 0)) {
  2567. radeon_bo_kunmap(rdev->ih.ring_obj);
  2568. radeon_bo_unpin(rdev->ih.ring_obj);
  2569. radeon_bo_unreserve(rdev->ih.ring_obj);
  2570. }
  2571. radeon_bo_unref(&rdev->ih.ring_obj);
  2572. rdev->ih.ring = NULL;
  2573. rdev->ih.ring_obj = NULL;
  2574. }
  2575. }
  2576. void r600_rlc_stop(struct radeon_device *rdev)
  2577. {
  2578. if ((rdev->family >= CHIP_RV770) &&
  2579. (rdev->family <= CHIP_RV740)) {
  2580. /* r7xx asics need to soft reset RLC before halting */
  2581. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2582. RREG32(SRBM_SOFT_RESET);
  2583. udelay(15000);
  2584. WREG32(SRBM_SOFT_RESET, 0);
  2585. RREG32(SRBM_SOFT_RESET);
  2586. }
  2587. WREG32(RLC_CNTL, 0);
  2588. }
  2589. static void r600_rlc_start(struct radeon_device *rdev)
  2590. {
  2591. WREG32(RLC_CNTL, RLC_ENABLE);
  2592. }
  2593. static int r600_rlc_init(struct radeon_device *rdev)
  2594. {
  2595. u32 i;
  2596. const __be32 *fw_data;
  2597. if (!rdev->rlc_fw)
  2598. return -EINVAL;
  2599. r600_rlc_stop(rdev);
  2600. WREG32(RLC_HB_BASE, 0);
  2601. WREG32(RLC_HB_CNTL, 0);
  2602. WREG32(RLC_HB_RPTR, 0);
  2603. WREG32(RLC_HB_WPTR, 0);
  2604. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2605. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2606. WREG32(RLC_MC_CNTL, 0);
  2607. WREG32(RLC_UCODE_CNTL, 0);
  2608. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2609. if (rdev->family >= CHIP_CEDAR) {
  2610. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2611. WREG32(RLC_UCODE_ADDR, i);
  2612. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2613. }
  2614. } else if (rdev->family >= CHIP_RV770) {
  2615. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2616. WREG32(RLC_UCODE_ADDR, i);
  2617. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2618. }
  2619. } else {
  2620. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2621. WREG32(RLC_UCODE_ADDR, i);
  2622. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2623. }
  2624. }
  2625. WREG32(RLC_UCODE_ADDR, 0);
  2626. r600_rlc_start(rdev);
  2627. return 0;
  2628. }
  2629. static void r600_enable_interrupts(struct radeon_device *rdev)
  2630. {
  2631. u32 ih_cntl = RREG32(IH_CNTL);
  2632. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2633. ih_cntl |= ENABLE_INTR;
  2634. ih_rb_cntl |= IH_RB_ENABLE;
  2635. WREG32(IH_CNTL, ih_cntl);
  2636. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2637. rdev->ih.enabled = true;
  2638. }
  2639. void r600_disable_interrupts(struct radeon_device *rdev)
  2640. {
  2641. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2642. u32 ih_cntl = RREG32(IH_CNTL);
  2643. ih_rb_cntl &= ~IH_RB_ENABLE;
  2644. ih_cntl &= ~ENABLE_INTR;
  2645. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2646. WREG32(IH_CNTL, ih_cntl);
  2647. /* set rptr, wptr to 0 */
  2648. WREG32(IH_RB_RPTR, 0);
  2649. WREG32(IH_RB_WPTR, 0);
  2650. rdev->ih.enabled = false;
  2651. rdev->ih.wptr = 0;
  2652. rdev->ih.rptr = 0;
  2653. }
  2654. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2655. {
  2656. u32 tmp;
  2657. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2658. WREG32(GRBM_INT_CNTL, 0);
  2659. WREG32(DxMODE_INT_MASK, 0);
  2660. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2661. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2662. if (ASIC_IS_DCE3(rdev)) {
  2663. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2664. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2665. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2666. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2667. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2668. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2669. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2670. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2671. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2672. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2673. if (ASIC_IS_DCE32(rdev)) {
  2674. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2675. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2676. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2677. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2678. }
  2679. } else {
  2680. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2681. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2682. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2683. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2684. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2685. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2687. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2688. }
  2689. }
  2690. int r600_irq_init(struct radeon_device *rdev)
  2691. {
  2692. int ret = 0;
  2693. int rb_bufsz;
  2694. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2695. /* allocate ring */
  2696. ret = r600_ih_ring_alloc(rdev);
  2697. if (ret)
  2698. return ret;
  2699. /* disable irqs */
  2700. r600_disable_interrupts(rdev);
  2701. /* init rlc */
  2702. ret = r600_rlc_init(rdev);
  2703. if (ret) {
  2704. r600_ih_ring_fini(rdev);
  2705. return ret;
  2706. }
  2707. /* setup interrupt control */
  2708. /* set dummy read address to ring address */
  2709. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2710. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2711. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2712. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2713. */
  2714. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2715. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2716. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2717. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2718. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2719. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2720. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2721. IH_WPTR_OVERFLOW_CLEAR |
  2722. (rb_bufsz << 1));
  2723. if (rdev->wb.enabled)
  2724. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2725. /* set the writeback address whether it's enabled or not */
  2726. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2727. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2728. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2729. /* set rptr, wptr to 0 */
  2730. WREG32(IH_RB_RPTR, 0);
  2731. WREG32(IH_RB_WPTR, 0);
  2732. /* Default settings for IH_CNTL (disabled at first) */
  2733. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2734. /* RPTR_REARM only works if msi's are enabled */
  2735. if (rdev->msi_enabled)
  2736. ih_cntl |= RPTR_REARM;
  2737. #ifdef __BIG_ENDIAN
  2738. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2739. #endif
  2740. WREG32(IH_CNTL, ih_cntl);
  2741. /* force the active interrupt state to all disabled */
  2742. if (rdev->family >= CHIP_CEDAR)
  2743. evergreen_disable_interrupt_state(rdev);
  2744. else
  2745. r600_disable_interrupt_state(rdev);
  2746. /* enable irqs */
  2747. r600_enable_interrupts(rdev);
  2748. return ret;
  2749. }
  2750. void r600_irq_suspend(struct radeon_device *rdev)
  2751. {
  2752. r600_irq_disable(rdev);
  2753. r600_rlc_stop(rdev);
  2754. }
  2755. void r600_irq_fini(struct radeon_device *rdev)
  2756. {
  2757. r600_irq_suspend(rdev);
  2758. r600_ih_ring_fini(rdev);
  2759. }
  2760. int r600_irq_set(struct radeon_device *rdev)
  2761. {
  2762. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2763. u32 mode_int = 0;
  2764. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2765. u32 grbm_int_cntl = 0;
  2766. u32 hdmi1, hdmi2;
  2767. u32 d1grph = 0, d2grph = 0;
  2768. if (!rdev->irq.installed) {
  2769. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2770. return -EINVAL;
  2771. }
  2772. /* don't enable anything if the ih is disabled */
  2773. if (!rdev->ih.enabled) {
  2774. r600_disable_interrupts(rdev);
  2775. /* force the active interrupt state to all disabled */
  2776. r600_disable_interrupt_state(rdev);
  2777. return 0;
  2778. }
  2779. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2780. if (ASIC_IS_DCE3(rdev)) {
  2781. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2782. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2783. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2784. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2785. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2786. if (ASIC_IS_DCE32(rdev)) {
  2787. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2789. }
  2790. } else {
  2791. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2792. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2793. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2794. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2795. }
  2796. if (rdev->irq.sw_int) {
  2797. DRM_DEBUG("r600_irq_set: sw int\n");
  2798. cp_int_cntl |= RB_INT_ENABLE;
  2799. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2800. }
  2801. if (rdev->irq.crtc_vblank_int[0] ||
  2802. rdev->irq.pflip[0]) {
  2803. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2804. mode_int |= D1MODE_VBLANK_INT_MASK;
  2805. }
  2806. if (rdev->irq.crtc_vblank_int[1] ||
  2807. rdev->irq.pflip[1]) {
  2808. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2809. mode_int |= D2MODE_VBLANK_INT_MASK;
  2810. }
  2811. if (rdev->irq.hpd[0]) {
  2812. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2813. hpd1 |= DC_HPDx_INT_EN;
  2814. }
  2815. if (rdev->irq.hpd[1]) {
  2816. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2817. hpd2 |= DC_HPDx_INT_EN;
  2818. }
  2819. if (rdev->irq.hpd[2]) {
  2820. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2821. hpd3 |= DC_HPDx_INT_EN;
  2822. }
  2823. if (rdev->irq.hpd[3]) {
  2824. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2825. hpd4 |= DC_HPDx_INT_EN;
  2826. }
  2827. if (rdev->irq.hpd[4]) {
  2828. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2829. hpd5 |= DC_HPDx_INT_EN;
  2830. }
  2831. if (rdev->irq.hpd[5]) {
  2832. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2833. hpd6 |= DC_HPDx_INT_EN;
  2834. }
  2835. if (rdev->irq.hdmi[0]) {
  2836. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2837. hdmi1 |= R600_HDMI_INT_EN;
  2838. }
  2839. if (rdev->irq.hdmi[1]) {
  2840. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2841. hdmi2 |= R600_HDMI_INT_EN;
  2842. }
  2843. if (rdev->irq.gui_idle) {
  2844. DRM_DEBUG("gui idle\n");
  2845. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2846. }
  2847. WREG32(CP_INT_CNTL, cp_int_cntl);
  2848. WREG32(DxMODE_INT_MASK, mode_int);
  2849. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2850. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2851. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2852. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2853. if (ASIC_IS_DCE3(rdev)) {
  2854. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2855. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2856. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2857. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2858. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2859. if (ASIC_IS_DCE32(rdev)) {
  2860. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2861. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2862. }
  2863. } else {
  2864. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2865. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2866. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2867. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2868. }
  2869. return 0;
  2870. }
  2871. static inline void r600_irq_ack(struct radeon_device *rdev)
  2872. {
  2873. u32 tmp;
  2874. if (ASIC_IS_DCE3(rdev)) {
  2875. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2876. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2877. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2878. } else {
  2879. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2880. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2881. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2882. }
  2883. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2884. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2885. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2886. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2887. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2888. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2889. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2890. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2891. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2892. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2893. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2894. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2895. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2896. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2897. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2898. if (ASIC_IS_DCE3(rdev)) {
  2899. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2900. tmp |= DC_HPDx_INT_ACK;
  2901. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2902. } else {
  2903. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2904. tmp |= DC_HPDx_INT_ACK;
  2905. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2906. }
  2907. }
  2908. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2909. if (ASIC_IS_DCE3(rdev)) {
  2910. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2911. tmp |= DC_HPDx_INT_ACK;
  2912. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2913. } else {
  2914. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2915. tmp |= DC_HPDx_INT_ACK;
  2916. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2917. }
  2918. }
  2919. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2920. if (ASIC_IS_DCE3(rdev)) {
  2921. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2922. tmp |= DC_HPDx_INT_ACK;
  2923. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2924. } else {
  2925. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2926. tmp |= DC_HPDx_INT_ACK;
  2927. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2928. }
  2929. }
  2930. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2931. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2932. tmp |= DC_HPDx_INT_ACK;
  2933. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2934. }
  2935. if (ASIC_IS_DCE32(rdev)) {
  2936. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2937. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2938. tmp |= DC_HPDx_INT_ACK;
  2939. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2940. }
  2941. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2942. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2943. tmp |= DC_HPDx_INT_ACK;
  2944. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2945. }
  2946. }
  2947. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2948. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2949. }
  2950. if (ASIC_IS_DCE3(rdev)) {
  2951. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2952. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2953. }
  2954. } else {
  2955. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2956. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2957. }
  2958. }
  2959. }
  2960. void r600_irq_disable(struct radeon_device *rdev)
  2961. {
  2962. r600_disable_interrupts(rdev);
  2963. /* Wait and acknowledge irq */
  2964. mdelay(1);
  2965. r600_irq_ack(rdev);
  2966. r600_disable_interrupt_state(rdev);
  2967. }
  2968. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2969. {
  2970. u32 wptr, tmp;
  2971. if (rdev->wb.enabled)
  2972. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2973. else
  2974. wptr = RREG32(IH_RB_WPTR);
  2975. if (wptr & RB_OVERFLOW) {
  2976. /* When a ring buffer overflow happen start parsing interrupt
  2977. * from the last not overwritten vector (wptr + 16). Hopefully
  2978. * this should allow us to catchup.
  2979. */
  2980. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2981. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2982. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2983. tmp = RREG32(IH_RB_CNTL);
  2984. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2985. WREG32(IH_RB_CNTL, tmp);
  2986. }
  2987. return (wptr & rdev->ih.ptr_mask);
  2988. }
  2989. /* r600 IV Ring
  2990. * Each IV ring entry is 128 bits:
  2991. * [7:0] - interrupt source id
  2992. * [31:8] - reserved
  2993. * [59:32] - interrupt source data
  2994. * [127:60] - reserved
  2995. *
  2996. * The basic interrupt vector entries
  2997. * are decoded as follows:
  2998. * src_id src_data description
  2999. * 1 0 D1 Vblank
  3000. * 1 1 D1 Vline
  3001. * 5 0 D2 Vblank
  3002. * 5 1 D2 Vline
  3003. * 19 0 FP Hot plug detection A
  3004. * 19 1 FP Hot plug detection B
  3005. * 19 2 DAC A auto-detection
  3006. * 19 3 DAC B auto-detection
  3007. * 21 4 HDMI block A
  3008. * 21 5 HDMI block B
  3009. * 176 - CP_INT RB
  3010. * 177 - CP_INT IB1
  3011. * 178 - CP_INT IB2
  3012. * 181 - EOP Interrupt
  3013. * 233 - GUI Idle
  3014. *
  3015. * Note, these are based on r600 and may need to be
  3016. * adjusted or added to on newer asics
  3017. */
  3018. int r600_irq_process(struct radeon_device *rdev)
  3019. {
  3020. u32 wptr = r600_get_ih_wptr(rdev);
  3021. u32 rptr = rdev->ih.rptr;
  3022. u32 src_id, src_data;
  3023. u32 ring_index;
  3024. unsigned long flags;
  3025. bool queue_hotplug = false;
  3026. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3027. if (!rdev->ih.enabled)
  3028. return IRQ_NONE;
  3029. spin_lock_irqsave(&rdev->ih.lock, flags);
  3030. if (rptr == wptr) {
  3031. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3032. return IRQ_NONE;
  3033. }
  3034. if (rdev->shutdown) {
  3035. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3036. return IRQ_NONE;
  3037. }
  3038. restart_ih:
  3039. /* display interrupts */
  3040. r600_irq_ack(rdev);
  3041. rdev->ih.wptr = wptr;
  3042. while (rptr != wptr) {
  3043. /* wptr/rptr are in bytes! */
  3044. ring_index = rptr / 4;
  3045. src_id = rdev->ih.ring[ring_index] & 0xff;
  3046. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3047. switch (src_id) {
  3048. case 1: /* D1 vblank/vline */
  3049. switch (src_data) {
  3050. case 0: /* D1 vblank */
  3051. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3052. if (rdev->irq.crtc_vblank_int[0]) {
  3053. drm_handle_vblank(rdev->ddev, 0);
  3054. rdev->pm.vblank_sync = true;
  3055. wake_up(&rdev->irq.vblank_queue);
  3056. }
  3057. if (rdev->irq.pflip[0])
  3058. radeon_crtc_handle_flip(rdev, 0);
  3059. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3060. DRM_DEBUG("IH: D1 vblank\n");
  3061. }
  3062. break;
  3063. case 1: /* D1 vline */
  3064. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3065. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3066. DRM_DEBUG("IH: D1 vline\n");
  3067. }
  3068. break;
  3069. default:
  3070. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3071. break;
  3072. }
  3073. break;
  3074. case 5: /* D2 vblank/vline */
  3075. switch (src_data) {
  3076. case 0: /* D2 vblank */
  3077. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3078. if (rdev->irq.crtc_vblank_int[1]) {
  3079. drm_handle_vblank(rdev->ddev, 1);
  3080. rdev->pm.vblank_sync = true;
  3081. wake_up(&rdev->irq.vblank_queue);
  3082. }
  3083. if (rdev->irq.pflip[1])
  3084. radeon_crtc_handle_flip(rdev, 1);
  3085. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3086. DRM_DEBUG("IH: D2 vblank\n");
  3087. }
  3088. break;
  3089. case 1: /* D1 vline */
  3090. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3091. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3092. DRM_DEBUG("IH: D2 vline\n");
  3093. }
  3094. break;
  3095. default:
  3096. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3097. break;
  3098. }
  3099. break;
  3100. case 19: /* HPD/DAC hotplug */
  3101. switch (src_data) {
  3102. case 0:
  3103. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3104. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3105. queue_hotplug = true;
  3106. DRM_DEBUG("IH: HPD1\n");
  3107. }
  3108. break;
  3109. case 1:
  3110. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3111. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3112. queue_hotplug = true;
  3113. DRM_DEBUG("IH: HPD2\n");
  3114. }
  3115. break;
  3116. case 4:
  3117. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3118. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3119. queue_hotplug = true;
  3120. DRM_DEBUG("IH: HPD3\n");
  3121. }
  3122. break;
  3123. case 5:
  3124. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3125. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3126. queue_hotplug = true;
  3127. DRM_DEBUG("IH: HPD4\n");
  3128. }
  3129. break;
  3130. case 10:
  3131. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3132. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3133. queue_hotplug = true;
  3134. DRM_DEBUG("IH: HPD5\n");
  3135. }
  3136. break;
  3137. case 12:
  3138. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3139. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3140. queue_hotplug = true;
  3141. DRM_DEBUG("IH: HPD6\n");
  3142. }
  3143. break;
  3144. default:
  3145. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3146. break;
  3147. }
  3148. break;
  3149. case 21: /* HDMI */
  3150. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3151. r600_audio_schedule_polling(rdev);
  3152. break;
  3153. case 176: /* CP_INT in ring buffer */
  3154. case 177: /* CP_INT in IB1 */
  3155. case 178: /* CP_INT in IB2 */
  3156. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3157. radeon_fence_process(rdev);
  3158. break;
  3159. case 181: /* CP EOP event */
  3160. DRM_DEBUG("IH: CP EOP\n");
  3161. radeon_fence_process(rdev);
  3162. break;
  3163. case 233: /* GUI IDLE */
  3164. DRM_DEBUG("IH: CP EOP\n");
  3165. rdev->pm.gui_idle = true;
  3166. wake_up(&rdev->irq.idle_queue);
  3167. break;
  3168. default:
  3169. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3170. break;
  3171. }
  3172. /* wptr/rptr are in bytes! */
  3173. rptr += 16;
  3174. rptr &= rdev->ih.ptr_mask;
  3175. }
  3176. /* make sure wptr hasn't changed while processing */
  3177. wptr = r600_get_ih_wptr(rdev);
  3178. if (wptr != rdev->ih.wptr)
  3179. goto restart_ih;
  3180. if (queue_hotplug)
  3181. schedule_work(&rdev->hotplug_work);
  3182. rdev->ih.rptr = rptr;
  3183. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3184. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3185. return IRQ_HANDLED;
  3186. }
  3187. /*
  3188. * Debugfs info
  3189. */
  3190. #if defined(CONFIG_DEBUG_FS)
  3191. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3192. {
  3193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3194. struct drm_device *dev = node->minor->dev;
  3195. struct radeon_device *rdev = dev->dev_private;
  3196. unsigned count, i, j;
  3197. radeon_ring_free_size(rdev);
  3198. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3199. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3200. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3201. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3202. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3203. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3204. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3205. seq_printf(m, "%u dwords in ring\n", count);
  3206. i = rdev->cp.rptr;
  3207. for (j = 0; j <= count; j++) {
  3208. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3209. i = (i + 1) & rdev->cp.ptr_mask;
  3210. }
  3211. return 0;
  3212. }
  3213. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3214. {
  3215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3216. struct drm_device *dev = node->minor->dev;
  3217. struct radeon_device *rdev = dev->dev_private;
  3218. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3219. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3220. return 0;
  3221. }
  3222. static struct drm_info_list r600_mc_info_list[] = {
  3223. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3224. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3225. };
  3226. #endif
  3227. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3228. {
  3229. #if defined(CONFIG_DEBUG_FS)
  3230. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3231. #else
  3232. return 0;
  3233. #endif
  3234. }
  3235. /**
  3236. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3237. * rdev: radeon device structure
  3238. * bo: buffer object struct which userspace is waiting for idle
  3239. *
  3240. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3241. * through ring buffer, this leads to corruption in rendering, see
  3242. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3243. * directly perform HDP flush by writing register through MMIO.
  3244. */
  3245. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3246. {
  3247. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3248. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3249. * This seems to cause problems on some AGP cards. Just use the old
  3250. * method for them.
  3251. */
  3252. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3253. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3254. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3255. u32 tmp;
  3256. WREG32(HDP_DEBUG1, 0);
  3257. tmp = readl((void __iomem *)ptr);
  3258. } else
  3259. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3260. }
  3261. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3262. {
  3263. u32 link_width_cntl, mask, target_reg;
  3264. if (rdev->flags & RADEON_IS_IGP)
  3265. return;
  3266. if (!(rdev->flags & RADEON_IS_PCIE))
  3267. return;
  3268. /* x2 cards have a special sequence */
  3269. if (ASIC_IS_X2(rdev))
  3270. return;
  3271. /* FIXME wait for idle */
  3272. switch (lanes) {
  3273. case 0:
  3274. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3275. break;
  3276. case 1:
  3277. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3278. break;
  3279. case 2:
  3280. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3281. break;
  3282. case 4:
  3283. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3284. break;
  3285. case 8:
  3286. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3287. break;
  3288. case 12:
  3289. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3290. break;
  3291. case 16:
  3292. default:
  3293. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3294. break;
  3295. }
  3296. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3297. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3298. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3299. return;
  3300. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3301. return;
  3302. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3303. RADEON_PCIE_LC_RECONFIG_NOW |
  3304. R600_PCIE_LC_RENEGOTIATE_EN |
  3305. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3306. link_width_cntl |= mask;
  3307. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3308. /* some northbridges can renegotiate the link rather than requiring
  3309. * a complete re-config.
  3310. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3311. */
  3312. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3313. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3314. else
  3315. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3316. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3317. RADEON_PCIE_LC_RECONFIG_NOW));
  3318. if (rdev->family >= CHIP_RV770)
  3319. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3320. else
  3321. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3322. /* wait for lane set to complete */
  3323. link_width_cntl = RREG32(target_reg);
  3324. while (link_width_cntl == 0xffffffff)
  3325. link_width_cntl = RREG32(target_reg);
  3326. }
  3327. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3328. {
  3329. u32 link_width_cntl;
  3330. if (rdev->flags & RADEON_IS_IGP)
  3331. return 0;
  3332. if (!(rdev->flags & RADEON_IS_PCIE))
  3333. return 0;
  3334. /* x2 cards have a special sequence */
  3335. if (ASIC_IS_X2(rdev))
  3336. return 0;
  3337. /* FIXME wait for idle */
  3338. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3339. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3340. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3341. return 0;
  3342. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3343. return 1;
  3344. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3345. return 2;
  3346. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3347. return 4;
  3348. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3349. return 8;
  3350. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3351. default:
  3352. return 16;
  3353. }
  3354. }
  3355. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3356. {
  3357. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3358. u16 link_cntl2;
  3359. if (radeon_pcie_gen2 == 0)
  3360. return;
  3361. if (rdev->flags & RADEON_IS_IGP)
  3362. return;
  3363. if (!(rdev->flags & RADEON_IS_PCIE))
  3364. return;
  3365. /* x2 cards have a special sequence */
  3366. if (ASIC_IS_X2(rdev))
  3367. return;
  3368. /* only RV6xx+ chips are supported */
  3369. if (rdev->family <= CHIP_R600)
  3370. return;
  3371. /* 55 nm r6xx asics */
  3372. if ((rdev->family == CHIP_RV670) ||
  3373. (rdev->family == CHIP_RV620) ||
  3374. (rdev->family == CHIP_RV635)) {
  3375. /* advertise upconfig capability */
  3376. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3377. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3378. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3379. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3380. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3381. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3382. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3383. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3384. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3385. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3386. } else {
  3387. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3388. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3389. }
  3390. }
  3391. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3392. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3393. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3394. /* 55 nm r6xx asics */
  3395. if ((rdev->family == CHIP_RV670) ||
  3396. (rdev->family == CHIP_RV620) ||
  3397. (rdev->family == CHIP_RV635)) {
  3398. WREG32(MM_CFGREGS_CNTL, 0x8);
  3399. link_cntl2 = RREG32(0x4088);
  3400. WREG32(MM_CFGREGS_CNTL, 0);
  3401. /* not supported yet */
  3402. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3403. return;
  3404. }
  3405. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3406. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3407. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3408. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3409. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3410. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3411. tmp = RREG32(0x541c);
  3412. WREG32(0x541c, tmp | 0x8);
  3413. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3414. link_cntl2 = RREG16(0x4088);
  3415. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3416. link_cntl2 |= 0x2;
  3417. WREG16(0x4088, link_cntl2);
  3418. WREG32(MM_CFGREGS_CNTL, 0);
  3419. if ((rdev->family == CHIP_RV670) ||
  3420. (rdev->family == CHIP_RV620) ||
  3421. (rdev->family == CHIP_RV635)) {
  3422. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3423. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3424. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3425. } else {
  3426. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3427. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3428. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3429. }
  3430. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3431. speed_cntl |= LC_GEN2_EN_STRAP;
  3432. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3433. } else {
  3434. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3435. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3436. if (1)
  3437. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3438. else
  3439. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3440. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3441. }
  3442. }