r300.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  68. {
  69. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  70. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  71. return -EINVAL;
  72. }
  73. addr = (lower_32_bits(addr) >> 8) |
  74. ((upper_32_bits(addr) & 0xff) << 24) |
  75. 0xc;
  76. /* on x86 we want this to be CPU endian, on powerpc
  77. * on powerpc without HW swappers, it'll get swapped on way
  78. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  79. writel(addr, ((void __iomem *)ptr) + (i * 4));
  80. return 0;
  81. }
  82. int rv370_pcie_gart_init(struct radeon_device *rdev)
  83. {
  84. int r;
  85. if (rdev->gart.table.vram.robj) {
  86. WARN(1, "RV370 PCIE GART already initialized\n");
  87. return 0;
  88. }
  89. /* Initialize common gart structure */
  90. r = radeon_gart_init(rdev);
  91. if (r)
  92. return r;
  93. r = rv370_debugfs_pcie_gart_info_init(rdev);
  94. if (r)
  95. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  96. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  97. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  98. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  99. return radeon_gart_table_vram_alloc(rdev);
  100. }
  101. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  102. {
  103. uint32_t table_addr;
  104. uint32_t tmp;
  105. int r;
  106. if (rdev->gart.table.vram.robj == NULL) {
  107. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  108. return -EINVAL;
  109. }
  110. r = radeon_gart_table_vram_pin(rdev);
  111. if (r)
  112. return r;
  113. radeon_gart_restore(rdev);
  114. /* discard memory request outside of configured range */
  115. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  118. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  122. table_addr = rdev->gart.table_addr;
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  124. /* FIXME: setup default page */
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  126. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  127. /* Clear error */
  128. WREG32_PCIE(0x18, 0);
  129. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  130. tmp |= RADEON_PCIE_TX_GART_EN;
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  133. rv370_pcie_gart_tlb_flush(rdev);
  134. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  135. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  136. rdev->gart.ready = true;
  137. return 0;
  138. }
  139. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. int r;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  147. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  148. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  150. if (rdev->gart.table.vram.robj) {
  151. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  152. if (likely(r == 0)) {
  153. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  154. radeon_bo_unpin(rdev->gart.table.vram.robj);
  155. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  156. }
  157. }
  158. }
  159. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  160. {
  161. radeon_gart_fini(rdev);
  162. rv370_pcie_gart_disable(rdev);
  163. radeon_gart_table_vram_free(rdev);
  164. }
  165. void r300_fence_ring_emit(struct radeon_device *rdev,
  166. struct radeon_fence *fence)
  167. {
  168. /* Who ever call radeon_fence_emit should call ring_lock and ask
  169. * for enough space (today caller are ib schedule and buffer move) */
  170. /* Write SC register so SC & US assert idle */
  171. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  172. radeon_ring_write(rdev, 0);
  173. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  174. radeon_ring_write(rdev, 0);
  175. /* Flush 3D cache */
  176. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  177. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_ZC_FLUSH);
  180. /* Wait until IDLE & CLEAN */
  181. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  182. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  183. RADEON_WAIT_2D_IDLECLEAN |
  184. RADEON_WAIT_DMA_GUI_IDLE));
  185. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  186. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  187. RADEON_HDP_READ_BUFFER_INVALIDATE);
  188. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  190. /* Emit fence sequence & fire IRQ */
  191. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  192. radeon_ring_write(rdev, fence->seq);
  193. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  194. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  195. }
  196. void r300_ring_start(struct radeon_device *rdev)
  197. {
  198. unsigned gb_tile_config;
  199. int r;
  200. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  201. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  202. switch(rdev->num_gb_pipes) {
  203. case 2:
  204. gb_tile_config |= R300_PIPE_COUNT_R300;
  205. break;
  206. case 3:
  207. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  208. break;
  209. case 4:
  210. gb_tile_config |= R300_PIPE_COUNT_R420;
  211. break;
  212. case 1:
  213. default:
  214. gb_tile_config |= R300_PIPE_COUNT_RV350;
  215. break;
  216. }
  217. r = radeon_ring_lock(rdev, 64);
  218. if (r) {
  219. return;
  220. }
  221. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  222. radeon_ring_write(rdev,
  223. RADEON_ISYNC_ANY2D_IDLE3D |
  224. RADEON_ISYNC_ANY3D_IDLE2D |
  225. RADEON_ISYNC_WAIT_IDLEGUI |
  226. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  227. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  228. radeon_ring_write(rdev, gb_tile_config);
  229. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  230. radeon_ring_write(rdev,
  231. RADEON_WAIT_2D_IDLECLEAN |
  232. RADEON_WAIT_3D_IDLECLEAN);
  233. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  234. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  235. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  236. radeon_ring_write(rdev, 0);
  237. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  238. radeon_ring_write(rdev, 0);
  239. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  240. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  241. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  242. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  243. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  244. radeon_ring_write(rdev,
  245. RADEON_WAIT_2D_IDLECLEAN |
  246. RADEON_WAIT_3D_IDLECLEAN);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  248. radeon_ring_write(rdev, 0);
  249. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  250. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  251. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  252. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  253. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  254. radeon_ring_write(rdev,
  255. ((6 << R300_MS_X0_SHIFT) |
  256. (6 << R300_MS_Y0_SHIFT) |
  257. (6 << R300_MS_X1_SHIFT) |
  258. (6 << R300_MS_Y1_SHIFT) |
  259. (6 << R300_MS_X2_SHIFT) |
  260. (6 << R300_MS_Y2_SHIFT) |
  261. (6 << R300_MSBD0_Y_SHIFT) |
  262. (6 << R300_MSBD0_X_SHIFT)));
  263. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  264. radeon_ring_write(rdev,
  265. ((6 << R300_MS_X3_SHIFT) |
  266. (6 << R300_MS_Y3_SHIFT) |
  267. (6 << R300_MS_X4_SHIFT) |
  268. (6 << R300_MS_Y4_SHIFT) |
  269. (6 << R300_MS_X5_SHIFT) |
  270. (6 << R300_MS_Y5_SHIFT) |
  271. (6 << R300_MSBD1_SHIFT)));
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  273. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  274. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  275. radeon_ring_write(rdev,
  276. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  277. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  278. radeon_ring_write(rdev,
  279. R300_GEOMETRY_ROUND_NEAREST |
  280. R300_COLOR_ROUND_NEAREST);
  281. radeon_ring_unlock_commit(rdev);
  282. }
  283. void r300_errata(struct radeon_device *rdev)
  284. {
  285. rdev->pll_errata = 0;
  286. if (rdev->family == CHIP_R300 &&
  287. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  288. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  289. }
  290. }
  291. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  292. {
  293. unsigned i;
  294. uint32_t tmp;
  295. for (i = 0; i < rdev->usec_timeout; i++) {
  296. /* read MC_STATUS */
  297. tmp = RREG32(RADEON_MC_STATUS);
  298. if (tmp & R300_MC_IDLE) {
  299. return 0;
  300. }
  301. DRM_UDELAY(1);
  302. }
  303. return -1;
  304. }
  305. void r300_gpu_init(struct radeon_device *rdev)
  306. {
  307. uint32_t gb_tile_config, tmp;
  308. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  309. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  310. /* r300,r350 */
  311. rdev->num_gb_pipes = 2;
  312. } else {
  313. /* rv350,rv370,rv380,r300 AD, r350 AH */
  314. rdev->num_gb_pipes = 1;
  315. }
  316. rdev->num_z_pipes = 1;
  317. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  318. switch (rdev->num_gb_pipes) {
  319. case 2:
  320. gb_tile_config |= R300_PIPE_COUNT_R300;
  321. break;
  322. case 3:
  323. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  324. break;
  325. case 4:
  326. gb_tile_config |= R300_PIPE_COUNT_R420;
  327. break;
  328. default:
  329. case 1:
  330. gb_tile_config |= R300_PIPE_COUNT_RV350;
  331. break;
  332. }
  333. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  334. if (r100_gui_wait_for_idle(rdev)) {
  335. printk(KERN_WARNING "Failed to wait GUI idle while "
  336. "programming pipes. Bad things might happen.\n");
  337. }
  338. tmp = RREG32(R300_DST_PIPE_CONFIG);
  339. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  340. WREG32(R300_RB2D_DSTCACHE_MODE,
  341. R300_DC_AUTOFLUSH_ENABLE |
  342. R300_DC_DC_DISABLE_IGNORE_PE);
  343. if (r100_gui_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait GUI idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. if (r300_mc_wait_for_idle(rdev)) {
  348. printk(KERN_WARNING "Failed to wait MC idle while "
  349. "programming pipes. Bad things might happen.\n");
  350. }
  351. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  352. rdev->num_gb_pipes, rdev->num_z_pipes);
  353. }
  354. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  355. {
  356. u32 rbbm_status;
  357. int r;
  358. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  359. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  360. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  361. return false;
  362. }
  363. /* force CP activities */
  364. r = radeon_ring_lock(rdev, 2);
  365. if (!r) {
  366. /* PACKET2 NOP */
  367. radeon_ring_write(rdev, 0x80000000);
  368. radeon_ring_write(rdev, 0x80000000);
  369. radeon_ring_unlock_commit(rdev);
  370. }
  371. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  372. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  373. }
  374. int r300_asic_reset(struct radeon_device *rdev)
  375. {
  376. struct r100_mc_save save;
  377. u32 status, tmp;
  378. int ret = 0;
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. if (!G_000E40_GUI_ACTIVE(status)) {
  381. return 0;
  382. }
  383. r100_mc_stop(rdev, &save);
  384. status = RREG32(R_000E40_RBBM_STATUS);
  385. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  386. /* stop CP */
  387. WREG32(RADEON_CP_CSQ_CNTL, 0);
  388. tmp = RREG32(RADEON_CP_RB_CNTL);
  389. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  390. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  391. WREG32(RADEON_CP_RB_WPTR, 0);
  392. WREG32(RADEON_CP_RB_CNTL, tmp);
  393. /* save PCI state */
  394. pci_save_state(rdev->pdev);
  395. /* disable bus mastering */
  396. r100_bm_disable(rdev);
  397. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  398. S_0000F0_SOFT_RESET_GA(1));
  399. RREG32(R_0000F0_RBBM_SOFT_RESET);
  400. mdelay(500);
  401. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  402. mdelay(1);
  403. status = RREG32(R_000E40_RBBM_STATUS);
  404. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  405. /* resetting the CP seems to be problematic sometimes it end up
  406. * hard locking the computer, but it's necessary for successfull
  407. * reset more test & playing is needed on R3XX/R4XX to find a
  408. * reliable (if any solution)
  409. */
  410. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  411. RREG32(R_0000F0_RBBM_SOFT_RESET);
  412. mdelay(500);
  413. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  414. mdelay(1);
  415. status = RREG32(R_000E40_RBBM_STATUS);
  416. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  417. /* restore PCI & busmastering */
  418. pci_restore_state(rdev->pdev);
  419. r100_enable_bm(rdev);
  420. /* Check if GPU is idle */
  421. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  422. dev_err(rdev->dev, "failed to reset GPU\n");
  423. rdev->gpu_lockup = true;
  424. ret = -1;
  425. } else
  426. dev_info(rdev->dev, "GPU reset succeed\n");
  427. r100_mc_resume(rdev, &save);
  428. return ret;
  429. }
  430. /*
  431. * r300,r350,rv350,rv380 VRAM info
  432. */
  433. void r300_mc_init(struct radeon_device *rdev)
  434. {
  435. u64 base;
  436. u32 tmp;
  437. /* DDR for all card after R300 & IGP */
  438. rdev->mc.vram_is_ddr = true;
  439. tmp = RREG32(RADEON_MEM_CNTL);
  440. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  441. switch (tmp) {
  442. case 0: rdev->mc.vram_width = 64; break;
  443. case 1: rdev->mc.vram_width = 128; break;
  444. case 2: rdev->mc.vram_width = 256; break;
  445. default: rdev->mc.vram_width = 128; break;
  446. }
  447. r100_vram_init_sizes(rdev);
  448. base = rdev->mc.aper_base;
  449. if (rdev->flags & RADEON_IS_IGP)
  450. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  451. radeon_vram_location(rdev, &rdev->mc, base);
  452. rdev->mc.gtt_base_align = 0;
  453. if (!(rdev->flags & RADEON_IS_AGP))
  454. radeon_gtt_location(rdev, &rdev->mc);
  455. radeon_update_bandwidth_info(rdev);
  456. }
  457. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  458. {
  459. uint32_t link_width_cntl, mask;
  460. if (rdev->flags & RADEON_IS_IGP)
  461. return;
  462. if (!(rdev->flags & RADEON_IS_PCIE))
  463. return;
  464. /* FIXME wait for idle */
  465. switch (lanes) {
  466. case 0:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  468. break;
  469. case 1:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  471. break;
  472. case 2:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  474. break;
  475. case 4:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  477. break;
  478. case 8:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  480. break;
  481. case 12:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  483. break;
  484. case 16:
  485. default:
  486. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  487. break;
  488. }
  489. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  490. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  491. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  492. return;
  493. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  494. RADEON_PCIE_LC_RECONFIG_NOW |
  495. RADEON_PCIE_LC_RECONFIG_LATER |
  496. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  497. link_width_cntl |= mask;
  498. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  499. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  500. RADEON_PCIE_LC_RECONFIG_NOW));
  501. /* wait for lane set to complete */
  502. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  503. while (link_width_cntl == 0xffffffff)
  504. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  505. }
  506. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  507. {
  508. u32 link_width_cntl;
  509. if (rdev->flags & RADEON_IS_IGP)
  510. return 0;
  511. if (!(rdev->flags & RADEON_IS_PCIE))
  512. return 0;
  513. /* FIXME wait for idle */
  514. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  515. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  516. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  517. return 0;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  519. return 1;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  521. return 2;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  523. return 4;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  525. return 8;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  527. default:
  528. return 16;
  529. }
  530. }
  531. #if defined(CONFIG_DEBUG_FS)
  532. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. struct radeon_device *rdev = dev->dev_private;
  537. uint32_t tmp;
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  539. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  541. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  543. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  545. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  547. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  549. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  551. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  552. return 0;
  553. }
  554. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  555. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  556. };
  557. #endif
  558. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  559. {
  560. #if defined(CONFIG_DEBUG_FS)
  561. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  562. #else
  563. return 0;
  564. #endif
  565. }
  566. static int r300_packet0_check(struct radeon_cs_parser *p,
  567. struct radeon_cs_packet *pkt,
  568. unsigned idx, unsigned reg)
  569. {
  570. struct radeon_cs_reloc *reloc;
  571. struct r100_cs_track *track;
  572. volatile uint32_t *ib;
  573. uint32_t tmp, tile_flags = 0;
  574. unsigned i;
  575. int r;
  576. u32 idx_value;
  577. ib = p->ib->ptr;
  578. track = (struct r100_cs_track *)p->track;
  579. idx_value = radeon_get_ib_value(p, idx);
  580. switch(reg) {
  581. case AVIVO_D1MODE_VLINE_START_END:
  582. case RADEON_CRTC_GUI_TRIG_VLINE:
  583. r = r100_cs_packet_parse_vline(p);
  584. if (r) {
  585. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  586. idx, reg);
  587. r100_cs_dump_packet(p, pkt);
  588. return r;
  589. }
  590. break;
  591. case RADEON_DST_PITCH_OFFSET:
  592. case RADEON_SRC_PITCH_OFFSET:
  593. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  594. if (r)
  595. return r;
  596. break;
  597. case R300_RB3D_COLOROFFSET0:
  598. case R300_RB3D_COLOROFFSET1:
  599. case R300_RB3D_COLOROFFSET2:
  600. case R300_RB3D_COLOROFFSET3:
  601. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  602. r = r100_cs_packet_next_reloc(p, &reloc);
  603. if (r) {
  604. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  605. idx, reg);
  606. r100_cs_dump_packet(p, pkt);
  607. return r;
  608. }
  609. track->cb[i].robj = reloc->robj;
  610. track->cb[i].offset = idx_value;
  611. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  612. break;
  613. case R300_ZB_DEPTHOFFSET:
  614. r = r100_cs_packet_next_reloc(p, &reloc);
  615. if (r) {
  616. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  617. idx, reg);
  618. r100_cs_dump_packet(p, pkt);
  619. return r;
  620. }
  621. track->zb.robj = reloc->robj;
  622. track->zb.offset = idx_value;
  623. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  624. break;
  625. case R300_TX_OFFSET_0:
  626. case R300_TX_OFFSET_0+4:
  627. case R300_TX_OFFSET_0+8:
  628. case R300_TX_OFFSET_0+12:
  629. case R300_TX_OFFSET_0+16:
  630. case R300_TX_OFFSET_0+20:
  631. case R300_TX_OFFSET_0+24:
  632. case R300_TX_OFFSET_0+28:
  633. case R300_TX_OFFSET_0+32:
  634. case R300_TX_OFFSET_0+36:
  635. case R300_TX_OFFSET_0+40:
  636. case R300_TX_OFFSET_0+44:
  637. case R300_TX_OFFSET_0+48:
  638. case R300_TX_OFFSET_0+52:
  639. case R300_TX_OFFSET_0+56:
  640. case R300_TX_OFFSET_0+60:
  641. i = (reg - R300_TX_OFFSET_0) >> 2;
  642. r = r100_cs_packet_next_reloc(p, &reloc);
  643. if (r) {
  644. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  645. idx, reg);
  646. r100_cs_dump_packet(p, pkt);
  647. return r;
  648. }
  649. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  650. tile_flags |= R300_TXO_MACRO_TILE;
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  652. tile_flags |= R300_TXO_MICRO_TILE;
  653. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  654. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  655. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  656. tmp |= tile_flags;
  657. ib[idx] = tmp;
  658. track->textures[i].robj = reloc->robj;
  659. break;
  660. /* Tracked registers */
  661. case 0x2084:
  662. /* VAP_VF_CNTL */
  663. track->vap_vf_cntl = idx_value;
  664. break;
  665. case 0x20B4:
  666. /* VAP_VTX_SIZE */
  667. track->vtx_size = idx_value & 0x7F;
  668. break;
  669. case 0x2134:
  670. /* VAP_VF_MAX_VTX_INDX */
  671. track->max_indx = idx_value & 0x00FFFFFFUL;
  672. break;
  673. case 0x2088:
  674. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  675. if (p->rdev->family < CHIP_RV515)
  676. goto fail;
  677. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  678. break;
  679. case 0x43E4:
  680. /* SC_SCISSOR1 */
  681. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  682. if (p->rdev->family < CHIP_RV515) {
  683. track->maxy -= 1440;
  684. }
  685. break;
  686. case 0x4E00:
  687. /* RB3D_CCTL */
  688. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  689. p->rdev->cmask_filp != p->filp) {
  690. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  691. return -EINVAL;
  692. }
  693. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  694. break;
  695. case 0x4E38:
  696. case 0x4E3C:
  697. case 0x4E40:
  698. case 0x4E44:
  699. /* RB3D_COLORPITCH0 */
  700. /* RB3D_COLORPITCH1 */
  701. /* RB3D_COLORPITCH2 */
  702. /* RB3D_COLORPITCH3 */
  703. r = r100_cs_packet_next_reloc(p, &reloc);
  704. if (r) {
  705. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  706. idx, reg);
  707. r100_cs_dump_packet(p, pkt);
  708. return r;
  709. }
  710. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  711. tile_flags |= R300_COLOR_TILE_ENABLE;
  712. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  713. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  714. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  715. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  716. tmp = idx_value & ~(0x7 << 16);
  717. tmp |= tile_flags;
  718. ib[idx] = tmp;
  719. i = (reg - 0x4E38) >> 2;
  720. track->cb[i].pitch = idx_value & 0x3FFE;
  721. switch (((idx_value >> 21) & 0xF)) {
  722. case 9:
  723. case 11:
  724. case 12:
  725. track->cb[i].cpp = 1;
  726. break;
  727. case 3:
  728. case 4:
  729. case 13:
  730. case 15:
  731. track->cb[i].cpp = 2;
  732. break;
  733. case 5:
  734. if (p->rdev->family < CHIP_RV515) {
  735. DRM_ERROR("Invalid color buffer format (%d)!\n",
  736. ((idx_value >> 21) & 0xF));
  737. return -EINVAL;
  738. }
  739. /* Pass through. */
  740. case 6:
  741. track->cb[i].cpp = 4;
  742. break;
  743. case 10:
  744. track->cb[i].cpp = 8;
  745. break;
  746. case 7:
  747. track->cb[i].cpp = 16;
  748. break;
  749. default:
  750. DRM_ERROR("Invalid color buffer format (%d) !\n",
  751. ((idx_value >> 21) & 0xF));
  752. return -EINVAL;
  753. }
  754. break;
  755. case 0x4F00:
  756. /* ZB_CNTL */
  757. if (idx_value & 2) {
  758. track->z_enabled = true;
  759. } else {
  760. track->z_enabled = false;
  761. }
  762. break;
  763. case 0x4F10:
  764. /* ZB_FORMAT */
  765. switch ((idx_value & 0xF)) {
  766. case 0:
  767. case 1:
  768. track->zb.cpp = 2;
  769. break;
  770. case 2:
  771. track->zb.cpp = 4;
  772. break;
  773. default:
  774. DRM_ERROR("Invalid z buffer format (%d) !\n",
  775. (idx_value & 0xF));
  776. return -EINVAL;
  777. }
  778. break;
  779. case 0x4F24:
  780. /* ZB_DEPTHPITCH */
  781. r = r100_cs_packet_next_reloc(p, &reloc);
  782. if (r) {
  783. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  784. idx, reg);
  785. r100_cs_dump_packet(p, pkt);
  786. return r;
  787. }
  788. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  789. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  790. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  791. tile_flags |= R300_DEPTHMICROTILE_TILED;
  792. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  793. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  794. tmp = idx_value & ~(0x7 << 16);
  795. tmp |= tile_flags;
  796. ib[idx] = tmp;
  797. track->zb.pitch = idx_value & 0x3FFC;
  798. break;
  799. case 0x4104:
  800. for (i = 0; i < 16; i++) {
  801. bool enabled;
  802. enabled = !!(idx_value & (1 << i));
  803. track->textures[i].enabled = enabled;
  804. }
  805. break;
  806. case 0x44C0:
  807. case 0x44C4:
  808. case 0x44C8:
  809. case 0x44CC:
  810. case 0x44D0:
  811. case 0x44D4:
  812. case 0x44D8:
  813. case 0x44DC:
  814. case 0x44E0:
  815. case 0x44E4:
  816. case 0x44E8:
  817. case 0x44EC:
  818. case 0x44F0:
  819. case 0x44F4:
  820. case 0x44F8:
  821. case 0x44FC:
  822. /* TX_FORMAT1_[0-15] */
  823. i = (reg - 0x44C0) >> 2;
  824. tmp = (idx_value >> 25) & 0x3;
  825. track->textures[i].tex_coord_type = tmp;
  826. switch ((idx_value & 0x1F)) {
  827. case R300_TX_FORMAT_X8:
  828. case R300_TX_FORMAT_Y4X4:
  829. case R300_TX_FORMAT_Z3Y3X2:
  830. track->textures[i].cpp = 1;
  831. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  832. break;
  833. case R300_TX_FORMAT_X16:
  834. case R300_TX_FORMAT_Y8X8:
  835. case R300_TX_FORMAT_Z5Y6X5:
  836. case R300_TX_FORMAT_Z6Y5X5:
  837. case R300_TX_FORMAT_W4Z4Y4X4:
  838. case R300_TX_FORMAT_W1Z5Y5X5:
  839. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  840. case R300_TX_FORMAT_B8G8_B8G8:
  841. case R300_TX_FORMAT_G8R8_G8B8:
  842. track->textures[i].cpp = 2;
  843. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  844. break;
  845. case R300_TX_FORMAT_Y16X16:
  846. case R300_TX_FORMAT_Z11Y11X10:
  847. case R300_TX_FORMAT_Z10Y11X11:
  848. case R300_TX_FORMAT_W8Z8Y8X8:
  849. case R300_TX_FORMAT_W2Z10Y10X10:
  850. case 0x17:
  851. case R300_TX_FORMAT_FL_I32:
  852. case 0x1e:
  853. track->textures[i].cpp = 4;
  854. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  855. break;
  856. case R300_TX_FORMAT_W16Z16Y16X16:
  857. case R300_TX_FORMAT_FL_R16G16B16A16:
  858. case R300_TX_FORMAT_FL_I32A32:
  859. track->textures[i].cpp = 8;
  860. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  861. break;
  862. case R300_TX_FORMAT_FL_R32G32B32A32:
  863. track->textures[i].cpp = 16;
  864. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  865. break;
  866. case R300_TX_FORMAT_DXT1:
  867. track->textures[i].cpp = 1;
  868. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  869. break;
  870. case R300_TX_FORMAT_ATI2N:
  871. if (p->rdev->family < CHIP_R420) {
  872. DRM_ERROR("Invalid texture format %u\n",
  873. (idx_value & 0x1F));
  874. return -EINVAL;
  875. }
  876. /* The same rules apply as for DXT3/5. */
  877. /* Pass through. */
  878. case R300_TX_FORMAT_DXT3:
  879. case R300_TX_FORMAT_DXT5:
  880. track->textures[i].cpp = 1;
  881. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  882. break;
  883. default:
  884. DRM_ERROR("Invalid texture format %u\n",
  885. (idx_value & 0x1F));
  886. return -EINVAL;
  887. break;
  888. }
  889. break;
  890. case 0x4400:
  891. case 0x4404:
  892. case 0x4408:
  893. case 0x440C:
  894. case 0x4410:
  895. case 0x4414:
  896. case 0x4418:
  897. case 0x441C:
  898. case 0x4420:
  899. case 0x4424:
  900. case 0x4428:
  901. case 0x442C:
  902. case 0x4430:
  903. case 0x4434:
  904. case 0x4438:
  905. case 0x443C:
  906. /* TX_FILTER0_[0-15] */
  907. i = (reg - 0x4400) >> 2;
  908. tmp = idx_value & 0x7;
  909. if (tmp == 2 || tmp == 4 || tmp == 6) {
  910. track->textures[i].roundup_w = false;
  911. }
  912. tmp = (idx_value >> 3) & 0x7;
  913. if (tmp == 2 || tmp == 4 || tmp == 6) {
  914. track->textures[i].roundup_h = false;
  915. }
  916. break;
  917. case 0x4500:
  918. case 0x4504:
  919. case 0x4508:
  920. case 0x450C:
  921. case 0x4510:
  922. case 0x4514:
  923. case 0x4518:
  924. case 0x451C:
  925. case 0x4520:
  926. case 0x4524:
  927. case 0x4528:
  928. case 0x452C:
  929. case 0x4530:
  930. case 0x4534:
  931. case 0x4538:
  932. case 0x453C:
  933. /* TX_FORMAT2_[0-15] */
  934. i = (reg - 0x4500) >> 2;
  935. tmp = idx_value & 0x3FFF;
  936. track->textures[i].pitch = tmp + 1;
  937. if (p->rdev->family >= CHIP_RV515) {
  938. tmp = ((idx_value >> 15) & 1) << 11;
  939. track->textures[i].width_11 = tmp;
  940. tmp = ((idx_value >> 16) & 1) << 11;
  941. track->textures[i].height_11 = tmp;
  942. /* ATI1N */
  943. if (idx_value & (1 << 14)) {
  944. /* The same rules apply as for DXT1. */
  945. track->textures[i].compress_format =
  946. R100_TRACK_COMP_DXT1;
  947. }
  948. } else if (idx_value & (1 << 14)) {
  949. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  950. return -EINVAL;
  951. }
  952. break;
  953. case 0x4480:
  954. case 0x4484:
  955. case 0x4488:
  956. case 0x448C:
  957. case 0x4490:
  958. case 0x4494:
  959. case 0x4498:
  960. case 0x449C:
  961. case 0x44A0:
  962. case 0x44A4:
  963. case 0x44A8:
  964. case 0x44AC:
  965. case 0x44B0:
  966. case 0x44B4:
  967. case 0x44B8:
  968. case 0x44BC:
  969. /* TX_FORMAT0_[0-15] */
  970. i = (reg - 0x4480) >> 2;
  971. tmp = idx_value & 0x7FF;
  972. track->textures[i].width = tmp + 1;
  973. tmp = (idx_value >> 11) & 0x7FF;
  974. track->textures[i].height = tmp + 1;
  975. tmp = (idx_value >> 26) & 0xF;
  976. track->textures[i].num_levels = tmp;
  977. tmp = idx_value & (1 << 31);
  978. track->textures[i].use_pitch = !!tmp;
  979. tmp = (idx_value >> 22) & 0xF;
  980. track->textures[i].txdepth = tmp;
  981. break;
  982. case R300_ZB_ZPASS_ADDR:
  983. r = r100_cs_packet_next_reloc(p, &reloc);
  984. if (r) {
  985. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  986. idx, reg);
  987. r100_cs_dump_packet(p, pkt);
  988. return r;
  989. }
  990. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  991. break;
  992. case 0x4e0c:
  993. /* RB3D_COLOR_CHANNEL_MASK */
  994. track->color_channel_mask = idx_value;
  995. break;
  996. case 0x43a4:
  997. /* SC_HYPERZ_EN */
  998. /* r300c emits this register - we need to disable hyperz for it
  999. * without complaining */
  1000. if (p->rdev->hyperz_filp != p->filp) {
  1001. if (idx_value & 0x1)
  1002. ib[idx] = idx_value & ~1;
  1003. }
  1004. break;
  1005. case 0x4f1c:
  1006. /* ZB_BW_CNTL */
  1007. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1008. if (p->rdev->hyperz_filp != p->filp) {
  1009. if (idx_value & (R300_HIZ_ENABLE |
  1010. R300_RD_COMP_ENABLE |
  1011. R300_WR_COMP_ENABLE |
  1012. R300_FAST_FILL_ENABLE))
  1013. goto fail;
  1014. }
  1015. break;
  1016. case 0x4e04:
  1017. /* RB3D_BLENDCNTL */
  1018. track->blend_read_enable = !!(idx_value & (1 << 2));
  1019. break;
  1020. case 0x4f28: /* ZB_DEPTHCLEARVALUE */
  1021. break;
  1022. case 0x4f30: /* ZB_MASK_OFFSET */
  1023. case 0x4f34: /* ZB_ZMASK_PITCH */
  1024. case 0x4f44: /* ZB_HIZ_OFFSET */
  1025. case 0x4f54: /* ZB_HIZ_PITCH */
  1026. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1027. goto fail;
  1028. break;
  1029. case 0x4028:
  1030. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1031. goto fail;
  1032. /* GB_Z_PEQ_CONFIG */
  1033. if (p->rdev->family >= CHIP_RV350)
  1034. break;
  1035. goto fail;
  1036. break;
  1037. case 0x4be8:
  1038. /* valid register only on RV530 */
  1039. if (p->rdev->family == CHIP_RV530)
  1040. break;
  1041. /* fallthrough do not move */
  1042. default:
  1043. goto fail;
  1044. }
  1045. return 0;
  1046. fail:
  1047. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1048. reg, idx, idx_value);
  1049. return -EINVAL;
  1050. }
  1051. static int r300_packet3_check(struct radeon_cs_parser *p,
  1052. struct radeon_cs_packet *pkt)
  1053. {
  1054. struct radeon_cs_reloc *reloc;
  1055. struct r100_cs_track *track;
  1056. volatile uint32_t *ib;
  1057. unsigned idx;
  1058. int r;
  1059. ib = p->ib->ptr;
  1060. idx = pkt->idx + 1;
  1061. track = (struct r100_cs_track *)p->track;
  1062. switch(pkt->opcode) {
  1063. case PACKET3_3D_LOAD_VBPNTR:
  1064. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1065. if (r)
  1066. return r;
  1067. break;
  1068. case PACKET3_INDX_BUFFER:
  1069. r = r100_cs_packet_next_reloc(p, &reloc);
  1070. if (r) {
  1071. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1072. r100_cs_dump_packet(p, pkt);
  1073. return r;
  1074. }
  1075. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1076. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1077. if (r) {
  1078. return r;
  1079. }
  1080. break;
  1081. /* Draw packet */
  1082. case PACKET3_3D_DRAW_IMMD:
  1083. /* Number of dwords is vtx_size * (num_vertices - 1)
  1084. * PRIM_WALK must be equal to 3 vertex data in embedded
  1085. * in cmd stream */
  1086. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1087. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1088. return -EINVAL;
  1089. }
  1090. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1091. track->immd_dwords = pkt->count - 1;
  1092. r = r100_cs_track_check(p->rdev, track);
  1093. if (r) {
  1094. return r;
  1095. }
  1096. break;
  1097. case PACKET3_3D_DRAW_IMMD_2:
  1098. /* Number of dwords is vtx_size * (num_vertices - 1)
  1099. * PRIM_WALK must be equal to 3 vertex data in embedded
  1100. * in cmd stream */
  1101. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1102. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1103. return -EINVAL;
  1104. }
  1105. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1106. track->immd_dwords = pkt->count;
  1107. r = r100_cs_track_check(p->rdev, track);
  1108. if (r) {
  1109. return r;
  1110. }
  1111. break;
  1112. case PACKET3_3D_DRAW_VBUF:
  1113. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1114. r = r100_cs_track_check(p->rdev, track);
  1115. if (r) {
  1116. return r;
  1117. }
  1118. break;
  1119. case PACKET3_3D_DRAW_VBUF_2:
  1120. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1121. r = r100_cs_track_check(p->rdev, track);
  1122. if (r) {
  1123. return r;
  1124. }
  1125. break;
  1126. case PACKET3_3D_DRAW_INDX:
  1127. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1128. r = r100_cs_track_check(p->rdev, track);
  1129. if (r) {
  1130. return r;
  1131. }
  1132. break;
  1133. case PACKET3_3D_DRAW_INDX_2:
  1134. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1135. r = r100_cs_track_check(p->rdev, track);
  1136. if (r) {
  1137. return r;
  1138. }
  1139. break;
  1140. case PACKET3_3D_CLEAR_HIZ:
  1141. case PACKET3_3D_CLEAR_ZMASK:
  1142. if (p->rdev->hyperz_filp != p->filp)
  1143. return -EINVAL;
  1144. break;
  1145. case PACKET3_3D_CLEAR_CMASK:
  1146. if (p->rdev->cmask_filp != p->filp)
  1147. return -EINVAL;
  1148. break;
  1149. case PACKET3_NOP:
  1150. break;
  1151. default:
  1152. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1153. return -EINVAL;
  1154. }
  1155. return 0;
  1156. }
  1157. int r300_cs_parse(struct radeon_cs_parser *p)
  1158. {
  1159. struct radeon_cs_packet pkt;
  1160. struct r100_cs_track *track;
  1161. int r;
  1162. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1163. if (track == NULL)
  1164. return -ENOMEM;
  1165. r100_cs_track_clear(p->rdev, track);
  1166. p->track = track;
  1167. do {
  1168. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1169. if (r) {
  1170. return r;
  1171. }
  1172. p->idx += pkt.count + 2;
  1173. switch (pkt.type) {
  1174. case PACKET_TYPE0:
  1175. r = r100_cs_parse_packet0(p, &pkt,
  1176. p->rdev->config.r300.reg_safe_bm,
  1177. p->rdev->config.r300.reg_safe_bm_size,
  1178. &r300_packet0_check);
  1179. break;
  1180. case PACKET_TYPE2:
  1181. break;
  1182. case PACKET_TYPE3:
  1183. r = r300_packet3_check(p, &pkt);
  1184. break;
  1185. default:
  1186. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1187. return -EINVAL;
  1188. }
  1189. if (r) {
  1190. return r;
  1191. }
  1192. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1193. return 0;
  1194. }
  1195. void r300_set_reg_safe(struct radeon_device *rdev)
  1196. {
  1197. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1198. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1199. }
  1200. void r300_mc_program(struct radeon_device *rdev)
  1201. {
  1202. struct r100_mc_save save;
  1203. int r;
  1204. r = r100_debugfs_mc_info_init(rdev);
  1205. if (r) {
  1206. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1207. }
  1208. /* Stops all mc clients */
  1209. r100_mc_stop(rdev, &save);
  1210. if (rdev->flags & RADEON_IS_AGP) {
  1211. WREG32(R_00014C_MC_AGP_LOCATION,
  1212. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1213. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1214. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1215. WREG32(R_00015C_AGP_BASE_2,
  1216. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1217. } else {
  1218. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1219. WREG32(R_000170_AGP_BASE, 0);
  1220. WREG32(R_00015C_AGP_BASE_2, 0);
  1221. }
  1222. /* Wait for mc idle */
  1223. if (r300_mc_wait_for_idle(rdev))
  1224. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1225. /* Program MC, should be a 32bits limited address space */
  1226. WREG32(R_000148_MC_FB_LOCATION,
  1227. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1228. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1229. r100_mc_resume(rdev, &save);
  1230. }
  1231. void r300_clock_startup(struct radeon_device *rdev)
  1232. {
  1233. u32 tmp;
  1234. if (radeon_dynclks != -1 && radeon_dynclks)
  1235. radeon_legacy_set_clock_gating(rdev, 1);
  1236. /* We need to force on some of the block */
  1237. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1238. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1239. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1240. tmp |= S_00000D_FORCE_VAP(1);
  1241. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1242. }
  1243. static int r300_startup(struct radeon_device *rdev)
  1244. {
  1245. int r;
  1246. /* set common regs */
  1247. r100_set_common_regs(rdev);
  1248. /* program mc */
  1249. r300_mc_program(rdev);
  1250. /* Resume clock */
  1251. r300_clock_startup(rdev);
  1252. /* Initialize GPU configuration (# pipes, ...) */
  1253. r300_gpu_init(rdev);
  1254. /* Initialize GART (initialize after TTM so we can allocate
  1255. * memory through TTM but finalize after TTM) */
  1256. if (rdev->flags & RADEON_IS_PCIE) {
  1257. r = rv370_pcie_gart_enable(rdev);
  1258. if (r)
  1259. return r;
  1260. }
  1261. if (rdev->family == CHIP_R300 ||
  1262. rdev->family == CHIP_R350 ||
  1263. rdev->family == CHIP_RV350)
  1264. r100_enable_bm(rdev);
  1265. if (rdev->flags & RADEON_IS_PCI) {
  1266. r = r100_pci_gart_enable(rdev);
  1267. if (r)
  1268. return r;
  1269. }
  1270. /* allocate wb buffer */
  1271. r = radeon_wb_init(rdev);
  1272. if (r)
  1273. return r;
  1274. /* Enable IRQ */
  1275. r100_irq_set(rdev);
  1276. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1277. /* 1M ring buffer */
  1278. r = r100_cp_init(rdev, 1024 * 1024);
  1279. if (r) {
  1280. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1281. return r;
  1282. }
  1283. r = r100_ib_init(rdev);
  1284. if (r) {
  1285. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1286. return r;
  1287. }
  1288. return 0;
  1289. }
  1290. int r300_resume(struct radeon_device *rdev)
  1291. {
  1292. /* Make sur GART are not working */
  1293. if (rdev->flags & RADEON_IS_PCIE)
  1294. rv370_pcie_gart_disable(rdev);
  1295. if (rdev->flags & RADEON_IS_PCI)
  1296. r100_pci_gart_disable(rdev);
  1297. /* Resume clock before doing reset */
  1298. r300_clock_startup(rdev);
  1299. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1300. if (radeon_asic_reset(rdev)) {
  1301. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1302. RREG32(R_000E40_RBBM_STATUS),
  1303. RREG32(R_0007C0_CP_STAT));
  1304. }
  1305. /* post */
  1306. radeon_combios_asic_init(rdev->ddev);
  1307. /* Resume clock after posting */
  1308. r300_clock_startup(rdev);
  1309. /* Initialize surface registers */
  1310. radeon_surface_init(rdev);
  1311. return r300_startup(rdev);
  1312. }
  1313. int r300_suspend(struct radeon_device *rdev)
  1314. {
  1315. r100_cp_disable(rdev);
  1316. radeon_wb_disable(rdev);
  1317. r100_irq_disable(rdev);
  1318. if (rdev->flags & RADEON_IS_PCIE)
  1319. rv370_pcie_gart_disable(rdev);
  1320. if (rdev->flags & RADEON_IS_PCI)
  1321. r100_pci_gart_disable(rdev);
  1322. return 0;
  1323. }
  1324. void r300_fini(struct radeon_device *rdev)
  1325. {
  1326. r100_cp_fini(rdev);
  1327. radeon_wb_fini(rdev);
  1328. r100_ib_fini(rdev);
  1329. radeon_gem_fini(rdev);
  1330. if (rdev->flags & RADEON_IS_PCIE)
  1331. rv370_pcie_gart_fini(rdev);
  1332. if (rdev->flags & RADEON_IS_PCI)
  1333. r100_pci_gart_fini(rdev);
  1334. radeon_agp_fini(rdev);
  1335. radeon_irq_kms_fini(rdev);
  1336. radeon_fence_driver_fini(rdev);
  1337. radeon_bo_fini(rdev);
  1338. radeon_atombios_fini(rdev);
  1339. kfree(rdev->bios);
  1340. rdev->bios = NULL;
  1341. }
  1342. int r300_init(struct radeon_device *rdev)
  1343. {
  1344. int r;
  1345. /* Disable VGA */
  1346. r100_vga_render_disable(rdev);
  1347. /* Initialize scratch registers */
  1348. radeon_scratch_init(rdev);
  1349. /* Initialize surface registers */
  1350. radeon_surface_init(rdev);
  1351. /* TODO: disable VGA need to use VGA request */
  1352. /* restore some register to sane defaults */
  1353. r100_restore_sanity(rdev);
  1354. /* BIOS*/
  1355. if (!radeon_get_bios(rdev)) {
  1356. if (ASIC_IS_AVIVO(rdev))
  1357. return -EINVAL;
  1358. }
  1359. if (rdev->is_atom_bios) {
  1360. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1361. return -EINVAL;
  1362. } else {
  1363. r = radeon_combios_init(rdev);
  1364. if (r)
  1365. return r;
  1366. }
  1367. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1368. if (radeon_asic_reset(rdev)) {
  1369. dev_warn(rdev->dev,
  1370. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1371. RREG32(R_000E40_RBBM_STATUS),
  1372. RREG32(R_0007C0_CP_STAT));
  1373. }
  1374. /* check if cards are posted or not */
  1375. if (radeon_boot_test_post_card(rdev) == false)
  1376. return -EINVAL;
  1377. /* Set asic errata */
  1378. r300_errata(rdev);
  1379. /* Initialize clocks */
  1380. radeon_get_clock_info(rdev->ddev);
  1381. /* initialize AGP */
  1382. if (rdev->flags & RADEON_IS_AGP) {
  1383. r = radeon_agp_init(rdev);
  1384. if (r) {
  1385. radeon_agp_disable(rdev);
  1386. }
  1387. }
  1388. /* initialize memory controller */
  1389. r300_mc_init(rdev);
  1390. /* Fence driver */
  1391. r = radeon_fence_driver_init(rdev);
  1392. if (r)
  1393. return r;
  1394. r = radeon_irq_kms_init(rdev);
  1395. if (r)
  1396. return r;
  1397. /* Memory manager */
  1398. r = radeon_bo_init(rdev);
  1399. if (r)
  1400. return r;
  1401. if (rdev->flags & RADEON_IS_PCIE) {
  1402. r = rv370_pcie_gart_init(rdev);
  1403. if (r)
  1404. return r;
  1405. }
  1406. if (rdev->flags & RADEON_IS_PCI) {
  1407. r = r100_pci_gart_init(rdev);
  1408. if (r)
  1409. return r;
  1410. }
  1411. r300_set_reg_safe(rdev);
  1412. rdev->accel_working = true;
  1413. r = r300_startup(rdev);
  1414. if (r) {
  1415. /* Somethings want wront with the accel init stop accel */
  1416. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1417. r100_cp_fini(rdev);
  1418. radeon_wb_fini(rdev);
  1419. r100_ib_fini(rdev);
  1420. radeon_irq_kms_fini(rdev);
  1421. if (rdev->flags & RADEON_IS_PCIE)
  1422. rv370_pcie_gart_fini(rdev);
  1423. if (rdev->flags & RADEON_IS_PCI)
  1424. r100_pci_gart_fini(rdev);
  1425. radeon_agp_fini(rdev);
  1426. rdev->accel_working = false;
  1427. }
  1428. return 0;
  1429. }