fsl_85xx_l2ctlr.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * QorIQ (P1/P2) L2 controller init for Cache-SRAM instantiation
  5. *
  6. * Author: Vivek Mahajan <vivek.mahajan@freescale.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/of_platform.h>
  24. #include <asm/io.h>
  25. #include "fsl_85xx_cache_ctlr.h"
  26. static char *sram_size;
  27. static char *sram_offset;
  28. struct mpc85xx_l2ctlr __iomem *l2ctlr;
  29. static long get_cache_sram_size(void)
  30. {
  31. unsigned long val;
  32. if (!sram_size || (strict_strtoul(sram_size, 0, &val) < 0))
  33. return -EINVAL;
  34. return val;
  35. }
  36. static long get_cache_sram_offset(void)
  37. {
  38. unsigned long val;
  39. if (!sram_offset || (strict_strtoul(sram_offset, 0, &val) < 0))
  40. return -EINVAL;
  41. return val;
  42. }
  43. static int __init get_size_from_cmdline(char *str)
  44. {
  45. if (!str)
  46. return 0;
  47. sram_size = str;
  48. return 1;
  49. }
  50. static int __init get_offset_from_cmdline(char *str)
  51. {
  52. if (!str)
  53. return 0;
  54. sram_offset = str;
  55. return 1;
  56. }
  57. __setup("cache-sram-size=", get_size_from_cmdline);
  58. __setup("cache-sram-offset=", get_offset_from_cmdline);
  59. static int __devinit mpc85xx_l2ctlr_of_probe(struct platform_device *dev,
  60. const struct of_device_id *match)
  61. {
  62. long rval;
  63. unsigned int rem;
  64. unsigned char ways;
  65. const unsigned int *prop;
  66. unsigned int l2cache_size;
  67. struct sram_parameters sram_params;
  68. if (!dev->dev.of_node) {
  69. dev_err(&dev->dev, "Device's OF-node is NULL\n");
  70. return -EINVAL;
  71. }
  72. prop = of_get_property(dev->dev.of_node, "cache-size", NULL);
  73. if (!prop) {
  74. dev_err(&dev->dev, "Missing L2 cache-size\n");
  75. return -EINVAL;
  76. }
  77. l2cache_size = *prop;
  78. sram_params.sram_size = get_cache_sram_size();
  79. if (sram_params.sram_size <= 0) {
  80. dev_err(&dev->dev,
  81. "Entire L2 as cache, Aborting Cache-SRAM stuff\n");
  82. return -EINVAL;
  83. }
  84. sram_params.sram_offset = get_cache_sram_offset();
  85. if (sram_params.sram_offset <= 0) {
  86. dev_err(&dev->dev,
  87. "Entire L2 as cache, provide a valid sram offset\n");
  88. return -EINVAL;
  89. }
  90. rem = l2cache_size % sram_params.sram_size;
  91. ways = LOCK_WAYS_FULL * sram_params.sram_size / l2cache_size;
  92. if (rem || (ways & (ways - 1))) {
  93. dev_err(&dev->dev, "Illegal cache-sram-size in command line\n");
  94. return -EINVAL;
  95. }
  96. l2ctlr = of_iomap(dev->dev.of_node, 0);
  97. if (!l2ctlr) {
  98. dev_err(&dev->dev, "Can't map L2 controller\n");
  99. return -EINVAL;
  100. }
  101. /*
  102. * Write bits[0-17] to srbar0
  103. */
  104. out_be32(&l2ctlr->srbar0,
  105. sram_params.sram_offset & L2SRAM_BAR_MSK_LO18);
  106. /*
  107. * Write bits[18-21] to srbare0
  108. */
  109. #ifdef CONFIG_PHYS_64BIT
  110. out_be32(&l2ctlr->srbarea0,
  111. (sram_params.sram_offset >> 32) & L2SRAM_BARE_MSK_HI4);
  112. #endif
  113. clrsetbits_be32(&l2ctlr->ctl, L2CR_L2E, L2CR_L2FI);
  114. switch (ways) {
  115. case LOCK_WAYS_EIGHTH:
  116. setbits32(&l2ctlr->ctl,
  117. L2CR_L2E | L2CR_L2FI | L2CR_SRAM_EIGHTH);
  118. break;
  119. case LOCK_WAYS_TWO_EIGHTH:
  120. setbits32(&l2ctlr->ctl,
  121. L2CR_L2E | L2CR_L2FI | L2CR_SRAM_QUART);
  122. break;
  123. case LOCK_WAYS_HALF:
  124. setbits32(&l2ctlr->ctl,
  125. L2CR_L2E | L2CR_L2FI | L2CR_SRAM_HALF);
  126. break;
  127. case LOCK_WAYS_FULL:
  128. default:
  129. setbits32(&l2ctlr->ctl,
  130. L2CR_L2E | L2CR_L2FI | L2CR_SRAM_FULL);
  131. break;
  132. }
  133. eieio();
  134. rval = instantiate_cache_sram(dev, sram_params);
  135. if (rval < 0) {
  136. dev_err(&dev->dev, "Can't instantiate Cache-SRAM\n");
  137. iounmap(l2ctlr);
  138. return -EINVAL;
  139. }
  140. return 0;
  141. }
  142. static int __devexit mpc85xx_l2ctlr_of_remove(struct platform_device *dev)
  143. {
  144. BUG_ON(!l2ctlr);
  145. iounmap(l2ctlr);
  146. remove_cache_sram(dev);
  147. dev_info(&dev->dev, "MPC85xx L2 controller unloaded\n");
  148. return 0;
  149. }
  150. static struct of_device_id mpc85xx_l2ctlr_of_match[] = {
  151. {
  152. .compatible = "fsl,p2020-l2-cache-controller",
  153. },
  154. {
  155. .compatible = "fsl,p2010-l2-cache-controller",
  156. },
  157. {
  158. .compatible = "fsl,p1020-l2-cache-controller",
  159. },
  160. {
  161. .compatible = "fsl,p1011-l2-cache-controller",
  162. },
  163. {
  164. .compatible = "fsl,p1013-l2-cache-controller",
  165. },
  166. {
  167. .compatible = "fsl,p1022-l2-cache-controller",
  168. },
  169. {},
  170. };
  171. static struct of_platform_driver mpc85xx_l2ctlr_of_platform_driver = {
  172. .driver = {
  173. .name = "fsl-l2ctlr",
  174. .owner = THIS_MODULE,
  175. .of_match_table = mpc85xx_l2ctlr_of_match,
  176. },
  177. .probe = mpc85xx_l2ctlr_of_probe,
  178. .remove = __devexit_p(mpc85xx_l2ctlr_of_remove),
  179. };
  180. static __init int mpc85xx_l2ctlr_of_init(void)
  181. {
  182. return of_register_platform_driver(&mpc85xx_l2ctlr_of_platform_driver);
  183. }
  184. static void __exit mpc85xx_l2ctlr_of_exit(void)
  185. {
  186. of_unregister_platform_driver(&mpc85xx_l2ctlr_of_platform_driver);
  187. }
  188. subsys_initcall(mpc85xx_l2ctlr_of_init);
  189. module_exit(mpc85xx_l2ctlr_of_exit);
  190. MODULE_DESCRIPTION("Freescale MPC85xx L2 controller init");
  191. MODULE_LICENSE("GPL v2");