ppc-opcode.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * Copyright 2009 Freescale Semicondutor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * provides masks and opcode images for use by code generation, emulation
  10. * and for instructions that older assemblers might not know about
  11. */
  12. #ifndef _ASM_POWERPC_PPC_OPCODE_H
  13. #define _ASM_POWERPC_PPC_OPCODE_H
  14. #include <linux/stringify.h>
  15. #include <asm/asm-compat.h>
  16. /* sorted alphabetically */
  17. #define PPC_INST_DCBA 0x7c0005ec
  18. #define PPC_INST_DCBA_MASK 0xfc0007fe
  19. #define PPC_INST_DCBAL 0x7c2005ec
  20. #define PPC_INST_DCBZL 0x7c2007ec
  21. #define PPC_INST_ISEL 0x7c00001e
  22. #define PPC_INST_ISEL_MASK 0xfc00003e
  23. #define PPC_INST_LDARX 0x7c0000a8
  24. #define PPC_INST_LSWI 0x7c0004aa
  25. #define PPC_INST_LSWX 0x7c00042a
  26. #define PPC_INST_LWARX 0x7c000028
  27. #define PPC_INST_LWSYNC 0x7c2004ac
  28. #define PPC_INST_LXVD2X 0x7c000698
  29. #define PPC_INST_MCRXR 0x7c000400
  30. #define PPC_INST_MCRXR_MASK 0xfc0007fe
  31. #define PPC_INST_MFSPR_PVR 0x7c1f42a6
  32. #define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff
  33. #define PPC_INST_MSGSND 0x7c00019c
  34. #define PPC_INST_NOP 0x60000000
  35. #define PPC_INST_POPCNTB 0x7c0000f4
  36. #define PPC_INST_POPCNTB_MASK 0xfc0007fe
  37. #define PPC_INST_POPCNTD 0x7c0003f4
  38. #define PPC_INST_POPCNTW 0x7c0002f4
  39. #define PPC_INST_RFCI 0x4c000066
  40. #define PPC_INST_RFDI 0x4c00004e
  41. #define PPC_INST_RFMCI 0x4c00004c
  42. #define PPC_INST_STRING 0x7c00042a
  43. #define PPC_INST_STRING_MASK 0xfc0007fe
  44. #define PPC_INST_STRING_GEN_MASK 0xfc00067e
  45. #define PPC_INST_STSWI 0x7c0005aa
  46. #define PPC_INST_STSWX 0x7c00052a
  47. #define PPC_INST_STXVD2X 0x7c000798
  48. #define PPC_INST_TLBIE 0x7c000264
  49. #define PPC_INST_TLBILX 0x7c000024
  50. #define PPC_INST_WAIT 0x7c00007c
  51. #define PPC_INST_TLBIVAX 0x7c000624
  52. #define PPC_INST_TLBSRX_DOT 0x7c0006a5
  53. #define PPC_INST_XXLOR 0xf0000510
  54. /* macros to insert fields into opcodes */
  55. #define __PPC_RA(a) (((a) & 0x1f) << 16)
  56. #define __PPC_RB(b) (((b) & 0x1f) << 11)
  57. #define __PPC_RS(s) (((s) & 0x1f) << 21)
  58. #define __PPC_RT(s) __PPC_RS(s)
  59. #define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
  60. #define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
  61. #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
  62. #define __PPC_XT(s) __PPC_XS(s)
  63. #define __PPC_T_TLB(t) (((t) & 0x3) << 21)
  64. #define __PPC_WC(w) (((w) & 0x3) << 21)
  65. /*
  66. * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
  67. * larx with EH set as an illegal instruction.
  68. */
  69. #ifdef CONFIG_PPC64
  70. #define __PPC_EH(eh) (((eh) & 0x1) << 0)
  71. #else
  72. #define __PPC_EH(eh) 0
  73. #endif
  74. /* Deal with instructions that older assemblers aren't aware of */
  75. #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
  76. __PPC_RA(a) | __PPC_RB(b))
  77. #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
  78. __PPC_RA(a) | __PPC_RB(b))
  79. #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
  80. __PPC_RT(t) | __PPC_RA(a) | \
  81. __PPC_RB(b) | __PPC_EH(eh))
  82. #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
  83. __PPC_RT(t) | __PPC_RA(a) | \
  84. __PPC_RB(b) | __PPC_EH(eh))
  85. #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
  86. __PPC_RB(b))
  87. #define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
  88. __PPC_RA(a) | __PPC_RS(s))
  89. #define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
  90. __PPC_RA(a) | __PPC_RS(s))
  91. #define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
  92. __PPC_RA(a) | __PPC_RS(s))
  93. #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
  94. #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
  95. #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
  96. #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
  97. __PPC_T_TLB(t) | __PPC_RA(a) | __PPC_RB(b))
  98. #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
  99. #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
  100. #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
  101. #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
  102. __PPC_WC(w))
  103. #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
  104. __PPC_RB(a) | __PPC_RS(lp))
  105. #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
  106. __PPC_RA(a) | __PPC_RB(b))
  107. #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
  108. __PPC_RA(a) | __PPC_RB(b))
  109. /*
  110. * Define what the VSX XX1 form instructions will look like, then add
  111. * the 128 bit load store instructions based on that.
  112. */
  113. #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
  114. #define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
  115. #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
  116. VSX_XX1((s), (a), (b)))
  117. #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
  118. VSX_XX1((s), (a), (b)))
  119. #define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
  120. VSX_XX3((t), (a), (b)))
  121. #endif /* _ASM_POWERPC_PPC_OPCODE_H */