canyonlands.dts 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Device Tree Source for AMCC Canyonlands (460EX)
  3. *
  4. * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without
  8. * any warranty of any kind, whether express or implied.
  9. */
  10. /dts-v1/;
  11. / {
  12. #address-cells = <2>;
  13. #size-cells = <1>;
  14. model = "amcc,canyonlands";
  15. compatible = "amcc,canyonlands";
  16. dcr-parent = <&{/cpus/cpu@0}>;
  17. aliases {
  18. ethernet0 = &EMAC0;
  19. ethernet1 = &EMAC1;
  20. serial0 = &UART0;
  21. serial1 = &UART1;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. cpu@0 {
  27. device_type = "cpu";
  28. model = "PowerPC,460EX";
  29. reg = <0x00000000>;
  30. clock-frequency = <0>; /* Filled in by U-Boot */
  31. timebase-frequency = <0>; /* Filled in by U-Boot */
  32. i-cache-line-size = <32>;
  33. d-cache-line-size = <32>;
  34. i-cache-size = <32768>;
  35. d-cache-size = <32768>;
  36. dcr-controller;
  37. dcr-access-method = "native";
  38. next-level-cache = <&L2C0>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
  44. };
  45. UIC0: interrupt-controller0 {
  46. compatible = "ibm,uic-460ex","ibm,uic";
  47. interrupt-controller;
  48. cell-index = <0>;
  49. dcr-reg = <0x0c0 0x009>;
  50. #address-cells = <0>;
  51. #size-cells = <0>;
  52. #interrupt-cells = <2>;
  53. };
  54. UIC1: interrupt-controller1 {
  55. compatible = "ibm,uic-460ex","ibm,uic";
  56. interrupt-controller;
  57. cell-index = <1>;
  58. dcr-reg = <0x0d0 0x009>;
  59. #address-cells = <0>;
  60. #size-cells = <0>;
  61. #interrupt-cells = <2>;
  62. interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
  63. interrupt-parent = <&UIC0>;
  64. };
  65. UIC2: interrupt-controller2 {
  66. compatible = "ibm,uic-460ex","ibm,uic";
  67. interrupt-controller;
  68. cell-index = <2>;
  69. dcr-reg = <0x0e0 0x009>;
  70. #address-cells = <0>;
  71. #size-cells = <0>;
  72. #interrupt-cells = <2>;
  73. interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
  74. interrupt-parent = <&UIC0>;
  75. };
  76. UIC3: interrupt-controller3 {
  77. compatible = "ibm,uic-460ex","ibm,uic";
  78. interrupt-controller;
  79. cell-index = <3>;
  80. dcr-reg = <0x0f0 0x009>;
  81. #address-cells = <0>;
  82. #size-cells = <0>;
  83. #interrupt-cells = <2>;
  84. interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
  85. interrupt-parent = <&UIC0>;
  86. };
  87. SDR0: sdr {
  88. compatible = "ibm,sdr-460ex";
  89. dcr-reg = <0x00e 0x002>;
  90. };
  91. CPR0: cpr {
  92. compatible = "ibm,cpr-460ex";
  93. dcr-reg = <0x00c 0x002>;
  94. };
  95. CPM0: cpm {
  96. compatible = "ibm,cpm";
  97. dcr-access-method = "native";
  98. dcr-reg = <0x160 0x003>;
  99. unused-units = <0x00000100>;
  100. idle-doze = <0x02000000>;
  101. standby = <0xfeff791d>;
  102. };
  103. L2C0: l2c {
  104. compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
  105. dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
  106. 0x030 0x008>; /* L2 cache DCR's */
  107. cache-line-size = <32>; /* 32 bytes */
  108. cache-size = <262144>; /* L2, 256K */
  109. interrupt-parent = <&UIC1>;
  110. interrupts = <11 1>;
  111. };
  112. plb {
  113. compatible = "ibm,plb-460ex", "ibm,plb4";
  114. #address-cells = <2>;
  115. #size-cells = <1>;
  116. ranges;
  117. clock-frequency = <0>; /* Filled in by U-Boot */
  118. SDRAM0: sdram {
  119. compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
  120. dcr-reg = <0x010 0x002>;
  121. };
  122. CRYPTO: crypto@180000 {
  123. compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
  124. reg = <4 0x00180000 0x80400>;
  125. interrupt-parent = <&UIC0>;
  126. interrupts = <0x1d 0x4>;
  127. };
  128. MAL0: mcmal {
  129. compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
  130. dcr-reg = <0x180 0x062>;
  131. num-tx-chans = <2>;
  132. num-rx-chans = <16>;
  133. #address-cells = <0>;
  134. #size-cells = <0>;
  135. interrupt-parent = <&UIC2>;
  136. interrupts = < /*TXEOB*/ 0x6 0x4
  137. /*RXEOB*/ 0x7 0x4
  138. /*SERR*/ 0x3 0x4
  139. /*TXDE*/ 0x4 0x4
  140. /*RXDE*/ 0x5 0x4>;
  141. };
  142. USB0: ehci@bffd0400 {
  143. compatible = "ibm,usb-ehci-460ex", "usb-ehci";
  144. interrupt-parent = <&UIC2>;
  145. interrupts = <0x1d 4>;
  146. reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
  147. };
  148. USB1: usb@bffd0000 {
  149. compatible = "ohci-le";
  150. reg = <4 0xbffd0000 0x60>;
  151. interrupt-parent = <&UIC2>;
  152. interrupts = <0x1e 4>;
  153. };
  154. SATA0: sata@bffd1000 {
  155. compatible = "amcc,sata-460ex";
  156. reg = <4 0xbffd1000 0x800 4 0xbffd0800 0x400>;
  157. interrupt-parent = <&UIC3>;
  158. interrupts = <0x0 0x4 /* SATA */
  159. 0x5 0x4>; /* AHBDMA */
  160. };
  161. POB0: opb {
  162. compatible = "ibm,opb-460ex", "ibm,opb";
  163. #address-cells = <1>;
  164. #size-cells = <1>;
  165. ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
  166. clock-frequency = <0>; /* Filled in by U-Boot */
  167. EBC0: ebc {
  168. compatible = "ibm,ebc-460ex", "ibm,ebc";
  169. dcr-reg = <0x012 0x002>;
  170. #address-cells = <2>;
  171. #size-cells = <1>;
  172. clock-frequency = <0>; /* Filled in by U-Boot */
  173. /* ranges property is supplied by U-Boot */
  174. interrupts = <0x6 0x4>;
  175. interrupt-parent = <&UIC1>;
  176. nor_flash@0,0 {
  177. compatible = "amd,s29gl512n", "cfi-flash";
  178. bank-width = <2>;
  179. reg = <0x00000000 0x00000000 0x04000000>;
  180. #address-cells = <1>;
  181. #size-cells = <1>;
  182. partition@0 {
  183. label = "kernel";
  184. reg = <0x00000000 0x001e0000>;
  185. };
  186. partition@1e0000 {
  187. label = "dtb";
  188. reg = <0x001e0000 0x00020000>;
  189. };
  190. partition@200000 {
  191. label = "ramdisk";
  192. reg = <0x00200000 0x01400000>;
  193. };
  194. partition@1600000 {
  195. label = "jffs2";
  196. reg = <0x01600000 0x00400000>;
  197. };
  198. partition@1a00000 {
  199. label = "user";
  200. reg = <0x01a00000 0x02560000>;
  201. };
  202. partition@3f60000 {
  203. label = "env";
  204. reg = <0x03f60000 0x00040000>;
  205. };
  206. partition@3fa0000 {
  207. label = "u-boot";
  208. reg = <0x03fa0000 0x00060000>;
  209. };
  210. };
  211. ndfc@3,0 {
  212. compatible = "ibm,ndfc";
  213. reg = <0x00000003 0x00000000 0x00002000>;
  214. ccr = <0x00001000>;
  215. bank-settings = <0x80002222>;
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. nand {
  219. #address-cells = <1>;
  220. #size-cells = <1>;
  221. partition@0 {
  222. label = "u-boot";
  223. reg = <0x00000000 0x00100000>;
  224. };
  225. partition@100000 {
  226. label = "user";
  227. reg = <0x00000000 0x03f00000>;
  228. };
  229. };
  230. };
  231. };
  232. UART0: serial@ef600300 {
  233. device_type = "serial";
  234. compatible = "ns16550";
  235. reg = <0xef600300 0x00000008>;
  236. virtual-reg = <0xef600300>;
  237. clock-frequency = <0>; /* Filled in by U-Boot */
  238. current-speed = <0>; /* Filled in by U-Boot */
  239. interrupt-parent = <&UIC1>;
  240. interrupts = <0x1 0x4>;
  241. };
  242. UART1: serial@ef600400 {
  243. device_type = "serial";
  244. compatible = "ns16550";
  245. reg = <0xef600400 0x00000008>;
  246. virtual-reg = <0xef600400>;
  247. clock-frequency = <0>; /* Filled in by U-Boot */
  248. current-speed = <0>; /* Filled in by U-Boot */
  249. interrupt-parent = <&UIC0>;
  250. interrupts = <0x1 0x4>;
  251. };
  252. IIC0: i2c@ef600700 {
  253. compatible = "ibm,iic-460ex", "ibm,iic";
  254. reg = <0xef600700 0x00000014>;
  255. interrupt-parent = <&UIC0>;
  256. interrupts = <0x2 0x4>;
  257. #address-cells = <1>;
  258. #size-cells = <0>;
  259. rtc@68 {
  260. compatible = "stm,m41t80";
  261. reg = <0x68>;
  262. interrupt-parent = <&UIC2>;
  263. interrupts = <0x19 0x8>;
  264. };
  265. sttm@48 {
  266. compatible = "ad,ad7414";
  267. reg = <0x48>;
  268. interrupt-parent = <&UIC1>;
  269. interrupts = <0x14 0x8>;
  270. };
  271. };
  272. IIC1: i2c@ef600800 {
  273. compatible = "ibm,iic-460ex", "ibm,iic";
  274. reg = <0xef600800 0x00000014>;
  275. interrupt-parent = <&UIC0>;
  276. interrupts = <0x3 0x4>;
  277. };
  278. ZMII0: emac-zmii@ef600d00 {
  279. compatible = "ibm,zmii-460ex", "ibm,zmii";
  280. reg = <0xef600d00 0x0000000c>;
  281. };
  282. RGMII0: emac-rgmii@ef601500 {
  283. compatible = "ibm,rgmii-460ex", "ibm,rgmii";
  284. reg = <0xef601500 0x00000008>;
  285. has-mdio;
  286. };
  287. TAH0: emac-tah@ef601350 {
  288. compatible = "ibm,tah-460ex", "ibm,tah";
  289. reg = <0xef601350 0x00000030>;
  290. };
  291. TAH1: emac-tah@ef601450 {
  292. compatible = "ibm,tah-460ex", "ibm,tah";
  293. reg = <0xef601450 0x00000030>;
  294. };
  295. EMAC0: ethernet@ef600e00 {
  296. device_type = "network";
  297. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  298. interrupt-parent = <&EMAC0>;
  299. interrupts = <0x0 0x1>;
  300. #interrupt-cells = <1>;
  301. #address-cells = <0>;
  302. #size-cells = <0>;
  303. interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
  304. /*Wake*/ 0x1 &UIC2 0x14 0x4>;
  305. reg = <0xef600e00 0x000000c4>;
  306. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  307. mal-device = <&MAL0>;
  308. mal-tx-channel = <0>;
  309. mal-rx-channel = <0>;
  310. cell-index = <0>;
  311. max-frame-size = <9000>;
  312. rx-fifo-size = <4096>;
  313. tx-fifo-size = <2048>;
  314. rx-fifo-size-gige = <16384>;
  315. phy-mode = "rgmii";
  316. phy-map = <0x00000000>;
  317. rgmii-device = <&RGMII0>;
  318. rgmii-channel = <0>;
  319. tah-device = <&TAH0>;
  320. tah-channel = <0>;
  321. has-inverted-stacr-oc;
  322. has-new-stacr-staopc;
  323. };
  324. EMAC1: ethernet@ef600f00 {
  325. device_type = "network";
  326. compatible = "ibm,emac-460ex", "ibm,emac4sync";
  327. interrupt-parent = <&EMAC1>;
  328. interrupts = <0x0 0x1>;
  329. #interrupt-cells = <1>;
  330. #address-cells = <0>;
  331. #size-cells = <0>;
  332. interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
  333. /*Wake*/ 0x1 &UIC2 0x15 0x4>;
  334. reg = <0xef600f00 0x000000c4>;
  335. local-mac-address = [000000000000]; /* Filled in by U-Boot */
  336. mal-device = <&MAL0>;
  337. mal-tx-channel = <1>;
  338. mal-rx-channel = <8>;
  339. cell-index = <1>;
  340. max-frame-size = <9000>;
  341. rx-fifo-size = <4096>;
  342. tx-fifo-size = <2048>;
  343. rx-fifo-size-gige = <16384>;
  344. phy-mode = "rgmii";
  345. phy-map = <0x00000000>;
  346. rgmii-device = <&RGMII0>;
  347. rgmii-channel = <1>;
  348. tah-device = <&TAH1>;
  349. tah-channel = <1>;
  350. has-inverted-stacr-oc;
  351. has-new-stacr-staopc;
  352. mdio-device = <&EMAC0>;
  353. };
  354. };
  355. PCIX0: pci@c0ec00000 {
  356. device_type = "pci";
  357. #interrupt-cells = <1>;
  358. #size-cells = <2>;
  359. #address-cells = <3>;
  360. compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
  361. primary;
  362. large-inbound-windows;
  363. enable-msi-hole;
  364. reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
  365. 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
  366. 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
  367. 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
  368. 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
  369. /* Outbound ranges, one memory and one IO,
  370. * later cannot be changed
  371. */
  372. ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
  373. 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
  374. 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
  375. /* Inbound 2GB range starting at 0 */
  376. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  377. /* This drives busses 0 to 0x3f */
  378. bus-range = <0x0 0x3f>;
  379. /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
  380. interrupt-map-mask = <0x0 0x0 0x0 0x0>;
  381. interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
  382. };
  383. PCIE0: pciex@d00000000 {
  384. device_type = "pci";
  385. #interrupt-cells = <1>;
  386. #size-cells = <2>;
  387. #address-cells = <3>;
  388. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  389. primary;
  390. port = <0x0>; /* port number */
  391. reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
  392. 0x0000000c 0x08010000 0x00001000>; /* Registers */
  393. dcr-reg = <0x100 0x020>;
  394. sdr-base = <0x300>;
  395. /* Outbound ranges, one memory and one IO,
  396. * later cannot be changed
  397. */
  398. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
  399. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
  400. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
  401. /* Inbound 2GB range starting at 0 */
  402. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  403. /* This drives busses 40 to 0x7f */
  404. bus-range = <0x40 0x7f>;
  405. /* Legacy interrupts (note the weird polarity, the bridge seems
  406. * to invert PCIe legacy interrupts).
  407. * We are de-swizzling here because the numbers are actually for
  408. * port of the root complex virtual P2P bridge. But I want
  409. * to avoid putting a node for it in the tree, so the numbers
  410. * below are basically de-swizzled numbers.
  411. * The real slot is on idsel 0, so the swizzling is 1:1
  412. */
  413. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  414. interrupt-map = <
  415. 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
  416. 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
  417. 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
  418. 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
  419. };
  420. PCIE1: pciex@d20000000 {
  421. device_type = "pci";
  422. #interrupt-cells = <1>;
  423. #size-cells = <2>;
  424. #address-cells = <3>;
  425. compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
  426. primary;
  427. port = <0x1>; /* port number */
  428. reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
  429. 0x0000000c 0x08011000 0x00001000>; /* Registers */
  430. dcr-reg = <0x120 0x020>;
  431. sdr-base = <0x340>;
  432. /* Outbound ranges, one memory and one IO,
  433. * later cannot be changed
  434. */
  435. ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
  436. 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
  437. 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
  438. /* Inbound 2GB range starting at 0 */
  439. dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
  440. /* This drives busses 80 to 0xbf */
  441. bus-range = <0x80 0xbf>;
  442. /* Legacy interrupts (note the weird polarity, the bridge seems
  443. * to invert PCIe legacy interrupts).
  444. * We are de-swizzling here because the numbers are actually for
  445. * port of the root complex virtual P2P bridge. But I want
  446. * to avoid putting a node for it in the tree, so the numbers
  447. * below are basically de-swizzled numbers.
  448. * The real slot is on idsel 0, so the swizzling is 1:1
  449. */
  450. interrupt-map-mask = <0x0 0x0 0x0 0x7>;
  451. interrupt-map = <
  452. 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
  453. 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
  454. 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
  455. 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
  456. };
  457. };
  458. };